14b5e93edSEtienne Carriere // SPDX-License-Identifier: BSD-3-Clause 24b5e93edSEtienne Carriere /* 34b5e93edSEtienne Carriere * Copyright (c) 2017-2019, STMicroelectronics 44b5e93edSEtienne Carriere * 54b5e93edSEtienne Carriere * STM32 GPIO driver is used as pin controller for stm32mp SoCs. 64b5e93edSEtienne Carriere * The driver API is defined in header file stm32_gpio.h. 74b5e93edSEtienne Carriere */ 84b5e93edSEtienne Carriere 94b5e93edSEtienne Carriere #include <assert.h> 104b5e93edSEtienne Carriere #include <drivers/stm32_gpio.h> 114b5e93edSEtienne Carriere #include <io.h> 124b5e93edSEtienne Carriere #include <kernel/dt.h> 134b5e93edSEtienne Carriere #include <kernel/generic_boot.h> 144b5e93edSEtienne Carriere #include <kernel/panic.h> 154b5e93edSEtienne Carriere #include <kernel/spinlock.h> 164b5e93edSEtienne Carriere #include <mm/core_memprot.h> 174b5e93edSEtienne Carriere #include <stdbool.h> 184b5e93edSEtienne Carriere #include <stm32_util.h> 194b5e93edSEtienne Carriere #include <trace.h> 204b5e93edSEtienne Carriere #include <util.h> 214b5e93edSEtienne Carriere 224b5e93edSEtienne Carriere #ifdef CFG_DT 234b5e93edSEtienne Carriere #include <libfdt.h> 244b5e93edSEtienne Carriere #endif 254b5e93edSEtienne Carriere 264b5e93edSEtienne Carriere #define GPIO_PIN_MAX 15 274b5e93edSEtienne Carriere 284b5e93edSEtienne Carriere #define GPIO_MODER_OFFSET 0x00 294b5e93edSEtienne Carriere #define GPIO_OTYPER_OFFSET 0x04 304b5e93edSEtienne Carriere #define GPIO_OSPEEDR_OFFSET 0x08 314b5e93edSEtienne Carriere #define GPIO_PUPDR_OFFSET 0x0c 324b5e93edSEtienne Carriere #define GPIO_IDR_OFFSET 0x10 334b5e93edSEtienne Carriere #define GPIO_ODR_OFFSET 0x14 344b5e93edSEtienne Carriere #define GPIO_BSRR_OFFSET 0x18 354b5e93edSEtienne Carriere #define GPIO_AFRL_OFFSET 0x20 364b5e93edSEtienne Carriere #define GPIO_AFRH_OFFSET 0x24 374b5e93edSEtienne Carriere #define GPIO_SECR_OFFSET 0x30 384b5e93edSEtienne Carriere 394b5e93edSEtienne Carriere #define GPIO_ALT_LOWER_LIMIT 0x8 404b5e93edSEtienne Carriere 414b5e93edSEtienne Carriere #define GPIO_MODE_MASK GENMASK_32(1, 0) 424b5e93edSEtienne Carriere #define GPIO_OSPEED_MASK GENMASK_32(1, 0) 434b5e93edSEtienne Carriere #define GPIO_PUPD_PULL_MASK GENMASK_32(1, 0) 444b5e93edSEtienne Carriere #define GPIO_ALTERNATE_MASK GENMASK_32(15, 0) 454b5e93edSEtienne Carriere 464b5e93edSEtienne Carriere #define DT_GPIO_BANK_SHIFT 12 474b5e93edSEtienne Carriere #define DT_GPIO_BANK_MASK GENMASK_32(16, 12) 484b5e93edSEtienne Carriere #define DT_GPIO_PIN_SHIFT 8 494b5e93edSEtienne Carriere #define DT_GPIO_PIN_MASK GENMASK_32(11, 8) 504b5e93edSEtienne Carriere #define DT_GPIO_MODE_MASK GENMASK_32(7, 0) 514b5e93edSEtienne Carriere 524b5e93edSEtienne Carriere static unsigned int gpio_lock; 534b5e93edSEtienne Carriere 544b5e93edSEtienne Carriere /* Save to output @cfg the current GPIO (@bank/@pin) configuration */ 554b5e93edSEtienne Carriere static void get_gpio_cfg(uint32_t bank, uint32_t pin, struct gpio_cfg *cfg) 564b5e93edSEtienne Carriere { 574d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 584b5e93edSEtienne Carriere unsigned int clock = stm32_get_gpio_bank_clock(bank); 594b5e93edSEtienne Carriere 604b5e93edSEtienne Carriere stm32_clock_enable(clock); 614b5e93edSEtienne Carriere 624b5e93edSEtienne Carriere /* 634b5e93edSEtienne Carriere * Save GPIO configuration bits spread over the few bank registers. 644b5e93edSEtienne Carriere * 1bit fields are accessed at bit position being the pin index. 654b5e93edSEtienne Carriere * 2bit fields are accessed at bit position being twice the pin index. 664b5e93edSEtienne Carriere * 4bit fields are accessed at bit position being fourth the pin index 674b5e93edSEtienne Carriere * but accessed from 2 32bit registers at incremental addresses. 684b5e93edSEtienne Carriere */ 69918bb3a5SEtienne Carriere cfg->mode = (io_read32(base + GPIO_MODER_OFFSET) >> (pin << 1)) & 704b5e93edSEtienne Carriere GPIO_MODE_MASK; 714b5e93edSEtienne Carriere 72918bb3a5SEtienne Carriere cfg->otype = (io_read32(base + GPIO_OTYPER_OFFSET) >> pin) & 1; 734b5e93edSEtienne Carriere 74918bb3a5SEtienne Carriere cfg->ospeed = (io_read32(base + GPIO_OSPEEDR_OFFSET) >> (pin << 1)) & 754b5e93edSEtienne Carriere GPIO_OSPEED_MASK; 764b5e93edSEtienne Carriere 77918bb3a5SEtienne Carriere cfg->pupd = (io_read32(base + GPIO_PUPDR_OFFSET) >> (pin << 1)) & 784b5e93edSEtienne Carriere GPIO_PUPD_PULL_MASK; 794b5e93edSEtienne Carriere 80918bb3a5SEtienne Carriere cfg->od = (io_read32(base + GPIO_ODR_OFFSET) >> (pin << 1)) & 1; 814b5e93edSEtienne Carriere 824b5e93edSEtienne Carriere if (pin < GPIO_ALT_LOWER_LIMIT) 83918bb3a5SEtienne Carriere cfg->af = (io_read32(base + GPIO_AFRL_OFFSET) >> (pin << 2)) & 844b5e93edSEtienne Carriere GPIO_ALTERNATE_MASK; 854b5e93edSEtienne Carriere else 86918bb3a5SEtienne Carriere cfg->af = (io_read32(base + GPIO_AFRH_OFFSET) >> 874b5e93edSEtienne Carriere ((pin - GPIO_ALT_LOWER_LIMIT) << 2)) & 884b5e93edSEtienne Carriere GPIO_ALTERNATE_MASK; 894b5e93edSEtienne Carriere 904b5e93edSEtienne Carriere stm32_clock_disable(clock); 914b5e93edSEtienne Carriere } 924b5e93edSEtienne Carriere 934b5e93edSEtienne Carriere /* Apply GPIO (@bank/@pin) configuration described by @cfg */ 944b5e93edSEtienne Carriere static void set_gpio_cfg(uint32_t bank, uint32_t pin, struct gpio_cfg *cfg) 954b5e93edSEtienne Carriere { 964d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 974b5e93edSEtienne Carriere unsigned int clock = stm32_get_gpio_bank_clock(bank); 98*c4cab2bbSEtienne Carriere uint32_t exceptions = cpu_spin_lock_xsave(&gpio_lock); 994b5e93edSEtienne Carriere 1004b5e93edSEtienne Carriere stm32_clock_enable(clock); 1014b5e93edSEtienne Carriere 1024b5e93edSEtienne Carriere /* Load GPIO MODE value, 2bit value shifted by twice the pin number */ 1034b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_MODER_OFFSET, 1044b5e93edSEtienne Carriere GPIO_MODE_MASK << (pin << 1), 1054b5e93edSEtienne Carriere cfg->mode << (pin << 1)); 1064b5e93edSEtienne Carriere 1074b5e93edSEtienne Carriere /* Load GPIO Output TYPE value, 1bit shifted by pin number value */ 1084b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_OTYPER_OFFSET, BIT(pin), cfg->otype << pin); 1094b5e93edSEtienne Carriere 1104b5e93edSEtienne Carriere /* Load GPIO Output Speed confguration, 2bit value */ 1114b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_OSPEEDR_OFFSET, 1124b5e93edSEtienne Carriere GPIO_OSPEED_MASK << (pin << 1), 1134b5e93edSEtienne Carriere cfg->ospeed << (pin << 1)); 1144b5e93edSEtienne Carriere 1154b5e93edSEtienne Carriere /* Load GPIO pull configuration, 2bit value */ 1164b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_PUPDR_OFFSET, BIT(pin), 1174b5e93edSEtienne Carriere cfg->pupd << (pin << 1)); 1184b5e93edSEtienne Carriere 1194b5e93edSEtienne Carriere /* Load pin mux Alternate Function configuration, 4bit value */ 1204b5e93edSEtienne Carriere if (pin < GPIO_ALT_LOWER_LIMIT) { 1214b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_AFRL_OFFSET, 1224b5e93edSEtienne Carriere GPIO_ALTERNATE_MASK << (pin << 2), 1234b5e93edSEtienne Carriere cfg->af << (pin << 2)); 1244b5e93edSEtienne Carriere } else { 1254b5e93edSEtienne Carriere size_t shift = (pin - GPIO_ALT_LOWER_LIMIT) << 2; 1264b5e93edSEtienne Carriere 1274b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_AFRH_OFFSET, 1284b5e93edSEtienne Carriere GPIO_ALTERNATE_MASK << shift, 1294b5e93edSEtienne Carriere cfg->af << shift); 1304b5e93edSEtienne Carriere } 1314b5e93edSEtienne Carriere 1324b5e93edSEtienne Carriere /* Load GPIO Output direction confuguration, 1bit */ 1334b5e93edSEtienne Carriere io_clrsetbits32(base + GPIO_ODR_OFFSET, BIT(pin), cfg->od << pin); 1344b5e93edSEtienne Carriere 1354b5e93edSEtienne Carriere stm32_clock_disable(clock); 136*c4cab2bbSEtienne Carriere cpu_spin_unlock_xrestore(&gpio_lock, exceptions); 1374b5e93edSEtienne Carriere } 1384b5e93edSEtienne Carriere 1394b5e93edSEtienne Carriere void stm32_pinctrl_load_active_cfg(struct stm32_pinctrl *pinctrl, size_t cnt) 1404b5e93edSEtienne Carriere { 14110bcbd6cSEtienne Carriere size_t n = 0; 1424b5e93edSEtienne Carriere 1434b5e93edSEtienne Carriere for (n = 0; n < cnt; n++) 1444b5e93edSEtienne Carriere set_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin, 1454b5e93edSEtienne Carriere &pinctrl[n].active_cfg); 1464b5e93edSEtienne Carriere } 1474b5e93edSEtienne Carriere 1484b5e93edSEtienne Carriere void stm32_pinctrl_load_standby_cfg(struct stm32_pinctrl *pinctrl, size_t cnt) 1494b5e93edSEtienne Carriere { 15010bcbd6cSEtienne Carriere size_t n = 0; 1514b5e93edSEtienne Carriere 1524b5e93edSEtienne Carriere for (n = 0; n < cnt; n++) 1534b5e93edSEtienne Carriere set_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin, 1544b5e93edSEtienne Carriere &pinctrl[n].standby_cfg); 1554b5e93edSEtienne Carriere } 1564b5e93edSEtienne Carriere 1574b5e93edSEtienne Carriere void stm32_pinctrl_store_standby_cfg(struct stm32_pinctrl *pinctrl, size_t cnt) 1584b5e93edSEtienne Carriere { 15910bcbd6cSEtienne Carriere size_t n = 0; 1604b5e93edSEtienne Carriere 1614b5e93edSEtienne Carriere for (n = 0; n < cnt; n++) 1624b5e93edSEtienne Carriere get_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin, 1634b5e93edSEtienne Carriere &pinctrl[n].standby_cfg); 1644b5e93edSEtienne Carriere } 1654b5e93edSEtienne Carriere 1664b5e93edSEtienne Carriere #ifdef CFG_DT 1674b5e93edSEtienne Carriere /* Return GPIO bank node if valid and a negative libfdt error othewise */ 1684b5e93edSEtienne Carriere static void ckeck_gpio_bank(void *fdt, uint32_t bank, int pinctrl_node) 1694b5e93edSEtienne Carriere { 17010bcbd6cSEtienne Carriere int pinctrl_subnode = 0; 1714b5e93edSEtienne Carriere 1724b5e93edSEtienne Carriere fdt_for_each_subnode(pinctrl_subnode, fdt, pinctrl_node) { 17310bcbd6cSEtienne Carriere const fdt32_t *cuint = NULL; 1744b5e93edSEtienne Carriere 1754b5e93edSEtienne Carriere if (fdt_getprop(fdt, pinctrl_subnode, 1764b5e93edSEtienne Carriere "gpio-controller", NULL) == NULL) 1774b5e93edSEtienne Carriere continue; 1784b5e93edSEtienne Carriere 1794b5e93edSEtienne Carriere /* Check bank register offset matches platform assumptions */ 1804b5e93edSEtienne Carriere cuint = fdt_getprop(fdt, pinctrl_subnode, "reg", NULL); 1814b5e93edSEtienne Carriere if (!cuint) 1824b5e93edSEtienne Carriere panic(); 1834b5e93edSEtienne Carriere if (fdt32_to_cpu(*cuint) != stm32_get_gpio_bank_offset(bank)) 1844b5e93edSEtienne Carriere panic(); 1854b5e93edSEtienne Carriere 1864b5e93edSEtienne Carriere /* Check bank clock matches platform assumptions */ 1874b5e93edSEtienne Carriere cuint = fdt_getprop(fdt, pinctrl_subnode, "clocks", NULL); 1884b5e93edSEtienne Carriere if (!cuint) 1894b5e93edSEtienne Carriere panic(); 1904b5e93edSEtienne Carriere cuint++; 1914b5e93edSEtienne Carriere if (fdt32_to_cpu(*cuint) != stm32_get_gpio_bank_clock(bank)) 1924b5e93edSEtienne Carriere panic(); 1934b5e93edSEtienne Carriere 1944b5e93edSEtienne Carriere /* Check controller is enabled */ 1954b5e93edSEtienne Carriere if (_fdt_get_status(fdt, pinctrl_subnode) == DT_STATUS_DISABLED) 1964b5e93edSEtienne Carriere panic(); 1974b5e93edSEtienne Carriere 1984b5e93edSEtienne Carriere return; 1994b5e93edSEtienne Carriere } 2004b5e93edSEtienne Carriere 2014b5e93edSEtienne Carriere panic(); 2024b5e93edSEtienne Carriere } 2034b5e93edSEtienne Carriere 2044b5e93edSEtienne Carriere /* Count pins described in the DT node and get related data if possible */ 2054b5e93edSEtienne Carriere static int get_pinctrl_from_fdt(void *fdt, int node, 2064b5e93edSEtienne Carriere struct stm32_pinctrl *pinctrl, size_t count) 2074b5e93edSEtienne Carriere { 2084b5e93edSEtienne Carriere const fdt32_t *cuint, *slewrate; 20910bcbd6cSEtienne Carriere int len = 0; 21010bcbd6cSEtienne Carriere int pinctrl_node = 0; 21110bcbd6cSEtienne Carriere uint32_t i = 0; 2124b5e93edSEtienne Carriere uint32_t speed = GPIO_OSPEED_LOW; 2134b5e93edSEtienne Carriere uint32_t pull = GPIO_PUPD_NO_PULL; 2144b5e93edSEtienne Carriere size_t found = 0; 2154b5e93edSEtienne Carriere 2164b5e93edSEtienne Carriere cuint = fdt_getprop(fdt, node, "pinmux", &len); 2174b5e93edSEtienne Carriere if (!cuint) 2184b5e93edSEtienne Carriere return -FDT_ERR_NOTFOUND; 2194b5e93edSEtienne Carriere 2204b5e93edSEtienne Carriere pinctrl_node = fdt_parent_offset(fdt, fdt_parent_offset(fdt, node)); 2214b5e93edSEtienne Carriere if (pinctrl_node < 0) 2224b5e93edSEtienne Carriere return -FDT_ERR_NOTFOUND; 2234b5e93edSEtienne Carriere 2244b5e93edSEtienne Carriere slewrate = fdt_getprop(fdt, node, "slew-rate", NULL); 2254b5e93edSEtienne Carriere if (slewrate) 2264b5e93edSEtienne Carriere speed = fdt32_to_cpu(*slewrate); 2274b5e93edSEtienne Carriere 2284b5e93edSEtienne Carriere if (fdt_getprop(fdt, node, "bias-pull-up", NULL)) 2294b5e93edSEtienne Carriere pull = GPIO_PUPD_PULL_UP; 2304b5e93edSEtienne Carriere if (fdt_getprop(fdt, node, "bias-pull-down", NULL)) 2314b5e93edSEtienne Carriere pull = GPIO_PUPD_PULL_DOWN; 2324b5e93edSEtienne Carriere 2334b5e93edSEtienne Carriere for (i = 0; i < ((uint32_t)len / sizeof(uint32_t)); i++) { 23410bcbd6cSEtienne Carriere uint32_t pincfg = 0; 23510bcbd6cSEtienne Carriere uint32_t bank = 0; 23610bcbd6cSEtienne Carriere uint32_t pin = 0; 23710bcbd6cSEtienne Carriere uint32_t mode = 0; 2384b5e93edSEtienne Carriere uint32_t alternate = 0; 2394b5e93edSEtienne Carriere bool opendrain = false; 2404b5e93edSEtienne Carriere 2414b5e93edSEtienne Carriere pincfg = fdt32_to_cpu(*cuint); 2424b5e93edSEtienne Carriere cuint++; 2434b5e93edSEtienne Carriere 2444b5e93edSEtienne Carriere bank = (pincfg & DT_GPIO_BANK_MASK) >> DT_GPIO_BANK_SHIFT; 2454b5e93edSEtienne Carriere 2464b5e93edSEtienne Carriere pin = (pincfg & DT_GPIO_PIN_MASK) >> DT_GPIO_PIN_SHIFT; 2474b5e93edSEtienne Carriere 2484b5e93edSEtienne Carriere mode = pincfg & DT_GPIO_MODE_MASK; 2494b5e93edSEtienne Carriere 2504b5e93edSEtienne Carriere switch (mode) { 2514b5e93edSEtienne Carriere case 0: 2524b5e93edSEtienne Carriere mode = GPIO_MODE_INPUT; 2534b5e93edSEtienne Carriere break; 2544b5e93edSEtienne Carriere case 1: 2554b5e93edSEtienne Carriere case 2: 2564b5e93edSEtienne Carriere case 3: 2574b5e93edSEtienne Carriere case 4: 2584b5e93edSEtienne Carriere case 5: 2594b5e93edSEtienne Carriere case 6: 2604b5e93edSEtienne Carriere case 7: 2614b5e93edSEtienne Carriere case 8: 2624b5e93edSEtienne Carriere case 9: 2634b5e93edSEtienne Carriere case 10: 2644b5e93edSEtienne Carriere case 11: 2654b5e93edSEtienne Carriere case 12: 2664b5e93edSEtienne Carriere case 13: 2674b5e93edSEtienne Carriere case 14: 2684b5e93edSEtienne Carriere case 15: 2694b5e93edSEtienne Carriere case 16: 2704b5e93edSEtienne Carriere alternate = mode - 1U; 2714b5e93edSEtienne Carriere mode = GPIO_MODE_ALTERNATE; 2724b5e93edSEtienne Carriere break; 2734b5e93edSEtienne Carriere case 17: 2744b5e93edSEtienne Carriere mode = GPIO_MODE_ANALOG; 2754b5e93edSEtienne Carriere break; 2764b5e93edSEtienne Carriere default: 2774b5e93edSEtienne Carriere mode = GPIO_MODE_OUTPUT; 2784b5e93edSEtienne Carriere break; 2794b5e93edSEtienne Carriere } 2804b5e93edSEtienne Carriere 2814b5e93edSEtienne Carriere if (fdt_getprop(fdt, node, "drive-open-drain", NULL)) 2824b5e93edSEtienne Carriere opendrain = true; 2834b5e93edSEtienne Carriere 2844b5e93edSEtienne Carriere /* Check GPIO bank clock/base address against platform */ 2854b5e93edSEtienne Carriere ckeck_gpio_bank(fdt, bank, pinctrl_node); 2864b5e93edSEtienne Carriere 2874b5e93edSEtienne Carriere if (found < count) { 2884b5e93edSEtienne Carriere struct stm32_pinctrl *ref = &pinctrl[found]; 2894b5e93edSEtienne Carriere 2904b5e93edSEtienne Carriere ref->bank = (uint8_t)bank; 2914b5e93edSEtienne Carriere ref->pin = (uint8_t)pin; 2924b5e93edSEtienne Carriere ref->active_cfg.mode = mode; 2934b5e93edSEtienne Carriere ref->active_cfg.otype = opendrain ? 1 : 0; 2944b5e93edSEtienne Carriere ref->active_cfg.ospeed = speed; 2954b5e93edSEtienne Carriere ref->active_cfg.pupd = pull; 2964b5e93edSEtienne Carriere ref->active_cfg.od = 0; 2974b5e93edSEtienne Carriere ref->active_cfg.af = alternate; 2984b5e93edSEtienne Carriere /* Default to analog mode for standby state */ 2994b5e93edSEtienne Carriere ref->standby_cfg.mode = GPIO_MODE_ANALOG; 3004b5e93edSEtienne Carriere ref->standby_cfg.pupd = GPIO_PUPD_NO_PULL; 3014b5e93edSEtienne Carriere } 3024b5e93edSEtienne Carriere 3034b5e93edSEtienne Carriere found++; 3044b5e93edSEtienne Carriere } 3054b5e93edSEtienne Carriere 3064b5e93edSEtienne Carriere return (int)found; 3074b5e93edSEtienne Carriere } 3084b5e93edSEtienne Carriere 3094b5e93edSEtienne Carriere int stm32_pinctrl_fdt_get_pinctrl(void *fdt, int device_node, 3104b5e93edSEtienne Carriere struct stm32_pinctrl *pinctrl, size_t count) 3114b5e93edSEtienne Carriere { 31210bcbd6cSEtienne Carriere const fdt32_t *cuint = NULL; 31310bcbd6cSEtienne Carriere int lenp = 0; 31410bcbd6cSEtienne Carriere int i = 0; 3154b5e93edSEtienne Carriere size_t found = 0; 3164b5e93edSEtienne Carriere 3174b5e93edSEtienne Carriere cuint = fdt_getprop(fdt, device_node, "pinctrl-0", &lenp); 3184b5e93edSEtienne Carriere if (!cuint) 3194b5e93edSEtienne Carriere return -FDT_ERR_NOTFOUND; 3204b5e93edSEtienne Carriere 3214b5e93edSEtienne Carriere for (i = 0; i < (lenp / 4); i++) { 32210bcbd6cSEtienne Carriere int node = 0; 32310bcbd6cSEtienne Carriere int subnode = 0; 3244b5e93edSEtienne Carriere 3254b5e93edSEtienne Carriere node = fdt_node_offset_by_phandle(fdt, fdt32_to_cpu(*cuint)); 3264b5e93edSEtienne Carriere if (node < 0) 3274b5e93edSEtienne Carriere return -FDT_ERR_NOTFOUND; 3284b5e93edSEtienne Carriere 3294b5e93edSEtienne Carriere fdt_for_each_subnode(subnode, fdt, node) { 33010bcbd6cSEtienne Carriere size_t n = 0; 33110bcbd6cSEtienne Carriere int rc = 0; 3324b5e93edSEtienne Carriere 3334b5e93edSEtienne Carriere if (count > found) 3344b5e93edSEtienne Carriere n = count - found; 3354b5e93edSEtienne Carriere else 3364b5e93edSEtienne Carriere n = 0; 3374b5e93edSEtienne Carriere 3384b5e93edSEtienne Carriere rc = get_pinctrl_from_fdt(fdt, subnode, 3394b5e93edSEtienne Carriere &pinctrl[found], n); 3404b5e93edSEtienne Carriere if (rc < 0) 3414b5e93edSEtienne Carriere return rc; 3424b5e93edSEtienne Carriere 3434b5e93edSEtienne Carriere found += (size_t)rc; 3444b5e93edSEtienne Carriere } 3454b5e93edSEtienne Carriere 3464b5e93edSEtienne Carriere cuint++; 3474b5e93edSEtienne Carriere } 3484b5e93edSEtienne Carriere 3494b5e93edSEtienne Carriere return (int)found; 3504b5e93edSEtienne Carriere } 3514b5e93edSEtienne Carriere #endif /*CFG_DT*/ 3524b5e93edSEtienne Carriere 3534b5e93edSEtienne Carriere static __maybe_unused bool valid_gpio_config(unsigned int bank, 3544b5e93edSEtienne Carriere unsigned int pin, bool input) 3554b5e93edSEtienne Carriere { 3564d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 357918bb3a5SEtienne Carriere uint32_t mode = (io_read32(base + GPIO_MODER_OFFSET) >> (pin << 1)) & 3584b5e93edSEtienne Carriere GPIO_MODE_MASK; 3594b5e93edSEtienne Carriere 3604b5e93edSEtienne Carriere if (pin > GPIO_PIN_MAX) 3614b5e93edSEtienne Carriere return false; 3624b5e93edSEtienne Carriere 3634b5e93edSEtienne Carriere if (input) 3644b5e93edSEtienne Carriere return mode == GPIO_MODE_INPUT; 3654b5e93edSEtienne Carriere else 3664b5e93edSEtienne Carriere return mode == GPIO_MODE_OUTPUT; 3674b5e93edSEtienne Carriere } 3684b5e93edSEtienne Carriere 3694b5e93edSEtienne Carriere int stm32_gpio_get_input_level(unsigned int bank, unsigned int pin) 3704b5e93edSEtienne Carriere { 3714d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 3724b5e93edSEtienne Carriere unsigned int clock = stm32_get_gpio_bank_clock(bank); 3734b5e93edSEtienne Carriere int rc = 0; 3744b5e93edSEtienne Carriere 3754b5e93edSEtienne Carriere assert(valid_gpio_config(bank, pin, true)); 3764b5e93edSEtienne Carriere 3774b5e93edSEtienne Carriere stm32_clock_enable(clock); 3784b5e93edSEtienne Carriere 379918bb3a5SEtienne Carriere if (io_read32(base + GPIO_IDR_OFFSET) == BIT(pin)) 3804b5e93edSEtienne Carriere rc = 1; 3814b5e93edSEtienne Carriere 3824b5e93edSEtienne Carriere stm32_clock_disable(clock); 3834b5e93edSEtienne Carriere 3844b5e93edSEtienne Carriere return rc; 3854b5e93edSEtienne Carriere } 3864b5e93edSEtienne Carriere 3874b5e93edSEtienne Carriere void stm32_gpio_set_output_level(unsigned int bank, unsigned int pin, int level) 3884b5e93edSEtienne Carriere { 3894d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 3904b5e93edSEtienne Carriere unsigned int clock = stm32_get_gpio_bank_clock(bank); 3914b5e93edSEtienne Carriere 3924b5e93edSEtienne Carriere assert(valid_gpio_config(bank, pin, false)); 3934b5e93edSEtienne Carriere 3944b5e93edSEtienne Carriere stm32_clock_enable(clock); 3954b5e93edSEtienne Carriere 3964b5e93edSEtienne Carriere if (level) 397918bb3a5SEtienne Carriere io_write32(base + GPIO_BSRR_OFFSET, BIT(pin)); 3984b5e93edSEtienne Carriere else 399918bb3a5SEtienne Carriere io_write32(base + GPIO_BSRR_OFFSET, BIT(pin + 16)); 4004b5e93edSEtienne Carriere 4014b5e93edSEtienne Carriere stm32_clock_disable(clock); 4024b5e93edSEtienne Carriere } 4034b5e93edSEtienne Carriere 4044b5e93edSEtienne Carriere void stm32_gpio_set_secure_cfg(unsigned int bank, unsigned int pin, bool secure) 4054b5e93edSEtienne Carriere { 4064d22155cSEtienne Carriere vaddr_t base = stm32_get_gpio_bank_base(bank); 4074b5e93edSEtienne Carriere unsigned int clock = stm32_get_gpio_bank_clock(bank); 408*c4cab2bbSEtienne Carriere uint32_t exceptions = cpu_spin_lock_xsave(&gpio_lock); 4094b5e93edSEtienne Carriere 4104b5e93edSEtienne Carriere stm32_clock_enable(clock); 4114b5e93edSEtienne Carriere 4124b5e93edSEtienne Carriere if (secure) 4134b5e93edSEtienne Carriere io_setbits32(base + GPIO_SECR_OFFSET, BIT(pin)); 4144b5e93edSEtienne Carriere else 4154b5e93edSEtienne Carriere io_clrbits32(base + GPIO_SECR_OFFSET, BIT(pin)); 4164b5e93edSEtienne Carriere 4174b5e93edSEtienne Carriere stm32_clock_disable(clock); 418*c4cab2bbSEtienne Carriere cpu_spin_unlock_xrestore(&gpio_lock, exceptions); 4194b5e93edSEtienne Carriere } 420