xref: /optee_os/core/drivers/stm32_gpio.c (revision 9818a481c2b9bf19c2b0d15d2db98f0c8af1628d)
14b5e93edSEtienne Carriere // SPDX-License-Identifier: BSD-3-Clause
24b5e93edSEtienne Carriere /*
3*9818a481SEtienne Carriere  * Copyright (c) 2017-2023, STMicroelectronics
44b5e93edSEtienne Carriere  *
54b5e93edSEtienne Carriere  * STM32 GPIO driver is used as pin controller for stm32mp SoCs.
64b5e93edSEtienne Carriere  * The driver API is defined in header file stm32_gpio.h.
74b5e93edSEtienne Carriere  */
84b5e93edSEtienne Carriere 
94b5e93edSEtienne Carriere #include <assert.h>
1097391ffbSEtienne Carriere #include <drivers/clk.h>
1197391ffbSEtienne Carriere #include <drivers/clk_dt.h>
124b5e93edSEtienne Carriere #include <drivers/stm32_gpio.h>
134b5e93edSEtienne Carriere #include <io.h>
144b5e93edSEtienne Carriere #include <kernel/dt.h>
1565401337SJens Wiklander #include <kernel/boot.h>
164b5e93edSEtienne Carriere #include <kernel/panic.h>
174b5e93edSEtienne Carriere #include <kernel/spinlock.h>
18a2fc83d1SJerome Forissier #include <libfdt.h>
194b5e93edSEtienne Carriere #include <mm/core_memprot.h>
204b5e93edSEtienne Carriere #include <stdbool.h>
214b5e93edSEtienne Carriere #include <stm32_util.h>
22*9818a481SEtienne Carriere #include <sys/queue.h>
234b5e93edSEtienne Carriere #include <trace.h>
244b5e93edSEtienne Carriere #include <util.h>
254b5e93edSEtienne Carriere 
264b5e93edSEtienne Carriere #define GPIO_PIN_MAX		15
274b5e93edSEtienne Carriere 
284b5e93edSEtienne Carriere #define GPIO_MODER_OFFSET	0x00
294b5e93edSEtienne Carriere #define GPIO_OTYPER_OFFSET	0x04
304b5e93edSEtienne Carriere #define GPIO_OSPEEDR_OFFSET	0x08
314b5e93edSEtienne Carriere #define GPIO_PUPDR_OFFSET	0x0c
324b5e93edSEtienne Carriere #define GPIO_IDR_OFFSET		0x10
334b5e93edSEtienne Carriere #define GPIO_ODR_OFFSET		0x14
344b5e93edSEtienne Carriere #define GPIO_BSRR_OFFSET	0x18
354b5e93edSEtienne Carriere #define GPIO_AFRL_OFFSET	0x20
364b5e93edSEtienne Carriere #define GPIO_AFRH_OFFSET	0x24
374b5e93edSEtienne Carriere #define GPIO_SECR_OFFSET	0x30
384b5e93edSEtienne Carriere 
394b5e93edSEtienne Carriere #define GPIO_ALT_LOWER_LIMIT	0x8
404b5e93edSEtienne Carriere 
414b5e93edSEtienne Carriere #define GPIO_MODE_MASK		GENMASK_32(1, 0)
424b5e93edSEtienne Carriere #define GPIO_OSPEED_MASK	GENMASK_32(1, 0)
434b5e93edSEtienne Carriere #define GPIO_PUPD_PULL_MASK	GENMASK_32(1, 0)
44729093d5SLionel Debieve #define GPIO_ALTERNATE_MASK	GENMASK_32(3, 0)
454b5e93edSEtienne Carriere 
464b5e93edSEtienne Carriere #define DT_GPIO_BANK_SHIFT	12
474b5e93edSEtienne Carriere #define DT_GPIO_BANK_MASK	GENMASK_32(16, 12)
484b5e93edSEtienne Carriere #define DT_GPIO_PIN_SHIFT	8
494b5e93edSEtienne Carriere #define DT_GPIO_PIN_MASK	GENMASK_32(11, 8)
504b5e93edSEtienne Carriere #define DT_GPIO_MODE_MASK	GENMASK_32(7, 0)
514b5e93edSEtienne Carriere 
52*9818a481SEtienne Carriere #define DT_GPIO_BANK_NAME0	"GPIOA"
53*9818a481SEtienne Carriere 
54*9818a481SEtienne Carriere /**
55*9818a481SEtienne Carriere  * struct stm32_gpio_bank - GPIO bank instance
56*9818a481SEtienne Carriere  *
57*9818a481SEtienne Carriere  * @base: base address of the GPIO controller registers.
58*9818a481SEtienne Carriere  * @clock: clock identifier.
59*9818a481SEtienne Carriere  * @ngpios: number of GPIOs.
60*9818a481SEtienne Carriere  * @bank_id: Id of the bank.
61*9818a481SEtienne Carriere  * @lock: lock protecting the GPIO bank access.
62*9818a481SEtienne Carriere  * @sec_support: True if bank supports pin security protection, otherwise false
63*9818a481SEtienne Carriere  * @seccfgr: Secure configuration register value.
64*9818a481SEtienne Carriere  * @link: Link in bank list
65*9818a481SEtienne Carriere  */
66*9818a481SEtienne Carriere struct stm32_gpio_bank {
67*9818a481SEtienne Carriere 	vaddr_t base;
68*9818a481SEtienne Carriere 	struct clk *clock;
69*9818a481SEtienne Carriere 	unsigned int ngpios;
70*9818a481SEtienne Carriere 	unsigned int bank_id;
71*9818a481SEtienne Carriere 	unsigned int lock;
72*9818a481SEtienne Carriere 	STAILQ_ENTRY(stm32_gpio_bank) link;
73*9818a481SEtienne Carriere };
74*9818a481SEtienne Carriere 
754b5e93edSEtienne Carriere static unsigned int gpio_lock;
764b5e93edSEtienne Carriere 
77*9818a481SEtienne Carriere static STAILQ_HEAD(, stm32_gpio_bank) bank_list =
78*9818a481SEtienne Carriere 		STAILQ_HEAD_INITIALIZER(bank_list);
79*9818a481SEtienne Carriere 
804b5e93edSEtienne Carriere /* Save to output @cfg the current GPIO (@bank/@pin) configuration */
814b5e93edSEtienne Carriere static void get_gpio_cfg(uint32_t bank, uint32_t pin, struct gpio_cfg *cfg)
824b5e93edSEtienne Carriere {
834d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
8497391ffbSEtienne Carriere 	struct clk *clk = stm32_get_gpio_bank_clk(bank);
854b5e93edSEtienne Carriere 
8697391ffbSEtienne Carriere 	clk_enable(clk);
874b5e93edSEtienne Carriere 
884b5e93edSEtienne Carriere 	/*
894b5e93edSEtienne Carriere 	 * Save GPIO configuration bits spread over the few bank registers.
904b5e93edSEtienne Carriere 	 * 1bit fields are accessed at bit position being the pin index.
914b5e93edSEtienne Carriere 	 * 2bit fields are accessed at bit position being twice the pin index.
924b5e93edSEtienne Carriere 	 * 4bit fields are accessed at bit position being fourth the pin index
934b5e93edSEtienne Carriere 	 * but accessed from 2 32bit registers at incremental addresses.
944b5e93edSEtienne Carriere 	 */
95918bb3a5SEtienne Carriere 	cfg->mode = (io_read32(base + GPIO_MODER_OFFSET) >> (pin << 1)) &
964b5e93edSEtienne Carriere 		     GPIO_MODE_MASK;
974b5e93edSEtienne Carriere 
98918bb3a5SEtienne Carriere 	cfg->otype = (io_read32(base + GPIO_OTYPER_OFFSET) >> pin) & 1;
994b5e93edSEtienne Carriere 
100918bb3a5SEtienne Carriere 	cfg->ospeed = (io_read32(base +  GPIO_OSPEEDR_OFFSET) >> (pin << 1)) &
1014b5e93edSEtienne Carriere 		       GPIO_OSPEED_MASK;
1024b5e93edSEtienne Carriere 
103918bb3a5SEtienne Carriere 	cfg->pupd = (io_read32(base +  GPIO_PUPDR_OFFSET) >> (pin << 1)) &
1044b5e93edSEtienne Carriere 		     GPIO_PUPD_PULL_MASK;
1054b5e93edSEtienne Carriere 
106918bb3a5SEtienne Carriere 	cfg->od = (io_read32(base + GPIO_ODR_OFFSET) >> (pin << 1)) & 1;
1074b5e93edSEtienne Carriere 
1084b5e93edSEtienne Carriere 	if (pin < GPIO_ALT_LOWER_LIMIT)
109918bb3a5SEtienne Carriere 		cfg->af = (io_read32(base + GPIO_AFRL_OFFSET) >> (pin << 2)) &
1104b5e93edSEtienne Carriere 			   GPIO_ALTERNATE_MASK;
1114b5e93edSEtienne Carriere 	else
112918bb3a5SEtienne Carriere 		cfg->af = (io_read32(base + GPIO_AFRH_OFFSET) >>
1134b5e93edSEtienne Carriere 			    ((pin - GPIO_ALT_LOWER_LIMIT) << 2)) &
1144b5e93edSEtienne Carriere 			   GPIO_ALTERNATE_MASK;
1154b5e93edSEtienne Carriere 
11697391ffbSEtienne Carriere 	clk_disable(clk);
1174b5e93edSEtienne Carriere }
1184b5e93edSEtienne Carriere 
1194b5e93edSEtienne Carriere /* Apply GPIO (@bank/@pin) configuration described by @cfg */
1204b5e93edSEtienne Carriere static void set_gpio_cfg(uint32_t bank, uint32_t pin, struct gpio_cfg *cfg)
1214b5e93edSEtienne Carriere {
1224d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
12397391ffbSEtienne Carriere 	struct clk *clk = stm32_get_gpio_bank_clk(bank);
124c4cab2bbSEtienne Carriere 	uint32_t exceptions = cpu_spin_lock_xsave(&gpio_lock);
1254b5e93edSEtienne Carriere 
12697391ffbSEtienne Carriere 	clk_enable(clk);
1274b5e93edSEtienne Carriere 
1284b5e93edSEtienne Carriere 	/* Load GPIO MODE value, 2bit value shifted by twice the pin number */
1294b5e93edSEtienne Carriere 	io_clrsetbits32(base + GPIO_MODER_OFFSET,
1304b5e93edSEtienne Carriere 			GPIO_MODE_MASK << (pin << 1),
1314b5e93edSEtienne Carriere 			cfg->mode << (pin << 1));
1324b5e93edSEtienne Carriere 
1334b5e93edSEtienne Carriere 	/* Load GPIO Output TYPE value, 1bit shifted by pin number value */
1344b5e93edSEtienne Carriere 	io_clrsetbits32(base + GPIO_OTYPER_OFFSET, BIT(pin), cfg->otype << pin);
1354b5e93edSEtienne Carriere 
1364b5e93edSEtienne Carriere 	/* Load GPIO Output Speed confguration, 2bit value */
1374b5e93edSEtienne Carriere 	io_clrsetbits32(base + GPIO_OSPEEDR_OFFSET,
1384b5e93edSEtienne Carriere 			GPIO_OSPEED_MASK << (pin << 1),
1394b5e93edSEtienne Carriere 			cfg->ospeed << (pin << 1));
1404b5e93edSEtienne Carriere 
1414b5e93edSEtienne Carriere 	/* Load GPIO pull configuration, 2bit value */
1424b5e93edSEtienne Carriere 	io_clrsetbits32(base + GPIO_PUPDR_OFFSET, BIT(pin),
1434b5e93edSEtienne Carriere 			cfg->pupd << (pin << 1));
1444b5e93edSEtienne Carriere 
1454b5e93edSEtienne Carriere 	/* Load pin mux Alternate Function configuration, 4bit value */
1464b5e93edSEtienne Carriere 	if (pin < GPIO_ALT_LOWER_LIMIT) {
1474b5e93edSEtienne Carriere 		io_clrsetbits32(base + GPIO_AFRL_OFFSET,
1484b5e93edSEtienne Carriere 				GPIO_ALTERNATE_MASK << (pin << 2),
1494b5e93edSEtienne Carriere 				cfg->af << (pin << 2));
1504b5e93edSEtienne Carriere 	} else {
1514b5e93edSEtienne Carriere 		size_t shift = (pin - GPIO_ALT_LOWER_LIMIT) << 2;
1524b5e93edSEtienne Carriere 
1534b5e93edSEtienne Carriere 		io_clrsetbits32(base + GPIO_AFRH_OFFSET,
1544b5e93edSEtienne Carriere 				GPIO_ALTERNATE_MASK << shift,
1554b5e93edSEtienne Carriere 				cfg->af << shift);
1564b5e93edSEtienne Carriere 	}
1574b5e93edSEtienne Carriere 
1584b5e93edSEtienne Carriere 	/* Load GPIO Output direction confuguration, 1bit */
1594b5e93edSEtienne Carriere 	io_clrsetbits32(base + GPIO_ODR_OFFSET, BIT(pin), cfg->od << pin);
1604b5e93edSEtienne Carriere 
16197391ffbSEtienne Carriere 	clk_disable(clk);
162c4cab2bbSEtienne Carriere 	cpu_spin_unlock_xrestore(&gpio_lock, exceptions);
1634b5e93edSEtienne Carriere }
1644b5e93edSEtienne Carriere 
1654b5e93edSEtienne Carriere void stm32_pinctrl_load_active_cfg(struct stm32_pinctrl *pinctrl, size_t cnt)
1664b5e93edSEtienne Carriere {
16710bcbd6cSEtienne Carriere 	size_t n = 0;
1684b5e93edSEtienne Carriere 
1694b5e93edSEtienne Carriere 	for (n = 0; n < cnt; n++)
1704b5e93edSEtienne Carriere 		set_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin,
1714b5e93edSEtienne Carriere 			     &pinctrl[n].active_cfg);
1724b5e93edSEtienne Carriere }
1734b5e93edSEtienne Carriere 
1744b5e93edSEtienne Carriere void stm32_pinctrl_load_standby_cfg(struct stm32_pinctrl *pinctrl, size_t cnt)
1754b5e93edSEtienne Carriere {
17610bcbd6cSEtienne Carriere 	size_t n = 0;
1774b5e93edSEtienne Carriere 
1784b5e93edSEtienne Carriere 	for (n = 0; n < cnt; n++)
1794b5e93edSEtienne Carriere 		set_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin,
1804b5e93edSEtienne Carriere 			     &pinctrl[n].standby_cfg);
1814b5e93edSEtienne Carriere }
1824b5e93edSEtienne Carriere 
1834b5e93edSEtienne Carriere void stm32_pinctrl_store_standby_cfg(struct stm32_pinctrl *pinctrl, size_t cnt)
1844b5e93edSEtienne Carriere {
18510bcbd6cSEtienne Carriere 	size_t n = 0;
1864b5e93edSEtienne Carriere 
1874b5e93edSEtienne Carriere 	for (n = 0; n < cnt; n++)
1884b5e93edSEtienne Carriere 		get_gpio_cfg(pinctrl[n].bank, pinctrl[n].pin,
1894b5e93edSEtienne Carriere 			     &pinctrl[n].standby_cfg);
1904b5e93edSEtienne Carriere }
1914b5e93edSEtienne Carriere 
19242f193b6SEtienne Carriere /* Panic if GPIO bank information from platform do not match DTB description */
1934b5e93edSEtienne Carriere static void ckeck_gpio_bank(void *fdt, uint32_t bank, int pinctrl_node)
1944b5e93edSEtienne Carriere {
19510bcbd6cSEtienne Carriere 	int pinctrl_subnode = 0;
1964b5e93edSEtienne Carriere 
1974b5e93edSEtienne Carriere 	fdt_for_each_subnode(pinctrl_subnode, fdt, pinctrl_node) {
19897391ffbSEtienne Carriere 		TEE_Result res = TEE_ERROR_GENERIC;
19910bcbd6cSEtienne Carriere 		const fdt32_t *cuint = NULL;
20097391ffbSEtienne Carriere 		struct clk *clk = NULL;
2014b5e93edSEtienne Carriere 
2024b5e93edSEtienne Carriere 		if (fdt_getprop(fdt, pinctrl_subnode,
2034b5e93edSEtienne Carriere 				"gpio-controller", NULL) == NULL)
2044b5e93edSEtienne Carriere 			continue;
2054b5e93edSEtienne Carriere 
2064b5e93edSEtienne Carriere 		/* Check bank register offset matches platform assumptions */
2074b5e93edSEtienne Carriere 		cuint = fdt_getprop(fdt, pinctrl_subnode, "reg", NULL);
2084b5e93edSEtienne Carriere 		if (fdt32_to_cpu(*cuint) != stm32_get_gpio_bank_offset(bank))
209563f6249SEtienne Carriere 			continue;
2104b5e93edSEtienne Carriere 
2114b5e93edSEtienne Carriere 		/* Check bank clock matches platform assumptions */
21297391ffbSEtienne Carriere 		res = clk_dt_get_by_index(fdt, pinctrl_subnode, 0, &clk);
21397391ffbSEtienne Carriere 		if (res || clk != stm32_get_gpio_bank_clk(bank))
2144b5e93edSEtienne Carriere 			panic();
2154b5e93edSEtienne Carriere 
2164b5e93edSEtienne Carriere 		/* Check controller is enabled */
217f354a5d8SGatien Chevallier 		if (fdt_get_status(fdt, pinctrl_subnode) == DT_STATUS_DISABLED)
2184b5e93edSEtienne Carriere 			panic();
2194b5e93edSEtienne Carriere 
2204b5e93edSEtienne Carriere 		return;
2214b5e93edSEtienne Carriere 	}
2224b5e93edSEtienne Carriere 
2234b5e93edSEtienne Carriere 	panic();
2244b5e93edSEtienne Carriere }
2254b5e93edSEtienne Carriere 
2264b5e93edSEtienne Carriere /* Count pins described in the DT node and get related data if possible */
2274b5e93edSEtienne Carriere static int get_pinctrl_from_fdt(void *fdt, int node,
2284b5e93edSEtienne Carriere 				struct stm32_pinctrl *pinctrl, size_t count)
2294b5e93edSEtienne Carriere {
2304b5e93edSEtienne Carriere 	const fdt32_t *cuint, *slewrate;
23110bcbd6cSEtienne Carriere 	int len = 0;
23210bcbd6cSEtienne Carriere 	int pinctrl_node = 0;
23310bcbd6cSEtienne Carriere 	uint32_t i = 0;
2344b5e93edSEtienne Carriere 	uint32_t speed = GPIO_OSPEED_LOW;
2354b5e93edSEtienne Carriere 	uint32_t pull = GPIO_PUPD_NO_PULL;
2364b5e93edSEtienne Carriere 	size_t found = 0;
2374b5e93edSEtienne Carriere 
2384b5e93edSEtienne Carriere 	cuint = fdt_getprop(fdt, node, "pinmux", &len);
2394b5e93edSEtienne Carriere 	if (!cuint)
2404b5e93edSEtienne Carriere 		return -FDT_ERR_NOTFOUND;
2414b5e93edSEtienne Carriere 
2424b5e93edSEtienne Carriere 	pinctrl_node = fdt_parent_offset(fdt, fdt_parent_offset(fdt, node));
2434b5e93edSEtienne Carriere 	if (pinctrl_node < 0)
2444b5e93edSEtienne Carriere 		return -FDT_ERR_NOTFOUND;
2454b5e93edSEtienne Carriere 
2464b5e93edSEtienne Carriere 	slewrate = fdt_getprop(fdt, node, "slew-rate", NULL);
2474b5e93edSEtienne Carriere 	if (slewrate)
2484b5e93edSEtienne Carriere 		speed = fdt32_to_cpu(*slewrate);
2494b5e93edSEtienne Carriere 
2504b5e93edSEtienne Carriere 	if (fdt_getprop(fdt, node, "bias-pull-up", NULL))
2514b5e93edSEtienne Carriere 		pull = GPIO_PUPD_PULL_UP;
2524b5e93edSEtienne Carriere 	if (fdt_getprop(fdt, node, "bias-pull-down", NULL))
2534b5e93edSEtienne Carriere 		pull = GPIO_PUPD_PULL_DOWN;
2544b5e93edSEtienne Carriere 
2554b5e93edSEtienne Carriere 	for (i = 0; i < ((uint32_t)len / sizeof(uint32_t)); i++) {
25610bcbd6cSEtienne Carriere 		uint32_t pincfg = 0;
25710bcbd6cSEtienne Carriere 		uint32_t bank = 0;
25810bcbd6cSEtienne Carriere 		uint32_t pin = 0;
25910bcbd6cSEtienne Carriere 		uint32_t mode = 0;
2604b5e93edSEtienne Carriere 		uint32_t alternate = 0;
2614b5e93edSEtienne Carriere 		bool opendrain = false;
2624b5e93edSEtienne Carriere 
2634b5e93edSEtienne Carriere 		pincfg = fdt32_to_cpu(*cuint);
2644b5e93edSEtienne Carriere 		cuint++;
2654b5e93edSEtienne Carriere 
2664b5e93edSEtienne Carriere 		bank = (pincfg & DT_GPIO_BANK_MASK) >> DT_GPIO_BANK_SHIFT;
2674b5e93edSEtienne Carriere 
2684b5e93edSEtienne Carriere 		pin = (pincfg & DT_GPIO_PIN_MASK) >> DT_GPIO_PIN_SHIFT;
2694b5e93edSEtienne Carriere 
2704b5e93edSEtienne Carriere 		mode = pincfg & DT_GPIO_MODE_MASK;
2714b5e93edSEtienne Carriere 
2724b5e93edSEtienne Carriere 		switch (mode) {
2734b5e93edSEtienne Carriere 		case 0:
2744b5e93edSEtienne Carriere 			mode = GPIO_MODE_INPUT;
2754b5e93edSEtienne Carriere 			break;
2764b5e93edSEtienne Carriere 		case 1:
2774b5e93edSEtienne Carriere 		case 2:
2784b5e93edSEtienne Carriere 		case 3:
2794b5e93edSEtienne Carriere 		case 4:
2804b5e93edSEtienne Carriere 		case 5:
2814b5e93edSEtienne Carriere 		case 6:
2824b5e93edSEtienne Carriere 		case 7:
2834b5e93edSEtienne Carriere 		case 8:
2844b5e93edSEtienne Carriere 		case 9:
2854b5e93edSEtienne Carriere 		case 10:
2864b5e93edSEtienne Carriere 		case 11:
2874b5e93edSEtienne Carriere 		case 12:
2884b5e93edSEtienne Carriere 		case 13:
2894b5e93edSEtienne Carriere 		case 14:
2904b5e93edSEtienne Carriere 		case 15:
2914b5e93edSEtienne Carriere 		case 16:
2924b5e93edSEtienne Carriere 			alternate = mode - 1U;
2934b5e93edSEtienne Carriere 			mode = GPIO_MODE_ALTERNATE;
2944b5e93edSEtienne Carriere 			break;
2954b5e93edSEtienne Carriere 		case 17:
2964b5e93edSEtienne Carriere 			mode = GPIO_MODE_ANALOG;
2974b5e93edSEtienne Carriere 			break;
2984b5e93edSEtienne Carriere 		default:
2994b5e93edSEtienne Carriere 			mode = GPIO_MODE_OUTPUT;
3004b5e93edSEtienne Carriere 			break;
3014b5e93edSEtienne Carriere 		}
3024b5e93edSEtienne Carriere 
3034b5e93edSEtienne Carriere 		if (fdt_getprop(fdt, node, "drive-open-drain", NULL))
3044b5e93edSEtienne Carriere 			opendrain = true;
3054b5e93edSEtienne Carriere 
3064b5e93edSEtienne Carriere 		/* Check GPIO bank clock/base address against platform */
3074b5e93edSEtienne Carriere 		ckeck_gpio_bank(fdt, bank, pinctrl_node);
3084b5e93edSEtienne Carriere 
3094b5e93edSEtienne Carriere 		if (found < count) {
3104b5e93edSEtienne Carriere 			struct stm32_pinctrl *ref = &pinctrl[found];
3114b5e93edSEtienne Carriere 
3124b5e93edSEtienne Carriere 			ref->bank = (uint8_t)bank;
3134b5e93edSEtienne Carriere 			ref->pin = (uint8_t)pin;
3144b5e93edSEtienne Carriere 			ref->active_cfg.mode = mode;
3154b5e93edSEtienne Carriere 			ref->active_cfg.otype = opendrain ? 1 : 0;
3164b5e93edSEtienne Carriere 			ref->active_cfg.ospeed = speed;
3174b5e93edSEtienne Carriere 			ref->active_cfg.pupd = pull;
3184b5e93edSEtienne Carriere 			ref->active_cfg.od = 0;
3194b5e93edSEtienne Carriere 			ref->active_cfg.af = alternate;
3204b5e93edSEtienne Carriere 			/* Default to analog mode for standby state */
3214b5e93edSEtienne Carriere 			ref->standby_cfg.mode = GPIO_MODE_ANALOG;
3224b5e93edSEtienne Carriere 			ref->standby_cfg.pupd = GPIO_PUPD_NO_PULL;
3234b5e93edSEtienne Carriere 		}
3244b5e93edSEtienne Carriere 
3254b5e93edSEtienne Carriere 		found++;
3264b5e93edSEtienne Carriere 	}
3274b5e93edSEtienne Carriere 
3284b5e93edSEtienne Carriere 	return (int)found;
3294b5e93edSEtienne Carriere }
3304b5e93edSEtienne Carriere 
331*9818a481SEtienne Carriere /* Get bank ID from bank node property st,bank-name or panic on failure */
332*9818a481SEtienne Carriere static unsigned int dt_get_bank_id(const void *fdt, int node)
333*9818a481SEtienne Carriere {
334*9818a481SEtienne Carriere 	const int dt_name_len = strlen(DT_GPIO_BANK_NAME0);
335*9818a481SEtienne Carriere 	const fdt32_t *cuint = NULL;
336*9818a481SEtienne Carriere 	int len = 0;
337*9818a481SEtienne Carriere 
338*9818a481SEtienne Carriere 	/* Parse "st,bank-name" to get its id (eg: GPIOA -> 0) */
339*9818a481SEtienne Carriere 	cuint = fdt_getprop(fdt, node, "st,bank-name", &len);
340*9818a481SEtienne Carriere 	if (!cuint || (len != dt_name_len + 1))
341*9818a481SEtienne Carriere 		panic("Missing/wrong st,bank-name property");
342*9818a481SEtienne Carriere 
343*9818a481SEtienne Carriere 	if (strncmp((const char *)cuint, DT_GPIO_BANK_NAME0, dt_name_len - 1) ||
344*9818a481SEtienne Carriere 	    strcmp((const char *)cuint, DT_GPIO_BANK_NAME0) < 0)
345*9818a481SEtienne Carriere 		panic("Wrong st,bank-name property");
346*9818a481SEtienne Carriere 
347*9818a481SEtienne Carriere 	return (unsigned int)strcmp((const char *)cuint, DT_GPIO_BANK_NAME0);
348*9818a481SEtienne Carriere }
349*9818a481SEtienne Carriere 
350*9818a481SEtienne Carriere /*
351*9818a481SEtienne Carriere  * Return whether or not the GPIO bank related to a DT node is already
352*9818a481SEtienne Carriere  * registered in the GPIO bank link.
353*9818a481SEtienne Carriere  */
354*9818a481SEtienne Carriere static bool bank_is_registered(const void *fdt, int node)
355*9818a481SEtienne Carriere {
356*9818a481SEtienne Carriere 	unsigned int bank_id = dt_get_bank_id(fdt, node);
357*9818a481SEtienne Carriere 	struct stm32_gpio_bank *bank = NULL;
358*9818a481SEtienne Carriere 
359*9818a481SEtienne Carriere 	STAILQ_FOREACH(bank, &bank_list, link)
360*9818a481SEtienne Carriere 		if (bank->bank_id == bank_id)
361*9818a481SEtienne Carriere 			return true;
362*9818a481SEtienne Carriere 
363*9818a481SEtienne Carriere 	return false;
364*9818a481SEtienne Carriere }
365*9818a481SEtienne Carriere 
366*9818a481SEtienne Carriere /* Get GPIO bank information from the DT */
367*9818a481SEtienne Carriere static TEE_Result dt_stm32_gpio_bank(const void *fdt, int node,
368*9818a481SEtienne Carriere 				     const void *compat_data __unused,
369*9818a481SEtienne Carriere 				     int range_offset,
370*9818a481SEtienne Carriere 				     struct stm32_gpio_bank **out_bank)
371*9818a481SEtienne Carriere {
372*9818a481SEtienne Carriere 	TEE_Result res = TEE_ERROR_GENERIC;
373*9818a481SEtienne Carriere 	struct stm32_gpio_bank *bank = NULL;
374*9818a481SEtienne Carriere 	const fdt32_t *cuint = NULL;
375*9818a481SEtienne Carriere 	struct io_pa_va pa_va = { };
376*9818a481SEtienne Carriere 	struct clk *clk = NULL;
377*9818a481SEtienne Carriere 	size_t blen = 0;
378*9818a481SEtienne Carriere 	paddr_t pa = 0;
379*9818a481SEtienne Carriere 	int len = 0;
380*9818a481SEtienne Carriere 	int i = 0;
381*9818a481SEtienne Carriere 
382*9818a481SEtienne Carriere 	assert(out_bank);
383*9818a481SEtienne Carriere 
384*9818a481SEtienne Carriere 	/* Probe deferrable devices first */
385*9818a481SEtienne Carriere 	res = clk_dt_get_by_index(fdt, node, 0, &clk);
386*9818a481SEtienne Carriere 	if (res)
387*9818a481SEtienne Carriere 		return res;
388*9818a481SEtienne Carriere 
389*9818a481SEtienne Carriere 	bank = calloc(1, sizeof(*bank));
390*9818a481SEtienne Carriere 	if (!bank)
391*9818a481SEtienne Carriere 		return TEE_ERROR_OUT_OF_MEMORY;
392*9818a481SEtienne Carriere 
393*9818a481SEtienne Carriere 	/*
394*9818a481SEtienne Carriere 	 * Do not rely *only* on the "reg" property to get the address,
395*9818a481SEtienne Carriere 	 * but consider also the "ranges" translation property
396*9818a481SEtienne Carriere 	 */
397*9818a481SEtienne Carriere 	pa = fdt_reg_base_address(fdt, node);
398*9818a481SEtienne Carriere 	if (pa == DT_INFO_INVALID_REG)
399*9818a481SEtienne Carriere 		panic("missing reg property");
400*9818a481SEtienne Carriere 
401*9818a481SEtienne Carriere 	pa_va.pa = pa + range_offset;
402*9818a481SEtienne Carriere 
403*9818a481SEtienne Carriere 	blen = fdt_reg_size(fdt, node);
404*9818a481SEtienne Carriere 	if (blen == DT_INFO_INVALID_REG_SIZE)
405*9818a481SEtienne Carriere 		panic("missing reg size property");
406*9818a481SEtienne Carriere 
407*9818a481SEtienne Carriere 	DMSG("Bank name %s", fdt_get_name(fdt, node, NULL));
408*9818a481SEtienne Carriere 	bank->base = io_pa_or_va_secure(&pa_va, blen);
409*9818a481SEtienne Carriere 	bank->bank_id = dt_get_bank_id(fdt, node);
410*9818a481SEtienne Carriere 	bank->clock = clk;
411*9818a481SEtienne Carriere 
412*9818a481SEtienne Carriere 	/* Parse gpio-ranges with its 4 parameters */
413*9818a481SEtienne Carriere 	cuint = fdt_getprop(fdt, node, "gpio-ranges", &len);
414*9818a481SEtienne Carriere 	len /= sizeof(*cuint);
415*9818a481SEtienne Carriere 	if (len % 4)
416*9818a481SEtienne Carriere 		panic("wrong gpio-ranges syntax");
417*9818a481SEtienne Carriere 
418*9818a481SEtienne Carriere 	/* Get the last defined gpio line (offset + nb of pins) */
419*9818a481SEtienne Carriere 	for (i = 0; i < len / 4; i++) {
420*9818a481SEtienne Carriere 		bank->ngpios = MAX(bank->ngpios,
421*9818a481SEtienne Carriere 				   (unsigned int)(fdt32_to_cpu(*(cuint + 1)) +
422*9818a481SEtienne Carriere 						  fdt32_to_cpu(*(cuint + 3))));
423*9818a481SEtienne Carriere 		cuint += 4;
424*9818a481SEtienne Carriere 	}
425*9818a481SEtienne Carriere 
426*9818a481SEtienne Carriere 	*out_bank = bank;
427*9818a481SEtienne Carriere 	return TEE_SUCCESS;
428*9818a481SEtienne Carriere }
429*9818a481SEtienne Carriere 
430*9818a481SEtienne Carriere /* Parse a pinctrl node to register the GPIO banks it describes */
431*9818a481SEtienne Carriere static TEE_Result __unused dt_stm32_gpio_pinctrl(const void *fdt, int node,
432*9818a481SEtienne Carriere 						 const void *compat_data)
433*9818a481SEtienne Carriere {
434*9818a481SEtienne Carriere 	TEE_Result res = TEE_SUCCESS;
435*9818a481SEtienne Carriere 	const fdt32_t *cuint = NULL;
436*9818a481SEtienne Carriere 	int range_offs = 0;
437*9818a481SEtienne Carriere 	int b_node = 0;
438*9818a481SEtienne Carriere 	int len = 0;
439*9818a481SEtienne Carriere 
440*9818a481SEtienne Carriere 	/* Read the ranges property (for regs memory translation) */
441*9818a481SEtienne Carriere 	cuint = fdt_getprop(fdt, node, "ranges", &len);
442*9818a481SEtienne Carriere 	if (!cuint)
443*9818a481SEtienne Carriere 		panic("missing ranges property");
444*9818a481SEtienne Carriere 
445*9818a481SEtienne Carriere 	len /= sizeof(*cuint);
446*9818a481SEtienne Carriere 	if (len == 3)
447*9818a481SEtienne Carriere 		range_offs = fdt32_to_cpu(*(cuint + 1)) - fdt32_to_cpu(*cuint);
448*9818a481SEtienne Carriere 
449*9818a481SEtienne Carriere 	fdt_for_each_subnode(b_node, fdt, node) {
450*9818a481SEtienne Carriere 		cuint = fdt_getprop(fdt, b_node, "gpio-controller", &len);
451*9818a481SEtienne Carriere 		if (cuint) {
452*9818a481SEtienne Carriere 			/*
453*9818a481SEtienne Carriere 			 * We found a property "gpio-controller" in the node:
454*9818a481SEtienne Carriere 			 * the node is a GPIO bank description, add it to the
455*9818a481SEtienne Carriere 			 * bank list.
456*9818a481SEtienne Carriere 			 */
457*9818a481SEtienne Carriere 			struct stm32_gpio_bank *bank = NULL;
458*9818a481SEtienne Carriere 
459*9818a481SEtienne Carriere 			if (fdt_get_status(fdt, b_node) == DT_STATUS_DISABLED ||
460*9818a481SEtienne Carriere 			    bank_is_registered(fdt, b_node))
461*9818a481SEtienne Carriere 				continue;
462*9818a481SEtienne Carriere 
463*9818a481SEtienne Carriere 			res = dt_stm32_gpio_bank(fdt, b_node, compat_data,
464*9818a481SEtienne Carriere 						 range_offs, &bank);
465*9818a481SEtienne Carriere 			if (res)
466*9818a481SEtienne Carriere 				return res;
467*9818a481SEtienne Carriere 
468*9818a481SEtienne Carriere 			STAILQ_INSERT_TAIL(&bank_list, bank, link);
469*9818a481SEtienne Carriere 		} else {
470*9818a481SEtienne Carriere 			if (len != -FDT_ERR_NOTFOUND)
471*9818a481SEtienne Carriere 				panic();
472*9818a481SEtienne Carriere 		}
473*9818a481SEtienne Carriere 	}
474*9818a481SEtienne Carriere 
475*9818a481SEtienne Carriere 	return TEE_SUCCESS;
476*9818a481SEtienne Carriere }
477*9818a481SEtienne Carriere 
4784b5e93edSEtienne Carriere int stm32_pinctrl_fdt_get_pinctrl(void *fdt, int device_node,
4794b5e93edSEtienne Carriere 				  struct stm32_pinctrl *pinctrl, size_t count)
4804b5e93edSEtienne Carriere {
48110bcbd6cSEtienne Carriere 	const fdt32_t *cuint = NULL;
48210bcbd6cSEtienne Carriere 	int lenp = 0;
48310bcbd6cSEtienne Carriere 	int i = 0;
4844b5e93edSEtienne Carriere 	size_t found = 0;
4854b5e93edSEtienne Carriere 
4864b5e93edSEtienne Carriere 	cuint = fdt_getprop(fdt, device_node, "pinctrl-0", &lenp);
4874b5e93edSEtienne Carriere 	if (!cuint)
4884b5e93edSEtienne Carriere 		return -FDT_ERR_NOTFOUND;
4894b5e93edSEtienne Carriere 
4904b5e93edSEtienne Carriere 	for (i = 0; i < (lenp / 4); i++) {
49110bcbd6cSEtienne Carriere 		int node = 0;
49210bcbd6cSEtienne Carriere 		int subnode = 0;
4934b5e93edSEtienne Carriere 
4944b5e93edSEtienne Carriere 		node = fdt_node_offset_by_phandle(fdt, fdt32_to_cpu(*cuint));
4954b5e93edSEtienne Carriere 		if (node < 0)
4964b5e93edSEtienne Carriere 			return -FDT_ERR_NOTFOUND;
4974b5e93edSEtienne Carriere 
4984b5e93edSEtienne Carriere 		fdt_for_each_subnode(subnode, fdt, node) {
49910bcbd6cSEtienne Carriere 			size_t n = 0;
50010bcbd6cSEtienne Carriere 			int rc = 0;
5014b5e93edSEtienne Carriere 
5024b5e93edSEtienne Carriere 			if (count > found)
5034b5e93edSEtienne Carriere 				n = count - found;
5044b5e93edSEtienne Carriere 			else
5054b5e93edSEtienne Carriere 				n = 0;
5064b5e93edSEtienne Carriere 
5074b5e93edSEtienne Carriere 			rc = get_pinctrl_from_fdt(fdt, subnode,
5084b5e93edSEtienne Carriere 						  &pinctrl[found], n);
5094b5e93edSEtienne Carriere 			if (rc < 0)
5104b5e93edSEtienne Carriere 				return rc;
5114b5e93edSEtienne Carriere 
5124b5e93edSEtienne Carriere 			found += (size_t)rc;
5134b5e93edSEtienne Carriere 		}
5144b5e93edSEtienne Carriere 
5154b5e93edSEtienne Carriere 		cuint++;
5164b5e93edSEtienne Carriere 	}
5174b5e93edSEtienne Carriere 
5184b5e93edSEtienne Carriere 	return (int)found;
5194b5e93edSEtienne Carriere }
520a3104caaSEtienne Carriere 
521a3104caaSEtienne Carriere int stm32_get_gpio_count(void *fdt, int pinctrl_node, unsigned int bank)
522a3104caaSEtienne Carriere {
523a3104caaSEtienne Carriere 	int node = 0;
524a3104caaSEtienne Carriere 	const fdt32_t *cuint = NULL;
525a3104caaSEtienne Carriere 
526a3104caaSEtienne Carriere 	fdt_for_each_subnode(node, fdt, pinctrl_node) {
527a3104caaSEtienne Carriere 		if (!fdt_getprop(fdt, node, "gpio-controller", NULL))
528a3104caaSEtienne Carriere 			continue;
529a3104caaSEtienne Carriere 
530a3104caaSEtienne Carriere 		cuint = fdt_getprop(fdt, node, "reg", NULL);
531a3104caaSEtienne Carriere 		if (!cuint)
532a3104caaSEtienne Carriere 			continue;
533a3104caaSEtienne Carriere 
534a3104caaSEtienne Carriere 		if (fdt32_to_cpu(*cuint) != stm32_get_gpio_bank_offset(bank))
535a3104caaSEtienne Carriere 			continue;
536a3104caaSEtienne Carriere 
537a3104caaSEtienne Carriere 		cuint = fdt_getprop(fdt, node, "ngpios", NULL);
538a3104caaSEtienne Carriere 		if (!cuint)
539a3104caaSEtienne Carriere 			panic();
540a3104caaSEtienne Carriere 
541a3104caaSEtienne Carriere 		return (int)fdt32_to_cpu(*cuint);
542a3104caaSEtienne Carriere 	}
543a3104caaSEtienne Carriere 
544a3104caaSEtienne Carriere 	return -1;
545a3104caaSEtienne Carriere }
5464b5e93edSEtienne Carriere 
5474b5e93edSEtienne Carriere static __maybe_unused bool valid_gpio_config(unsigned int bank,
5484b5e93edSEtienne Carriere 					     unsigned int pin, bool input)
5494b5e93edSEtienne Carriere {
5504d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
551918bb3a5SEtienne Carriere 	uint32_t mode = (io_read32(base + GPIO_MODER_OFFSET) >> (pin << 1)) &
5524b5e93edSEtienne Carriere 			GPIO_MODE_MASK;
5534b5e93edSEtienne Carriere 
5544b5e93edSEtienne Carriere 	if (pin > GPIO_PIN_MAX)
5554b5e93edSEtienne Carriere 		return false;
5564b5e93edSEtienne Carriere 
5574b5e93edSEtienne Carriere 	if (input)
5584b5e93edSEtienne Carriere 		return mode == GPIO_MODE_INPUT;
5594b5e93edSEtienne Carriere 	else
5604b5e93edSEtienne Carriere 		return mode == GPIO_MODE_OUTPUT;
5614b5e93edSEtienne Carriere }
5624b5e93edSEtienne Carriere 
5634b5e93edSEtienne Carriere int stm32_gpio_get_input_level(unsigned int bank, unsigned int pin)
5644b5e93edSEtienne Carriere {
5654d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
56697391ffbSEtienne Carriere 	struct clk *clk = stm32_get_gpio_bank_clk(bank);
5674b5e93edSEtienne Carriere 	int rc = 0;
5684b5e93edSEtienne Carriere 
56997391ffbSEtienne Carriere 	clk_enable(clk);
5704b5e93edSEtienne Carriere 
5716fdc9662SLoïc Bauer 	assert(valid_gpio_config(bank, pin, true));
5726fdc9662SLoïc Bauer 
573918bb3a5SEtienne Carriere 	if (io_read32(base + GPIO_IDR_OFFSET) == BIT(pin))
5744b5e93edSEtienne Carriere 		rc = 1;
5754b5e93edSEtienne Carriere 
57697391ffbSEtienne Carriere 	clk_disable(clk);
5774b5e93edSEtienne Carriere 
5784b5e93edSEtienne Carriere 	return rc;
5794b5e93edSEtienne Carriere }
5804b5e93edSEtienne Carriere 
5814b5e93edSEtienne Carriere void stm32_gpio_set_output_level(unsigned int bank, unsigned int pin, int level)
5824b5e93edSEtienne Carriere {
5834d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
58497391ffbSEtienne Carriere 	struct clk *clk = stm32_get_gpio_bank_clk(bank);
5854b5e93edSEtienne Carriere 
58697391ffbSEtienne Carriere 	clk_enable(clk);
5874b5e93edSEtienne Carriere 
5886fdc9662SLoïc Bauer 	assert(valid_gpio_config(bank, pin, false));
5896fdc9662SLoïc Bauer 
5904b5e93edSEtienne Carriere 	if (level)
591918bb3a5SEtienne Carriere 		io_write32(base + GPIO_BSRR_OFFSET, BIT(pin));
5924b5e93edSEtienne Carriere 	else
593918bb3a5SEtienne Carriere 		io_write32(base + GPIO_BSRR_OFFSET, BIT(pin + 16));
5944b5e93edSEtienne Carriere 
59597391ffbSEtienne Carriere 	clk_disable(clk);
5964b5e93edSEtienne Carriere }
5974b5e93edSEtienne Carriere 
5984b5e93edSEtienne Carriere void stm32_gpio_set_secure_cfg(unsigned int bank, unsigned int pin, bool secure)
5994b5e93edSEtienne Carriere {
6004d22155cSEtienne Carriere 	vaddr_t base = stm32_get_gpio_bank_base(bank);
60197391ffbSEtienne Carriere 	struct clk *clk = stm32_get_gpio_bank_clk(bank);
602c4cab2bbSEtienne Carriere 	uint32_t exceptions = cpu_spin_lock_xsave(&gpio_lock);
6034b5e93edSEtienne Carriere 
60497391ffbSEtienne Carriere 	clk_enable(clk);
6054b5e93edSEtienne Carriere 
6064b5e93edSEtienne Carriere 	if (secure)
6074b5e93edSEtienne Carriere 		io_setbits32(base + GPIO_SECR_OFFSET, BIT(pin));
6084b5e93edSEtienne Carriere 	else
6094b5e93edSEtienne Carriere 		io_clrbits32(base + GPIO_SECR_OFFSET, BIT(pin));
6104b5e93edSEtienne Carriere 
61197391ffbSEtienne Carriere 	clk_disable(clk);
612c4cab2bbSEtienne Carriere 	cpu_spin_unlock_xrestore(&gpio_lock, exceptions);
6134b5e93edSEtienne Carriere }
614