1flavor_dts_file-257F_EV1 = stm32mp257f-ev1.dts 2 3flavorlist-MP25 = $(flavor_dts_file-257F_EV1) 4 5ifneq ($(PLATFORM_FLAVOR),) 6ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 7$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 8endif 9CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 10endif 11CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp257f-ev1.dts 12 13ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP25)),) 14$(call force,CFG_STM32MP25,y) 15endif 16 17ifneq ($(CFG_STM32MP25),y) 18$(error STM32 Platform must be defined) 19endif 20 21include core/arch/arm/cpu/cortex-armv8-0.mk 22supported-ta-targets ?= ta_arm64 23 24$(call force,CFG_ARM64_core,y) 25$(call force,CFG_DRIVERS_CLK,y) 26$(call force,CFG_DRIVERS_CLK_DT,y) 27$(call force,CFG_DRIVERS_GPIO,y) 28$(call force,CFG_DRIVERS_PINCTRL,y) 29$(call force,CFG_DT,y) 30$(call force,CFG_GIC,y) 31$(call force,CFG_HALT_CORES_ON_PANIC_SGI,15) 32$(call force,CFG_INIT_CNTVOFF,y) 33$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 34$(call force,CFG_STM32_SHARED_IO,y) 35$(call force,CFG_STM32_STGEN,y) 36$(call force,CFG_STM32MP_CLK_CORE,y) 37$(call force,CFG_STM32MP25_CLK,y) 38$(call force,CFG_STM32MP25_RSTCTRL,y) 39$(call force,CFG_WITH_ARM_TRUSTED_FW,y) 40$(call force,CFG_WITH_LPAE,y) 41 42CFG_TZDRAM_START ?= 0x82000000 43CFG_TZDRAM_SIZE ?= 0x02000000 44 45# Support DDR ranges up to 8GBytes (address range: 0x80000000 + DDR size) 46CFG_CORE_LARGE_PHYS_ADDR ?= y 47CFG_CORE_ARM64_PA_BITS ?= 34 48 49CFG_CORE_HEAP_SIZE ?= 262144 50CFG_CORE_RESERVED_SHM ?= n 51CFG_DTB_MAX_SIZE ?= 262144 52CFG_HALT_CORES_ON_PANIC ?= y 53CFG_MMAP_REGIONS ?= 30 54CFG_NUM_THREADS ?= 5 55CFG_TEE_CORE_NB_CORE ?= 2 56CFG_STM32MP_OPP_COUNT ?= 3 57 58CFG_STM32_FMC ?= y 59CFG_STM32_GPIO ?= y 60CFG_STM32_HPDMA ?= y 61CFG_STM32_HSEM ?= y 62CFG_STM32_IAC ?= y 63CFG_STM32_IPCC ?= y 64CFG_STM32_RIF ?= y 65CFG_STM32_RIFSC ?= y 66CFG_STM32_RISAB ?= y 67CFG_STM32_RISAF ?= y 68CFG_STM32_RNG ?= y 69CFG_STM32_RTC ?= y 70CFG_STM32_SERC ?= y 71CFG_STM32_TAMP ?= y 72CFG_STM32_UART ?= y 73 74# Default enable some test facitilites 75CFG_ENABLE_EMBEDDED_TESTS ?= y 76CFG_WITH_STATS ?= y 77 78# Default disable ASLR 79CFG_CORE_ASLR ?= n 80 81# UART instance used for early console (0 disables early console) 82CFG_STM32_EARLY_CONSOLE_UART ?= 2 83 84# Default disable external DT support 85CFG_EXTERNAL_DT ?= n 86 87# Default enable HWRNG PTA support 88CFG_HWRNG_PTA ?= y 89ifeq ($(CFG_HWRNG_PTA),y) 90$(call force,CFG_STM32_RNG,y,Required by CFG_HWRNG_PTA) 91$(call force,CFG_WITH_SOFTWARE_PRNG,n,Required by CFG_HWRNG_PTA) 92CFG_HWRNG_QUALITY ?= 1024 93endif 94 95# Enable reset control 96ifeq ($(CFG_STM32MP25_RSTCTRL),y) 97$(call force,CFG_DRIVERS_RSTCTRL,y) 98$(call force,CFG_STM32_RSTCTRL,y) 99endif 100 101# Optional behavior upon receiving illegal access events 102CFG_STM32_PANIC_ON_IAC_EVENT ?= y 103ifeq ($(CFG_TEE_CORE_DEBUG),y) 104CFG_STM32_PANIC_ON_SERC_EVENT ?= n 105else 106CFG_STM32_PANIC_ON_SERC_EVENT ?= y 107endif 108 109# Default enable firewall support 110CFG_DRIVERS_FIREWALL ?= y 111ifeq ($(call cfg-one-enabled, CFG_STM32_RISAB CFG_STM32_RIFSC),y) 112$(call force,CFG_DRIVERS_FIREWALL,y) 113endif 114 115# Enable RTC 116ifeq ($(CFG_STM32_RTC),y) 117$(call force,CFG_DRIVERS_RTC,y) 118endif 119 120ifeq ($(CFG_STM32_SERC),y) 121$(call force,CFG_EXTERNAL_ABORT_PLAT_HANDLER,y) 122endif 123