1flavor_dts_file-215F_DK = stm32mp215f-dk.dts 2flavor_dts_file-257F_EV1 = stm32mp257f-ev1.dts 3 4flavorlist-MP21 = $(flavor_dts_file-215F_DK) 5flavorlist-MP25 = $(flavor_dts_file-257F_EV1) 6 7# List of all DTS for this PLATFORM 8ALL_DTS = $(flavorlist-MP21) $(flavorlist-MP25) 9 10ifneq ($(PLATFORM_FLAVOR),) 11ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 12$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 13endif 14CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 15endif 16CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp257f-ev1.dts 17 18ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP21)),) 19$(call force,CFG_STM32MP21,y) 20endif 21ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP25)),) 22$(call force,CFG_STM32MP25,y) 23endif 24 25# CFG_STM32MP2x switches are exclusive. 26# - CFG_STM32MP21 is enabled for STM32MP21x-* targets 27# - CFG_STM32MP25 is enabled for STM32MP25x-* targets (default) 28ifeq ($(CFG_STM32MP21),y) 29$(call force,CFG_STM32MP25,n) 30else 31$(call force,CFG_STM32MP21,n) 32$(call force,CFG_STM32MP25,y) 33endif 34 35include core/arch/arm/cpu/cortex-armv8-0.mk 36supported-ta-targets ?= ta_arm64 37 38$(call force,CFG_ARM64_core,y) 39$(call force,CFG_CORE_ASYNC_NOTIF,y) 40$(call force,CFG_CORE_ASYNC_NOTIF_GIC_INTID,31) 41$(call force,CFG_DRIVERS_CLK,y) 42$(call force,CFG_DRIVERS_CLK_DT,y) 43$(call force,CFG_DRIVERS_GPIO,y) 44$(call force,CFG_DRIVERS_PINCTRL,y) 45$(call force,CFG_DT,y) 46$(call force,CFG_GIC,y) 47$(call force,CFG_HALT_CORES_SGI,15) 48$(call force,CFG_INIT_CNTVOFF,y) 49$(call force,CFG_SCMI_SCPFW_PRODUCT,stm32mp2) 50$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 51$(call force,CFG_STM32_SHARED_IO,y) 52$(call force,CFG_STM32_STGEN,y) 53$(call force,CFG_STM32MP_CLK_CORE,y) 54$(call force,CFG_WITH_ARM_TRUSTED_FW,y) 55$(call force,CFG_WITH_LPAE,y) 56 57ifeq ($(CFG_STM32MP21),y) 58$(call force,CFG_STM32MP21_CLK,y) 59$(call force,CFG_STM32MP21_RSTCTRL,y) 60else 61$(call force,CFG_STM32MP25_CLK,y) 62$(call force,CFG_STM32MP25_RSTCTRL,y) 63endif 64 65CFG_TZDRAM_START ?= 0x82000000 66CFG_TZDRAM_SIZE ?= 0x02000000 67 68# Support DDR ranges up to 8GBytes (address range: 0x80000000 + DDR size) 69CFG_CORE_LARGE_PHYS_ADDR ?= y 70CFG_CORE_ARM64_PA_BITS ?= 34 71 72CFG_CORE_HEAP_SIZE ?= 262144 73CFG_CORE_RESERVED_SHM ?= n 74CFG_DTB_MAX_SIZE ?= 262144 75CFG_MULTI_CORE_HALTING ?= y 76CFG_MMAP_REGIONS ?= 30 77CFG_NUM_THREADS ?= 5 78ifeq ($(CFG_STM32MP21),y) 79$(call force,CFG_TEE_CORE_NB_CORE,1) 80endif 81CFG_TEE_CORE_NB_CORE ?= 2 82CFG_STM32MP_OPP_COUNT ?= 3 83 84CFG_STM32_EXTI ?= y 85CFG_STM32_FMC ?= y 86CFG_STM32_GPIO ?= y 87CFG_STM32_HPDMA ?= y 88CFG_STM32_HSEM ?= y 89CFG_STM32_IAC ?= y 90CFG_STM32_IPCC ?= y 91CFG_STM32_OMM ?= y 92CFG_STM32_RIF ?= y 93CFG_STM32_RIFSC ?= y 94CFG_STM32_RISAB ?= y 95CFG_STM32_RISAF ?= y 96CFG_STM32_RNG ?= y 97CFG_STM32_RTC ?= y 98CFG_STM32_SERC ?= y 99CFG_STM32_TAMP ?= y 100CFG_STM32_UART ?= y 101 102# Default RTC accuracy, higher accuracy means higher power consumption 103CFG_STM32_RTC_HIGH_ACCURACY ?= n 104 105CFG_SCMI_PTA ?= y 106CFG_SCMI_SCPFW ?= n 107CFG_SCMI_SCPFW_FROM_DT ?= y 108CFG_SCMI_SERVER_CLOCK_CONSUMER ?= y 109CFG_SCMI_SERVER_RESET_CONSUMER ?= y 110# Default enable some test facitilites 111CFG_ENABLE_EMBEDDED_TESTS ?= y 112CFG_WITH_STATS ?= y 113 114# Default disable ASLR 115CFG_CORE_ASLR ?= n 116 117# UART instance used for early console (0 disables early console) 118CFG_STM32_EARLY_CONSOLE_UART ?= 2 119 120# Default disable external DT support 121CFG_EXTERNAL_DT ?= n 122 123# Default enable HWRNG PTA support 124CFG_HWRNG_PTA ?= y 125ifeq ($(CFG_HWRNG_PTA),y) 126$(call force,CFG_STM32_RNG,y,Required by CFG_HWRNG_PTA) 127$(call force,CFG_WITH_SOFTWARE_PRNG,n,Required by CFG_HWRNG_PTA) 128CFG_HWRNG_QUALITY ?= 1024 129endif 130 131# Enable reset control 132ifeq ($(CFG_STM32MP21_RSTCTRL),y) 133$(call force,CFG_DRIVERS_RSTCTRL,y) 134$(call force,CFG_STM32_RSTCTRL,y) 135endif 136ifeq ($(CFG_STM32MP25_RSTCTRL),y) 137$(call force,CFG_DRIVERS_RSTCTRL,y) 138$(call force,CFG_STM32_RSTCTRL,y) 139endif 140 141# Optional behavior upon receiving illegal access events 142CFG_STM32_PANIC_ON_IAC_EVENT ?= y 143ifeq ($(CFG_TEE_CORE_DEBUG),y) 144CFG_STM32_PANIC_ON_SERC_EVENT ?= n 145else 146CFG_STM32_PANIC_ON_SERC_EVENT ?= y 147endif 148 149# Default enable firewall support 150CFG_DRIVERS_FIREWALL ?= y 151ifeq ($(call cfg-one-enabled, CFG_STM32_RISAB CFG_STM32_RIFSC),y) 152$(call force,CFG_DRIVERS_FIREWALL,y) 153endif 154 155# Enable RTC 156ifeq ($(CFG_STM32_RTC),y) 157$(call force,CFG_DRIVERS_RTC,y) 158$(call force,CFG_RTC_PTA,y) 159endif 160 161ifeq ($(CFG_STM32_SERC),y) 162$(call force,CFG_EXTERNAL_ABORT_PLAT_HANDLER,y) 163endif 164