1# 1GB and 512MB DDR targets do not locate secure DDR at the same place. 2flavor_dts_file-157A_DHCOR_AVENGER96 = stm32mp157a-dhcor-avenger96.dts 3flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts 4flavor_dts_file-157C_DHCOM_PDK2 = stm32mp157c-dhcom-pdk2.dts 5flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts 6flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts 7flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts 8flavor_dts_file-157A_DK1_SCMI = stm32mp157a-dk1-scmi.dts 9flavor_dts_file-157C_DK2_SCMI = stm32mp157c-dk2-scmi.dts 10flavor_dts_file-157C_ED1_SCMI = stm32mp157c-ed1-scmi.dts 11flavor_dts_file-157C_EV1_SCMI = stm32mp157c-ev1-scmi.dts 12 13flavor_dts_file-135F_DK = stm32mp135f-dk.dts 14 15flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) \ 16 $(flavor_dts_file-157C_DK2_SCMI) \ 17 $(flavor_dts_file-135F_DK) 18 19flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1) \ 20 $(flavor_dts_file-157A_DK1_SCMI) 21 22flavorlist-cryp-1G = $(flavor_dts_file-157C_DHCOM_PDK2) \ 23 $(flavor_dts_file-157C_ED1) \ 24 $(flavor_dts_file-157C_EV1) \ 25 $(flavor_dts_file-157C_ED1_SCMI) \ 26 $(flavor_dts_file-157C_EV1_SCMI) 27 28flavorlist-no_cryp-1G = $(flavor_dts_file-157A_DHCOR_AVENGER96) 29 30flavorlist-no_cryp = $(flavorlist-no_cryp-512M) \ 31 $(flavorlist-no_cryp-1G) 32 33flavorlist-512M = $(flavorlist-cryp-512M) \ 34 $(flavorlist-no_cryp-512M) 35 36flavorlist-1G = $(flavorlist-cryp-1G) \ 37 $(flavorlist-no_cryp-1G) 38 39flavorlist-MP15-HUK-DT = $(flavor_dts_file-157A_DK1) \ 40 $(flavor_dts_file-157C_DK2) \ 41 $(flavor_dts_file-157C_ED1) \ 42 $(flavor_dts_file-157C_EV1) \ 43 $(flavor_dts_file-157A_DK1_SCMI) \ 44 $(flavor_dts_file-157C_DK2_SCMI) \ 45 $(flavor_dts_file-157C_ED1_SCMI) \ 46 $(flavor_dts_file-157C_EV1_SCMI) 47 48flavorlist-MP15 = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 49 $(flavor_dts_file-157A_DK1) \ 50 $(flavor_dts_file-157C_DHCOM_PDK2) \ 51 $(flavor_dts_file-157C_DK2) \ 52 $(flavor_dts_file-157C_ED1) \ 53 $(flavor_dts_file-157C_EV1) \ 54 $(flavor_dts_file-157A_DK1_SCMI) \ 55 $(flavor_dts_file-157C_DK2_SCMI) \ 56 $(flavor_dts_file-157C_ED1_SCMI) \ 57 $(flavor_dts_file-157C_EV1_SCMI) 58 59flavorlist-MP13 = $(flavor_dts_file-135F_DK) 60 61flavorlist-dh-platforms = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 62 $(flavor_dts_file-157C_DHCOM_PDK2) 63 64ifneq ($(PLATFORM_FLAVOR),) 65ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 66$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 67endif 68CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 69endif 70CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp157c-dk2.dts 71 72ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),) 73$(call force,CFG_STM32_CRYP,n) 74$(call force,CFG_STM32_SAES,n) 75endif 76 77ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_rng)),) 78$(call force,CFG_HWRNG_PTA,n) 79$(call force,CFG_WITH_SOFTWARE_PRNG,y) 80endif 81 82ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15-HUK-DT)),) 83CFG_STM32MP15_HUK ?= y 84CFG_STM32_HUK_FROM_DT ?= y 85endif 86 87ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP13)),) 88$(call force,CFG_STM32MP13,y) 89endif 90 91ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15)),) 92$(call force,CFG_STM32MP15,y) 93endif 94 95ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-dh-platforms)),) 96CFG_STM32_ALLOW_UNSAFE_PROBE ?= y 97endif 98 99# CFG_STM32MP1x switches are exclusive. 100# - CFG_STM32MP15 is enabled for STM32MP15x-* targets (default) 101# - CFG_STM32MP13 is enabled for STM32MP13x-* targets 102ifeq ($(CFG_STM32MP13),y) 103$(call force,CFG_STM32MP15,n) 104else 105$(call force,CFG_STM32MP15,y) 106$(call force,CFG_STM32MP13,n) 107endif 108ifeq ($(call cfg-one-enabled,CFG_STM32MP15 CFG_STM32MP13),n) 109$(error One of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 110endif 111ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 112$(error Only one of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 113endif 114 115include core/arch/arm/cpu/cortex-a7.mk 116 117$(call force,CFG_DRIVERS_CLK,y) 118$(call force,CFG_DRIVERS_CLK_DT,y) 119$(call force,CFG_DRIVERS_GPIO,y) 120$(call force,CFG_DRIVERS_PINCTRL,y) 121$(call force,CFG_DRIVERS_REGULATOR,y) 122$(call force,CFG_GIC,y) 123$(call force,CFG_INIT_CNTVOFF,y) 124$(call force,CFG_PSCI_ARM32,y) 125$(call force,CFG_REGULATOR_FIXED,y) 126$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 127$(call force,CFG_SM_PLATFORM_HANDLER,y) 128$(call force,CFG_STM32_SHARED_IO,y) 129 130ifeq ($(CFG_STM32MP13),y) 131$(call force,CFG_BOOT_SECONDARY_REQUEST,n) 132$(call force,CFG_CORE_ASYNC_NOTIF,y) 133$(call force,CFG_CORE_ASYNC_NOTIF_GIC_INTID,31) 134$(call force,CFG_CORE_RESERVED_SHM,n) 135$(call force,CFG_DRIVERS_CLK_FIXED,y) 136$(call force,CFG_SECONDARY_INIT_CNTFRQ,n) 137$(call force,CFG_STM32_GPIO,y) 138$(call force,CFG_STM32_VREFBUF,y) 139$(call force,CFG_STM32MP_CLK_CORE,y) 140$(call force,CFG_STM32MP1_RSTCTRL,y) 141$(call force,CFG_STM32MP13_CLK,y) 142$(call force,CFG_STM32MP13_REGULATOR_IOD,y) 143$(call force,CFG_TEE_CORE_NB_CORE,1) 144$(call force,CFG_WITH_NSEC_GPIOS,n) 145CFG_EXTERNAL_DT ?= n 146CFG_STM32_CPU_OPP ?= y 147CFG_STM32MP_OPP_COUNT ?= 3 148# Measured latency on STM32MP13 is around 650uS so set 1mS 149CFG_STM32MP_OPP_LATENCY_US ?= 1000 150CFG_WITH_PAGER ?= n 151endif # CFG_STM32MP13 152 153ifeq ($(CFG_STM32MP15),y) 154$(call force,CFG_BOOT_SECONDARY_REQUEST,y) 155$(call force,CFG_DRIVERS_CLK_FIXED,n) 156$(call force,CFG_HALT_CORES_ON_PANIC_SGI,15) 157$(call force,CFG_SECONDARY_INIT_CNTFRQ,y) 158$(call force,CFG_STM32_PKA,n) 159$(call force,CFG_STM32_SAES,n) 160$(call force,CFG_STM32MP1_RSTCTRL,y) 161$(call force,CFG_STM32MP15_CLK,y) 162CFG_CORE_RESERVED_SHM ?= n 163CFG_HALT_CORES_ON_PANIC ?= y 164CFG_EXTERNAL_DT ?= y 165CFG_STM32_BSEC_SIP ?= y 166CFG_TEE_CORE_NB_CORE ?= 2 167CFG_WITH_PAGER ?= y 168CFG_WITH_SOFTWARE_PRNG ?= y 169endif # CFG_STM32MP15 170 171ifeq ($(CFG_WITH_PAGER),y) 172CFG_WITH_LPAE ?= n 173endif 174CFG_WITH_LPAE ?= y 175CFG_MMAP_REGIONS ?= 23 176CFG_DTB_MAX_SIZE ?= (256 * 1024) 177CFG_CORE_ASLR ?= n 178 179CFG_STM32MP_REMOTEPROC ?= n 180CFG_DRIVERS_REMOTEPROC ?= $(CFG_STM32MP_REMOTEPROC) 181CFG_REMOTEPROC_PTA ?= $(CFG_STM32MP_REMOTEPROC) 182ifeq ($(CFG_REMOTEPROC_PTA),y) 183# Remoteproc early TA for coprocessor firmware management in boot stages 184CFG_IN_TREE_EARLY_TAS += remoteproc/80a4c275-0a47-4905-8285-1486a9771a08 185# Embed public part of this key in OP-TEE OS 186RPROC_SIGN_KEY ?= keys/default.pem 187endif 188 189ifneq ($(CFG_WITH_LPAE),y) 190# Without LPAE, default TEE virtual address range is 1MB, we need at least 2MB. 191CFG_TEE_RAM_VA_SIZE ?= 0x00200000 192endif 193 194ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),) 195CFG_TZDRAM_START ?= 0xde000000 196CFG_DRAM_SIZE ?= 0x20000000 197endif 198 199CFG_DRAM_BASE ?= 0xc0000000 200CFG_DRAM_SIZE ?= 0x40000000 201 202# CFG_STM32MP1_SCMI_SHM_BASE and CFG_STM32MP1_SCMI_SHM_SIZE define the 203# device memory mapped SRAM used for SCMI message transfers. 204# When CFG_STM32MP1_SCMI_SHM_BASE is set to 0, the platform uses OP-TEE 205# native shared memory for SCMI communication instead of SRAM. 206# 207# When CFG_STM32MP1_SCMI_SHM_SYSRAM is enabled, OP-TEE uses the 208# last 4KB page of SYSRAM as SCMI shared memory. The switch is default 209# disabled. 210CFG_STM32MP1_SCMI_SHM_SYSRAM ?= n 211ifeq ($(CFG_STM32MP1_SCMI_SHM_SYSRAM),y) 212$(call force,CFG_STM32MP1_SCMI_SHM_BASE,0x2ffff000) 213CFG_TZSRAM_SIZE ?= 0x0003f000 214else 215CFG_STM32MP1_SCMI_SHM_BASE ?= 0 216endif 217$(call force,CFG_STM32MP1_SCMI_SHM_SIZE,0x1000) 218 219ifeq ($(CFG_STM32MP15),y) 220CFG_TZDRAM_START ?= 0xfe000000 221ifeq ($(CFG_CORE_RESERVED_SHM),y) 222CFG_TZDRAM_SIZE ?= 0x01e00000 223else 224CFG_TZDRAM_SIZE ?= 0x02000000 225endif 226CFG_TZSRAM_START ?= 0x2ffc0000 227CFG_TZSRAM_SIZE ?= 0x00040000 228ifeq ($(CFG_CORE_RESERVED_SHM),y) 229CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE)) 230CFG_SHMEM_SIZE ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_SHMEM_START)) 231endif 232else 233CFG_TZDRAM_SIZE ?= 0x02000000 234CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE)) 235endif #CFG_STM32MP15 236 237CFG_STM32_BSEC ?= y 238CFG_STM32_CRYP ?= y 239CFG_STM32_ETZPC ?= y 240CFG_STM32_GPIO ?= y 241CFG_STM32_HASH ?= y 242CFG_STM32_I2C ?= y 243CFG_STM32_IWDG ?= y 244CFG_STM32_PKA ?= y 245CFG_STM32_RNG ?= y 246CFG_STM32_RSTCTRL ?= y 247CFG_STM32_RTC ?= y 248CFG_STM32_SAES ?= y 249CFG_STM32_TAMP ?= y 250CFG_STM32_UART ?= y 251CFG_STPMIC1 ?= y 252CFG_TZC400 ?= y 253 254CFG_DRIVERS_I2C ?= $(CFG_STM32_I2C) 255CFG_REGULATOR_GPIO ?= $(CFG_STM32_GPIO) 256 257CFG_WITH_SOFTWARE_PRNG ?= n 258ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 259$(call force,CFG_STM32_RNG,y,Required by HW RNG when CFG_WITH_SOFTWARE_PRNG=n) 260endif 261 262ifeq ($(CFG_STPMIC1),y) 263$(call force,CFG_STM32_I2C,y) 264$(call force,CFG_STM32_GPIO,y) 265endif 266 267# If any crypto driver is enabled, enable the crypto-framework layer 268ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP \ 269 CFG_STM32_HASH \ 270 CFG_STM32_PKA \ 271 CFG_STM32_SAES),y) 272$(call force,CFG_STM32_CRYPTO_DRIVER,y) 273endif 274 275CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL) 276$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL)) 277 278CFG_WDT ?= $(CFG_STM32_IWDG) 279CFG_WDT_SM_HANDLER ?= $(CFG_WDT) 280CFG_WDT_SM_HANDLER_ID ?= 0xbc000000 281$(eval $(call cfg-depends-all,CFG_STM32_IWDG,CFG_WDT_SM_HANDLER CFG_WDT)) 282 283# Platform specific configuration 284CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y 285 286# Default enable scmi-msg server if SCP-firmware SCMI server is disabled 287ifneq ($(CFG_SCMI_SCPFW),y) 288CFG_SCMI_MSG_DRIVERS ?= y 289endif 290 291# SiP/OEM service for non-secure world 292CFG_STM32_BSEC_SIP ?= n 293CFG_STM32MP1_SCMI_SIP ?= n 294ifeq ($(CFG_STM32MP1_SCMI_SIP),y) 295$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP) 296$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP) 297$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP) 298endif 299 300# Enable BSEC PTA for fuses access management 301CFG_STM32_BSEC_PTA ?= y 302ifeq ($(CFG_STM32_BSEC_PTA),y) 303$(call force,CFG_STM32_BSEC,y,Mandated by CFG_BSEC_PTA) 304endif 305 306# Default disable CPU OPP support 307CFG_STM32_CPU_OPP ?= n 308 309# Default enable SCMI PTA support 310CFG_SCMI_PTA ?= y 311ifeq ($(CFG_SCMI_PTA),y) 312ifneq ($(CFG_SCMI_SCPFW),y) 313$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA) 314CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 315CFG_SCMI_MSG_SHM_MSG ?= y 316CFG_SCMI_MSG_SMT ?= y 317endif # !CFG_SCMI_SCPFW 318endif # CFG_SCMI_PTA 319 320CFG_SCMI_SCPFW ?= n 321ifeq ($(CFG_SCMI_SCPFW),y) 322$(call force,CFG_SCMI_SCPFW_PRODUCT,stm32mp1) 323endif 324 325CFG_SCMI_MSG_DRIVERS ?= n 326ifeq ($(CFG_SCMI_MSG_DRIVERS),y) 327$(call force,CFG_SCMI_MSG_CLOCK,y) 328$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y) 329CFG_SCMI_MSG_SHM_MSG ?= y 330CFG_SCMI_MSG_SMT ?= y 331CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 332$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y) 333endif 334 335ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 336CFG_HWRNG_PTA ?= y 337endif 338ifeq ($(CFG_HWRNG_PTA),y) 339$(call force,CFG_STM32_RNG,y,Mandated by CFG_HWRNG_PTA) 340$(call force,CFG_WITH_SOFTWARE_PRNG,n,Mandated by CFG_HWRNG_PTA) 341$(call force,CFG_HWRNG_QUALITY,1024) 342endif 343 344# Provision enough threads to pass xtest 345ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP))) 346ifeq ($(CFG_WITH_PAGER),y) 347CFG_NUM_THREADS ?= 3 348else 349CFG_NUM_THREADS ?= 10 350endif 351endif 352 353# Default enable some test facitilites 354CFG_ENABLE_EMBEDDED_TESTS ?= y 355CFG_WITH_STATS ?= y 356 357# Default enable software fallback on crypto drivers 358CFG_STM32_SAES_SW_FALLBACK ?= y 359 360# Enable OTP update with BSEC driver 361CFG_STM32_BSEC_WRITE ?= y 362 363# Default disable some support for pager memory size constraint 364ifeq ($(CFG_WITH_PAGER),y) 365CFG_TEE_CORE_DEBUG ?= n 366CFG_UNWIND ?= n 367CFG_LOCKDEP ?= n 368CFG_TA_BGET_TEST ?= n 369endif 370 371# Non-secure UART and GPIO/pinctrl for the output console 372CFG_WITH_NSEC_GPIOS ?= y 373CFG_WITH_NSEC_UARTS ?= y 374# UART instance used for early console (0 disables early console) 375CFG_STM32_EARLY_CONSOLE_UART ?= 4 376 377# CFG_STM32MP15_HUK enables use of a HUK read from BSEC fuses. 378# Disable the HUK by default as it requires a product specific configuration. 379# 380# Configuration must provide OTP indices where HUK is loaded. 381# When CFG_STM32_HUK_FROM_DT is enabled, HUK OTP location is found in the DT. 382# When CFG_STM32_HUK_FROM_DT is disabled, configuration sets each HUK location. 383# Either with CFG_STM32MP15_HUK_OTP_BASE, in which case the 4 words are used, 384# Or with CFG_STM32MP15_HUK_BSEC_KEY_0/1/2/3 each locating one BSEC word. 385# 386# Configuration must provide the HUK generation scheme. The following switches 387# are exclusive and at least one must be eable when CFG_STM32MP15_HUK is enable. 388# CFG_STM32MP15_HUK_BSEC_KEY makes platform HUK to be the raw fuses content. 389# CFG_STM32MP15_HUK_BSEC_DERIVE_UID makes platform HUK to be the HUK fuses 390# content derived with the device UID fuses content. See derivation scheme 391# in stm32mp15_huk.c implementation. 392CFG_STM32MP15_HUK ?= n 393CFG_STM32_HUK_FROM_DT ?= n 394 395ifeq ($(CFG_STM32MP15_HUK),y) 396ifneq ($(CFG_STM32_HUK_FROM_DT),y) 397ifneq (,$(CFG_STM32MP15_HUK_OTP_BASE)) 398$(call force,CFG_STM32MP15_HUK_BSEC_KEY_0,CFG_STM32MP15_HUK_OTP_BASE) 399$(call force,CFG_STM32MP15_HUK_BSEC_KEY_1,(CFG_STM32MP15_HUK_OTP_BASE + 1)) 400$(call force,CFG_STM32MP15_HUK_BSEC_KEY_2,(CFG_STM32MP15_HUK_OTP_BASE + 2)) 401$(call force,CFG_STM32MP15_HUK_BSEC_KEY_3,(CFG_STM32MP15_HUK_OTP_BASE + 3)) 402endif 403ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_0)) 404$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_0) 405endif 406ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_1)) 407$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_1) 408endif 409ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_2)) 410$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_2) 411endif 412ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_3)) 413$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_3) 414endif 415endif # CFG_STM32_HUK_FROM_DT 416 417CFG_STM32MP15_HUK_BSEC_KEY ?= y 418CFG_STM32MP15_HUK_BSEC_DERIVE_UID ?= n 419ifneq (y,$(call cfg-one-enabled,CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID)) 420$(error CFG_STM32MP15_HUK mandates one of CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID) 421else ifeq ($(CFG_STM32MP15_HUK_BSEC_KEY)-$(CFG_STM32MP15_HUK_BSEC_DERIVE_UID),y-y) 422$(error CFG_STM32MP15_HUK_BSEC_KEY and CFG_STM32MP15_HUK_BSEC_DERIVE_UID are exclusive) 423endif 424endif # CFG_STM32MP15_HUK 425 426CFG_TEE_CORE_DEBUG ?= y 427CFG_STM32_DEBUG_ACCESS ?= $(CFG_TEE_CORE_DEBUG) 428 429# Sanity on choice config switches 430ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 431$(error CFG_STM32MP13_CLK and CFG_STM32MP15_CLK are exclusive) 432endif 433 434CFG_DRIVERS_FIREWALL ?= y 435ifeq ($(CFG_STM32_ETZPC),y) 436$(call force,CFG_DRIVERS_FIREWALL,y) 437endif 438 439# Allow probing of unsafe peripherals. Firewall config will not be checked 440CFG_STM32_ALLOW_UNSAFE_PROBE ?= n 441 442# Enable RTC 443ifeq ($(CFG_STM32_RTC),y) 444$(call force,CFG_DRIVERS_RTC,y) 445endif 446