xref: /optee_os/core/arch/arm/plat-stm32mp1/conf.mk (revision e2e497d4f0b3d71790ba14341aceb45e2389879f)
1# 1GB and 512MB DDR targets do not locate secure DDR at the same place.
2flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts
3flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts
4flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts
5flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts
6
7flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2)
8
9flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1)
10
11flavorlist-cryp-1G = $(flavor_dts_file-157C_ED1) \
12		     $(flavor_dts_file-157C_EV1)
13
14flavorlist-no_cryp = $(flavorlist-no_cryp-512M)
15
16flavorlist-512M = $(flavorlist-cryp-512M) \
17		  $(flavorlist-no_cryp-512M)
18
19flavorlist-1G = $(flavorlist-cryp-1G)
20
21ifneq ($(PLATFORM_FLAVOR),)
22ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),)
23$(error Invalid platform flavor $(PLATFORM_FLAVOR))
24endif
25CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR))
26endif
27
28ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),)
29$(call force,CFG_STM32_CRYP,n)
30endif
31
32include core/arch/arm/cpu/cortex-a7.mk
33
34$(call force,CFG_CORE_RESERVED_SHM,n)
35$(call force,CFG_BOOT_SECONDARY_REQUEST,y)
36$(call force,CFG_DRIVERS_CLK,y)
37$(call force,CFG_DRIVERS_CLK_FIXED,n)
38$(call force,CFG_GIC,y)
39$(call force,CFG_INIT_CNTVOFF,y)
40$(call force,CFG_PSCI_ARM32,y)
41$(call force,CFG_SECONDARY_INIT_CNTFRQ,y)
42$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y)
43$(call force,CFG_SM_PLATFORM_HANDLER,y)
44$(call force,CFG_STM32_SHARED_IO,y)
45$(call force,CFG_WITH_SOFTWARE_PRNG,y)
46
47CFG_TEE_CORE_NB_CORE ?= 2
48CFG_WITH_PAGER ?= y
49CFG_WITH_LPAE ?= y
50CFG_MMAP_REGIONS ?= 23
51CFG_DTB_MAX_SIZE ?= (256 * 1024)
52CFG_CORE_ASLR ?= n
53
54ifeq ($(CFG_EMBED_DTB_SOURCE_FILE),)
55# Some drivers mandate DT support
56$(call force,CFG_DRIVERS_CLK_DT,n)
57$(call force,CFG_STM32_CRYP,n)
58$(call force,CFG_STM32_GPIO,n)
59$(call force,CFG_STM32_I2C,n)
60$(call force,CFG_STM32_IWDG,n)
61$(call force,CFG_STM32_TAMP,n)
62$(call force,CFG_STPMIC1,n)
63$(call force,CFG_STM32MP1_SCMI_SIP,n)
64$(call force,CFG_SCMI_PTA,n)
65else
66$(call force,CFG_DRIVERS_CLK_DT,y)
67endif
68
69ifeq ($(CFG_STM32MP13),y)
70$(call force,CFG_STM32MP15,n)
71$(call force,CFG_STM32MP_CLK_CORE,y)
72$(call force,CFG_STM32MP1_SHARED_RESOURCES,n)
73$(call force,CFG_STM32MP13_CLK,y)
74$(call force,CFG_STM32MP15_CLK,n)
75CFG_STM32MP_OPP_COUNT ?= 2
76else
77$(call force,CFG_STM32MP1_SHARED_RESOURCES,y)
78$(call force,CFG_STM32MP15,y)
79$(call force,CFG_STM32MP15_CLK,y)
80endif
81
82ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),)
83CFG_TZDRAM_START ?= 0xde000000
84CFG_DRAM_SIZE    ?= 0x20000000
85endif
86
87CFG_DRAM_BASE    ?= 0xc0000000
88CFG_DRAM_SIZE    ?= 0x40000000
89CFG_TZSRAM_START ?= 0x2ffc0000
90CFG_TZSRAM_SIZE  ?= 0x0003f000
91CFG_STM32MP1_SCMI_SHM_BASE ?= 0x2ffff000
92CFG_STM32MP1_SCMI_SHM_SIZE ?= 0x00001000
93ifeq ($(CFG_STM32MP15),y)
94CFG_TZDRAM_START ?= 0xfe000000
95CFG_TZDRAM_SIZE  ?= 0x01e00000
96else
97CFG_TZDRAM_SIZE  ?= 0x02000000
98CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE))
99endif #CFG_STM32MP15
100
101CFG_STM32_BSEC ?= y
102CFG_STM32_CRYP ?= y
103CFG_STM32_ETZPC ?= y
104CFG_STM32_GPIO ?= y
105CFG_STM32_I2C ?= y
106CFG_STM32_IWDG ?= y
107CFG_STM32_RNG ?= y
108CFG_STM32_RSTCTRL ?= y
109CFG_STM32_TAMP ?= y
110CFG_STM32_UART ?= y
111CFG_STPMIC1 ?= y
112CFG_TZC400 ?= y
113
114ifeq ($(CFG_STPMIC1),y)
115$(call force,CFG_STM32_I2C,y)
116$(call force,CFG_STM32_GPIO,y)
117endif
118
119# if any crypto driver is enabled, enable the crypto-framework layer
120ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y)
121$(call force,CFG_STM32_CRYPTO_DRIVER,y)
122endif
123
124CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL)
125$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL))
126
127CFG_WDT ?= $(CFG_STM32_IWDG)
128
129# Platform specific configuration
130CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y
131
132# SiP/OEM service for non-secure world
133CFG_STM32_BSEC_SIP ?= y
134CFG_STM32MP1_SCMI_SIP ?= n
135ifeq ($(CFG_STM32MP1_SCMI_SIP),y)
136$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP)
137$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP)
138$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP)
139endif
140
141# Default enable SCMI PTA support
142CFG_SCMI_PTA ?= y
143ifeq ($(CFG_SCMI_PTA),y)
144$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA)
145$(call force,CFG_SCMI_MSG_SMT_THREAD_ENTRY,y,Mandated by CFG_SCMI_PTA)
146CFG_SCMI_MSG_SHM_MSG ?= y
147CFG_SCMI_MSG_SMT ?= y
148endif
149
150CFG_SCMI_MSG_DRIVERS ?= n
151ifeq ($(CFG_SCMI_MSG_DRIVERS),y)
152$(call force,CFG_SCMI_MSG_CLOCK,y)
153$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y)
154CFG_SCMI_MSG_SHM_MSG ?= y
155CFG_SCMI_MSG_SMT ?= y
156CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y
157$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y)
158endif
159
160# Provision enough threads to pass xtest
161ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP)))
162ifeq ($(CFG_WITH_PAGER),y)
163CFG_NUM_THREADS ?= 3
164else
165CFG_NUM_THREADS ?= 10
166endif
167endif
168
169# Default enable some test facitilites
170CFG_ENABLE_EMBEDDED_TESTS ?= y
171CFG_WITH_STATS ?= y
172
173# Enable to allow debug
174CFG_STM32_BSEC_WRITE ?= $(CFG_TEE_CORE_DEBUG)
175
176# Default disable some support for pager memory size constraint
177ifeq ($(CFG_WITH_PAGER),y)
178CFG_TEE_CORE_DEBUG ?= n
179CFG_UNWIND ?= n
180CFG_LOCKDEP ?= n
181CFG_TA_BGET_TEST ?= n
182# Default disable early TA compression to support a smaller HEAP size
183CFG_EARLY_TA_COMPRESS ?= n
184CFG_CORE_HEAP_SIZE ?= 49152
185endif
186
187# Non-secure UART and GPIO/pinctrl for the output console
188CFG_WITH_NSEC_GPIOS ?= y
189CFG_WITH_NSEC_UARTS ?= y
190# UART instance used for early console (0 disables early console)
191CFG_STM32_EARLY_CONSOLE_UART ?= 4
192