1# 1GB and 512MB DDR targets do not locate secure DDR at the same place. 2flavor_dts_file-157A_DHCOR_AVENGER96 = stm32mp157a-dhcor-avenger96.dts 3flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts 4flavor_dts_file-157C_DHCOM_PDK2 = stm32mp157c-dhcom-pdk2.dts 5flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts 6flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts 7flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts 8flavor_dts_file-157A_DK1_SCMI = stm32mp157a-dk1-scmi.dts 9flavor_dts_file-157C_DK2_SCMI = stm32mp157c-dk2-scmi.dts 10flavor_dts_file-157C_ED1_SCMI = stm32mp157c-ed1-scmi.dts 11flavor_dts_file-157C_EV1_SCMI = stm32mp157c-ev1-scmi.dts 12 13flavor_dts_file-135F_DK = stm32mp135f-dk.dts 14 15flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) \ 16 $(flavor_dts_file-157C_DK2_SCMI) \ 17 $(flavor_dts_file-135F_DK) 18 19flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1) \ 20 $(flavor_dts_file-157A_DK1_SCMI) 21 22flavorlist-cryp-1G = $(flavor_dts_file-157C_DHCOM_PDK2) \ 23 $(flavor_dts_file-157C_ED1) \ 24 $(flavor_dts_file-157C_EV1) \ 25 $(flavor_dts_file-157C_ED1_SCMI) \ 26 $(flavor_dts_file-157C_EV1_SCMI) 27 28flavorlist-no_cryp-1G = $(flavor_dts_file-157A_DHCOR_AVENGER96) 29 30flavorlist-no_cryp = $(flavorlist-no_cryp-512M) \ 31 $(flavorlist-no_cryp-1G) 32 33flavorlist-512M = $(flavorlist-cryp-512M) \ 34 $(flavorlist-no_cryp-512M) 35 36flavorlist-1G = $(flavorlist-cryp-1G) \ 37 $(flavorlist-no_cryp-1G) 38 39flavorlist-MP15-HUK-DT = $(flavor_dts_file-157A_DK1) \ 40 $(flavor_dts_file-157C_DK2) \ 41 $(flavor_dts_file-157C_ED1) \ 42 $(flavor_dts_file-157C_EV1) \ 43 $(flavor_dts_file-157A_DK1_SCMI) \ 44 $(flavor_dts_file-157C_DK2_SCMI) \ 45 $(flavor_dts_file-157C_ED1_SCMI) \ 46 $(flavor_dts_file-157C_EV1_SCMI) 47 48flavorlist-MP15 = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 49 $(flavor_dts_file-157A_DK1) \ 50 $(flavor_dts_file-157C_DHCOM_PDK2) \ 51 $(flavor_dts_file-157C_DK2) \ 52 $(flavor_dts_file-157C_ED1) \ 53 $(flavor_dts_file-157C_EV1) \ 54 $(flavor_dts_file-157A_DK1_SCMI) \ 55 $(flavor_dts_file-157C_DK2_SCMI) \ 56 $(flavor_dts_file-157C_ED1_SCMI) \ 57 $(flavor_dts_file-157C_EV1_SCMI) 58 59flavorlist-MP13 = $(flavor_dts_file-135F_DK) 60 61flavorlist-dh-platforms = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 62 $(flavor_dts_file-157C_DHCOM_PDK2) 63 64ifneq ($(PLATFORM_FLAVOR),) 65ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 66$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 67endif 68CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 69endif 70CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp157c-dk2.dts 71 72ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),) 73$(call force,CFG_STM32_CRYP,n) 74$(call force,CFG_STM32_SAES,n) 75endif 76 77ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_rng)),) 78$(call force,CFG_HWRNG_PTA,n) 79$(call force,CFG_WITH_SOFTWARE_PRNG,y) 80endif 81 82ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15-HUK-DT)),) 83CFG_STM32MP15_HUK ?= y 84CFG_STM32_HUK_FROM_DT ?= y 85endif 86 87ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP13)),) 88$(call force,CFG_STM32MP13,y) 89endif 90 91ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15)),) 92$(call force,CFG_STM32MP15,y) 93endif 94 95ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-dh-platforms)),) 96CFG_STM32_ALLOW_UNSAFE_PROBE ?= y 97endif 98 99# CFG_STM32MP1x switches are exclusive. 100# - CFG_STM32MP15 is enabled for STM32MP15x-* targets (default) 101# - CFG_STM32MP13 is enabled for STM32MP13x-* targets 102ifeq ($(CFG_STM32MP13),y) 103$(call force,CFG_STM32MP15,n) 104else 105$(call force,CFG_STM32MP15,y) 106$(call force,CFG_STM32MP13,n) 107endif 108ifeq ($(call cfg-one-enabled,CFG_STM32MP15 CFG_STM32MP13),n) 109$(error One of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 110endif 111ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 112$(error Only one of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 113endif 114 115include core/arch/arm/cpu/cortex-a7.mk 116 117$(call force,CFG_DRIVERS_CLK,y) 118$(call force,CFG_DRIVERS_CLK_DT,y) 119$(call force,CFG_DRIVERS_GPIO,y) 120$(call force,CFG_DRIVERS_PINCTRL,y) 121$(call force,CFG_DRIVERS_REGULATOR,y) 122$(call force,CFG_GIC,y) 123$(call force,CFG_INIT_CNTVOFF,y) 124$(call force,CFG_PSCI_ARM32,y) 125$(call force,CFG_REGULATOR_FIXED,y) 126$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 127$(call force,CFG_SM_PLATFORM_HANDLER,y) 128$(call force,CFG_STM32_SHARED_IO,y) 129 130ifeq ($(CFG_STM32MP13),y) 131$(call force,CFG_BOOT_SECONDARY_REQUEST,n) 132$(call force,CFG_CORE_ASYNC_NOTIF,y) 133$(call force,CFG_CORE_ASYNC_NOTIF_GIC_INTID,31) 134$(call force,CFG_CORE_RESERVED_SHM,n) 135$(call force,CFG_DRIVERS_CLK_FIXED,y) 136$(call force,CFG_SECONDARY_INIT_CNTFRQ,n) 137$(call force,CFG_STM32_GPIO,y) 138$(call force,CFG_STM32_VREFBUF,y) 139$(call force,CFG_STM32MP_CLK_CORE,y) 140$(call force,CFG_STM32MP1_RSTCTRL,y) 141$(call force,CFG_STM32MP13_CLK,y) 142$(call force,CFG_STM32MP13_REGULATOR_IOD,y) 143$(call force,CFG_TEE_CORE_NB_CORE,1) 144$(call force,CFG_WITH_NSEC_GPIOS,n) 145CFG_EXTERNAL_DT ?= n 146CFG_STM32MP_OPP_COUNT ?= 2 147CFG_WITH_PAGER ?= n 148endif # CFG_STM32MP13 149 150ifeq ($(CFG_STM32MP15),y) 151$(call force,CFG_BOOT_SECONDARY_REQUEST,y) 152$(call force,CFG_DRIVERS_CLK_FIXED,n) 153$(call force,CFG_HALT_CORES_ON_PANIC_SGI,15) 154$(call force,CFG_SECONDARY_INIT_CNTFRQ,y) 155$(call force,CFG_STM32_SAES,n) 156$(call force,CFG_STM32MP1_RSTCTRL,y) 157$(call force,CFG_STM32MP15_CLK,y) 158CFG_CORE_RESERVED_SHM ?= n 159CFG_HALT_CORES_ON_PANIC ?= y 160CFG_EXTERNAL_DT ?= y 161CFG_STM32_BSEC_SIP ?= y 162CFG_TEE_CORE_NB_CORE ?= 2 163CFG_WITH_PAGER ?= y 164CFG_WITH_SOFTWARE_PRNG ?= y 165endif # CFG_STM32MP15 166 167ifeq ($(CFG_WITH_PAGER),y) 168CFG_WITH_LPAE ?= n 169endif 170CFG_WITH_LPAE ?= y 171CFG_MMAP_REGIONS ?= 23 172CFG_DTB_MAX_SIZE ?= (256 * 1024) 173CFG_CORE_ASLR ?= n 174 175CFG_STM32MP_REMOTEPROC ?= n 176CFG_DRIVERS_REMOTEPROC ?= $(CFG_STM32MP_REMOTEPROC) 177CFG_REMOTEPROC_PTA ?= $(CFG_STM32MP_REMOTEPROC) 178ifeq ($(CFG_REMOTEPROC_PTA),y) 179# Remoteproc early TA for coprocessor firmware management in boot stages 180CFG_IN_TREE_EARLY_TAS += remoteproc/80a4c275-0a47-4905-8285-1486a9771a08 181# Embed public part of this key in OP-TEE OS 182RPROC_SIGN_KEY ?= keys/default.pem 183endif 184 185ifneq ($(CFG_WITH_LPAE),y) 186# Without LPAE, default TEE virtual address range is 1MB, we need at least 2MB. 187CFG_TEE_RAM_VA_SIZE ?= 0x00200000 188endif 189 190ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),) 191CFG_TZDRAM_START ?= 0xde000000 192CFG_DRAM_SIZE ?= 0x20000000 193endif 194 195CFG_DRAM_BASE ?= 0xc0000000 196CFG_DRAM_SIZE ?= 0x40000000 197 198# CFG_STM32MP1_SCMI_SHM_BASE and CFG_STM32MP1_SCMI_SHM_SIZE define the 199# device memory mapped SRAM used for SCMI message transfers. 200# When CFG_STM32MP1_SCMI_SHM_BASE is set to 0, the platform uses OP-TEE 201# native shared memory for SCMI communication instead of SRAM. 202# 203# When CFG_STM32MP1_SCMI_SHM_SYSRAM is enabled, OP-TEE uses the 204# last 4KB page of SYSRAM as SCMI shared memory. The switch is default 205# disabled. 206CFG_STM32MP1_SCMI_SHM_SYSRAM ?= n 207ifeq ($(CFG_STM32MP1_SCMI_SHM_SYSRAM),y) 208$(call force,CFG_STM32MP1_SCMI_SHM_BASE,0x2ffff000) 209CFG_TZSRAM_SIZE ?= 0x0003f000 210else 211CFG_STM32MP1_SCMI_SHM_BASE ?= 0 212endif 213$(call force,CFG_STM32MP1_SCMI_SHM_SIZE,0x1000) 214 215ifeq ($(CFG_STM32MP15),y) 216CFG_TZDRAM_START ?= 0xfe000000 217ifeq ($(CFG_CORE_RESERVED_SHM),y) 218CFG_TZDRAM_SIZE ?= 0x01e00000 219else 220CFG_TZDRAM_SIZE ?= 0x02000000 221endif 222CFG_TZSRAM_START ?= 0x2ffc0000 223CFG_TZSRAM_SIZE ?= 0x00040000 224ifeq ($(CFG_CORE_RESERVED_SHM),y) 225CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE)) 226CFG_SHMEM_SIZE ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_SHMEM_START)) 227endif 228else 229CFG_TZDRAM_SIZE ?= 0x02000000 230CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE)) 231endif #CFG_STM32MP15 232 233CFG_STM32_BSEC ?= y 234CFG_STM32_CRYP ?= y 235CFG_STM32_ETZPC ?= y 236CFG_STM32_GPIO ?= y 237CFG_STM32_I2C ?= y 238CFG_STM32_IWDG ?= y 239CFG_STM32_RNG ?= y 240CFG_STM32_RSTCTRL ?= y 241CFG_STM32_RTC ?= y 242CFG_STM32_SAES ?= y 243CFG_STM32_TAMP ?= y 244CFG_STM32_UART ?= y 245CFG_STPMIC1 ?= y 246CFG_TZC400 ?= y 247 248CFG_DRIVERS_I2C ?= $(CFG_STM32_I2C) 249CFG_REGULATOR_GPIO ?= $(CFG_STM32_GPIO) 250 251CFG_WITH_SOFTWARE_PRNG ?= n 252ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 253$(call force,CFG_STM32_RNG,y,Required by HW RNG when CFG_WITH_SOFTWARE_PRNG=n) 254endif 255 256ifeq ($(CFG_STPMIC1),y) 257$(call force,CFG_STM32_I2C,y) 258$(call force,CFG_STM32_GPIO,y) 259endif 260 261# If any crypto driver is enabled, enable the crypto-framework layer 262ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP CFG_STM32_SAES),y) 263$(call force,CFG_STM32_CRYPTO_DRIVER,y) 264endif 265 266CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL) 267$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL)) 268 269CFG_WDT ?= $(CFG_STM32_IWDG) 270CFG_WDT_SM_HANDLER ?= $(CFG_WDT) 271CFG_WDT_SM_HANDLER_ID ?= 0xbc000000 272$(eval $(call cfg-depends-all,CFG_STM32_IWDG,CFG_WDT_SM_HANDLER CFG_WDT)) 273 274# Platform specific configuration 275CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y 276 277# Default enable scmi-msg server if SCP-firmware SCMI server is disabled 278ifneq ($(CFG_SCMI_SCPFW),y) 279CFG_SCMI_MSG_DRIVERS ?= y 280endif 281 282# SiP/OEM service for non-secure world 283CFG_STM32_BSEC_SIP ?= n 284CFG_STM32MP1_SCMI_SIP ?= n 285ifeq ($(CFG_STM32MP1_SCMI_SIP),y) 286$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP) 287$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP) 288$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP) 289endif 290 291# Enable BSEC PTA for fuses access management 292CFG_STM32_BSEC_PTA ?= y 293ifeq ($(CFG_STM32_BSEC_PTA),y) 294$(call force,CFG_STM32_BSEC,y,Mandated by CFG_BSEC_PTA) 295endif 296 297# Default enable SCMI PTA support 298CFG_SCMI_PTA ?= y 299ifeq ($(CFG_SCMI_PTA),y) 300ifneq ($(CFG_SCMI_SCPFW),y) 301$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA) 302CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 303CFG_SCMI_MSG_SHM_MSG ?= y 304CFG_SCMI_MSG_SMT ?= y 305endif # !CFG_SCMI_SCPFW 306endif # CFG_SCMI_PTA 307 308CFG_SCMI_SCPFW ?= n 309ifeq ($(CFG_SCMI_SCPFW),y) 310$(call force,CFG_SCMI_SCPFW_PRODUCT,stm32mp1) 311endif 312 313CFG_SCMI_MSG_DRIVERS ?= n 314ifeq ($(CFG_SCMI_MSG_DRIVERS),y) 315$(call force,CFG_SCMI_MSG_CLOCK,y) 316$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y) 317CFG_SCMI_MSG_SHM_MSG ?= y 318CFG_SCMI_MSG_SMT ?= y 319CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 320$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y) 321endif 322 323ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 324CFG_HWRNG_PTA ?= y 325endif 326ifeq ($(CFG_HWRNG_PTA),y) 327$(call force,CFG_STM32_RNG,y,Mandated by CFG_HWRNG_PTA) 328$(call force,CFG_WITH_SOFTWARE_PRNG,n,Mandated by CFG_HWRNG_PTA) 329$(call force,CFG_HWRNG_QUALITY,1024) 330endif 331 332# Provision enough threads to pass xtest 333ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP))) 334ifeq ($(CFG_WITH_PAGER),y) 335CFG_NUM_THREADS ?= 3 336else 337CFG_NUM_THREADS ?= 10 338endif 339endif 340 341# Default enable some test facitilites 342CFG_ENABLE_EMBEDDED_TESTS ?= y 343CFG_WITH_STATS ?= y 344 345# Default enable software fallback on crypto drivers 346CFG_STM32_SAES_SW_FALLBACK ?= y 347 348# Enable OTP update with BSEC driver 349CFG_STM32_BSEC_WRITE ?= y 350 351# Default disable some support for pager memory size constraint 352ifeq ($(CFG_WITH_PAGER),y) 353CFG_TEE_CORE_DEBUG ?= n 354CFG_UNWIND ?= n 355CFG_LOCKDEP ?= n 356CFG_TA_BGET_TEST ?= n 357endif 358 359# Non-secure UART and GPIO/pinctrl for the output console 360CFG_WITH_NSEC_GPIOS ?= y 361CFG_WITH_NSEC_UARTS ?= y 362# UART instance used for early console (0 disables early console) 363CFG_STM32_EARLY_CONSOLE_UART ?= 4 364 365# CFG_STM32MP15_HUK enables use of a HUK read from BSEC fuses. 366# Disable the HUK by default as it requires a product specific configuration. 367# 368# Configuration must provide OTP indices where HUK is loaded. 369# When CFG_STM32_HUK_FROM_DT is enabled, HUK OTP location is found in the DT. 370# When CFG_STM32_HUK_FROM_DT is disabled, configuration sets each HUK location. 371# Either with CFG_STM32MP15_HUK_OTP_BASE, in which case the 4 words are used, 372# Or with CFG_STM32MP15_HUK_BSEC_KEY_0/1/2/3 each locating one BSEC word. 373# 374# Configuration must provide the HUK generation scheme. The following switches 375# are exclusive and at least one must be eable when CFG_STM32MP15_HUK is enable. 376# CFG_STM32MP15_HUK_BSEC_KEY makes platform HUK to be the raw fuses content. 377# CFG_STM32MP15_HUK_BSEC_DERIVE_UID makes platform HUK to be the HUK fuses 378# content derived with the device UID fuses content. See derivation scheme 379# in stm32mp15_huk.c implementation. 380CFG_STM32MP15_HUK ?= n 381CFG_STM32_HUK_FROM_DT ?= n 382 383ifeq ($(CFG_STM32MP15_HUK),y) 384ifneq ($(CFG_STM32_HUK_FROM_DT),y) 385ifneq (,$(CFG_STM32MP15_HUK_OTP_BASE)) 386$(call force,CFG_STM32MP15_HUK_BSEC_KEY_0,CFG_STM32MP15_HUK_OTP_BASE) 387$(call force,CFG_STM32MP15_HUK_BSEC_KEY_1,(CFG_STM32MP15_HUK_OTP_BASE + 1)) 388$(call force,CFG_STM32MP15_HUK_BSEC_KEY_2,(CFG_STM32MP15_HUK_OTP_BASE + 2)) 389$(call force,CFG_STM32MP15_HUK_BSEC_KEY_3,(CFG_STM32MP15_HUK_OTP_BASE + 3)) 390endif 391ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_0)) 392$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_0) 393endif 394ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_1)) 395$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_1) 396endif 397ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_2)) 398$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_2) 399endif 400ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_3)) 401$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_3) 402endif 403endif # CFG_STM32_HUK_FROM_DT 404 405CFG_STM32MP15_HUK_BSEC_KEY ?= y 406CFG_STM32MP15_HUK_BSEC_DERIVE_UID ?= n 407ifneq (y,$(call cfg-one-enabled,CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID)) 408$(error CFG_STM32MP15_HUK mandates one of CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID) 409else ifeq ($(CFG_STM32MP15_HUK_BSEC_KEY)-$(CFG_STM32MP15_HUK_BSEC_DERIVE_UID),y-y) 410$(error CFG_STM32MP15_HUK_BSEC_KEY and CFG_STM32MP15_HUK_BSEC_DERIVE_UID are exclusive) 411endif 412endif # CFG_STM32MP15_HUK 413 414CFG_TEE_CORE_DEBUG ?= y 415CFG_STM32_DEBUG_ACCESS ?= $(CFG_TEE_CORE_DEBUG) 416 417# Sanity on choice config switches 418ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 419$(error CFG_STM32MP13_CLK and CFG_STM32MP15_CLK are exclusive) 420endif 421 422CFG_DRIVERS_FIREWALL ?= y 423ifeq ($(CFG_STM32_ETZPC),y) 424$(call force,CFG_DRIVERS_FIREWALL,y) 425endif 426 427# Allow probing of unsafe peripherals. Firewall config will not be checked 428CFG_STM32_ALLOW_UNSAFE_PROBE ?= n 429 430# Enable RTC 431ifeq ($(CFG_STM32_RTC),y) 432$(call force,CFG_DRIVERS_RTC,y) 433endif 434