1# 1GB and 512MB DDR targets do not locate secure DDR at the same place. 2flavor_dts_file-157A_DHCOR_AVENGER96 = stm32mp157a-dhcor-avenger96.dts 3flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts 4flavor_dts_file-157C_DHCOM_PDK2 = stm32mp157c-dhcom-pdk2.dts 5flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts 6flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts 7flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts 8 9flavor_dts_file-135F_DK = stm32mp135f-dk.dts 10 11flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) \ 12 $(flavor_dts_file-135F_DK) 13 14flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1) 15 16flavorlist-cryp-1G = $(flavor_dts_file-157C_DHCOM_PDK2) \ 17 $(flavor_dts_file-157C_ED1) \ 18 $(flavor_dts_file-157C_EV1) 19 20flavorlist-no_cryp-1G = $(flavor_dts_file-157A_DHCOR_AVENGER96) 21 22flavorlist-no_cryp = $(flavorlist-no_cryp-512M) \ 23 $(flavorlist-no_cryp-1G) 24 25flavorlist-512M = $(flavorlist-cryp-512M) \ 26 $(flavorlist-no_cryp-512M) 27 28flavorlist-1G = $(flavorlist-cryp-1G) \ 29 $(flavorlist-no_cryp-1G) 30 31flavorlist-MP15-HUK-DT = $(flavor_dts_file-157A_DK1) \ 32 $(flavor_dts_file-157C_DK2) \ 33 $(flavor_dts_file-157C_ED1) \ 34 $(flavor_dts_file-157C_EV1) 35 36flavorlist-MP15 = $(flavor_dts_file-157A_DHCOR_AVENGER96) \ 37 $(flavor_dts_file-157A_DK1) \ 38 $(flavor_dts_file-157C_DHCOM_PDK2) \ 39 $(flavor_dts_file-157C_DK2) \ 40 $(flavor_dts_file-157C_ED1) \ 41 $(flavor_dts_file-157C_EV1) 42 43flavorlist-MP13 = $(flavor_dts_file-135F_DK) 44 45ifneq ($(PLATFORM_FLAVOR),) 46ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 47$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 48endif 49CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 50endif 51CFG_EMBED_DTB_SOURCE_FILE ?= stm32mp157c-dk2.dts 52 53ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),) 54$(call force,CFG_STM32_CRYP,n) 55endif 56 57ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_rng)),) 58$(call force,CFG_HWRNG_PTA,n) 59$(call force,CFG_WITH_SOFTWARE_PRNG,y) 60endif 61 62ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15-HUK-DT)),) 63CFG_STM32MP15_HUK ?= y 64CFG_STM32_HUK_FROM_DT ?= y 65endif 66 67ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP13)),) 68$(call force,CFG_STM32MP13,y) 69endif 70 71ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15)),) 72$(call force,CFG_STM32MP15,y) 73endif 74 75# CFG_STM32MP1x switches are exclusive. 76# - CFG_STM32MP15 is enabled for STM32MP15x-* targets (default) 77# - CFG_STM32MP13 is enabled for STM32MP13x-* targets 78ifeq ($(CFG_STM32MP13),y) 79$(call force,CFG_STM32MP15,n) 80else 81$(call force,CFG_STM32MP15,y) 82$(call force,CFG_STM32MP13,n) 83endif 84ifeq ($(call cfg-one-enabled,CFG_STM32MP15 CFG_STM32MP13),n) 85$(error One of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 86endif 87ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 88$(error Only one of CFG_STM32MP15 CFG_STM32MP13 must be enabled) 89endif 90 91include core/arch/arm/cpu/cortex-a7.mk 92 93$(call force,CFG_DRIVERS_CLK,y) 94$(call force,CFG_DRIVERS_CLK_DT,y) 95$(call force,CFG_DRIVERS_GPIO,y) 96$(call force,CFG_GIC,y) 97$(call force,CFG_INIT_CNTVOFF,y) 98$(call force,CFG_PSCI_ARM32,y) 99$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 100$(call force,CFG_SM_PLATFORM_HANDLER,y) 101$(call force,CFG_STM32_SHARED_IO,y) 102 103ifeq ($(CFG_STM32MP13),y) 104$(call force,CFG_BOOT_SECONDARY_REQUEST,n) 105$(call force,CFG_CORE_RESERVED_SHM,n) 106$(call force,CFG_DRIVERS_CLK_FIXED,y) 107$(call force,CFG_SECONDARY_INIT_CNTFRQ,n) 108$(call force,CFG_STM32_GPIO,y) 109$(call force,CFG_STM32MP_CLK_CORE,y) 110$(call force,CFG_STM32MP1_SHARED_RESOURCES,n) 111$(call force,CFG_STM32MP13_CLK,y) 112$(call force,CFG_TEE_CORE_NB_CORE,1) 113$(call force,CFG_WITH_NSEC_GPIOS,n) 114CFG_EXTERNAL_DT ?= n 115CFG_STM32MP_OPP_COUNT ?= 2 116CFG_STM32MP1_SCMI_SHM_SYSRAM ?= y 117CFG_WITH_PAGER ?= n 118endif # CFG_STM32MP13 119 120ifeq ($(CFG_STM32MP15),y) 121$(call force,CFG_BOOT_SECONDARY_REQUEST,y) 122$(call force,CFG_DRIVERS_CLK_FIXED,n) 123$(call force,CFG_SECONDARY_INIT_CNTFRQ,y) 124$(call force,CFG_STM32MP1_SHARED_RESOURCES,y) 125$(call force,CFG_STM32MP15_CLK,y) 126CFG_CORE_RESERVED_SHM ?= y 127CFG_EXTERNAL_DT ?= y 128CFG_STM32_BSEC_SIP ?= y 129CFG_TEE_CORE_NB_CORE ?= 2 130CFG_WITH_PAGER ?= y 131CFG_WITH_SOFTWARE_PRNG ?= y 132endif # CFG_STM32MP15 133 134ifeq ($(CFG_WITH_PAGER),y) 135CFG_WITH_LPAE ?= n 136endif 137CFG_WITH_LPAE ?= y 138CFG_MMAP_REGIONS ?= 23 139CFG_DTB_MAX_SIZE ?= (256 * 1024) 140CFG_CORE_ASLR ?= n 141 142ifneq ($(CFG_WITH_LPAE),y) 143# Without LPAE, default TEE virtual address range is 1MB, we need at least 2MB. 144CFG_TEE_RAM_VA_SIZE ?= 0x00200000 145endif 146 147ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),) 148CFG_TZDRAM_START ?= 0xde000000 149CFG_DRAM_SIZE ?= 0x20000000 150endif 151 152CFG_DRAM_BASE ?= 0xc0000000 153CFG_DRAM_SIZE ?= 0x40000000 154 155# CFG_STM32MP1_SCMI_SHM_BASE and CFG_STM32MP1_SCMI_SHM_SIZE define the 156# device memory mapped SRAM used for SCMI message transfers. 157# When CFG_STM32MP1_SCMI_SHM_BASE is set to 0, the platform uses OP-TEE 158# native shared memory for SCMI communication instead of SRAM. 159# 160# When CFG_STM32MP1_SCMI_SHM_SYSRAM is enabled, OP-TEE uses the 161# last 4KB page of SYSRAM as SCMI shared memory. The switch is default 162# disabled. 163CFG_STM32MP1_SCMI_SHM_SYSRAM ?= n 164ifeq ($(CFG_STM32MP1_SCMI_SHM_SYSRAM),y) 165$(call force,CFG_STM32MP1_SCMI_SHM_BASE,0x2ffff000) 166else 167CFG_STM32MP1_SCMI_SHM_BASE ?= 0 168endif 169$(call force,CFG_STM32MP1_SCMI_SHM_SIZE,0x1000) 170 171ifeq ($(CFG_STM32MP15),y) 172CFG_TZDRAM_START ?= 0xfe000000 173ifeq ($(CFG_CORE_RESERVED_SHM),y) 174CFG_TZDRAM_SIZE ?= 0x01e00000 175else 176CFG_TZDRAM_SIZE ?= 0x02000000 177endif 178CFG_TZSRAM_START ?= 0x2ffc0000 179CFG_TZSRAM_SIZE ?= 0x0003f000 180ifeq ($(CFG_CORE_RESERVED_SHM),y) 181CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE)) 182CFG_SHMEM_SIZE ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_SHMEM_START)) 183endif 184else 185CFG_TZDRAM_SIZE ?= 0x02000000 186CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE)) 187endif #CFG_STM32MP15 188 189CFG_STM32_BSEC ?= y 190CFG_STM32_CRYP ?= y 191CFG_STM32_ETZPC ?= y 192CFG_STM32_GPIO ?= y 193CFG_STM32_I2C ?= y 194CFG_STM32_IWDG ?= y 195CFG_STM32_RNG ?= y 196CFG_STM32_RSTCTRL ?= y 197CFG_STM32_TAMP ?= y 198CFG_STM32_UART ?= y 199CFG_STPMIC1 ?= y 200CFG_TZC400 ?= y 201 202CFG_WITH_SOFTWARE_PRNG ?= n 203ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 204$(call force,CFG_STM32_RNG,y,Required by HW RNG when CFG_WITH_SOFTWARE_PRNG=n) 205endif 206 207ifeq ($(CFG_STPMIC1),y) 208$(call force,CFG_STM32_I2C,y) 209$(call force,CFG_STM32_GPIO,y) 210endif 211 212# if any crypto driver is enabled, enable the crypto-framework layer 213ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y) 214$(call force,CFG_STM32_CRYPTO_DRIVER,y) 215endif 216 217CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL) 218$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL)) 219 220CFG_WDT ?= $(CFG_STM32_IWDG) 221 222# Platform specific configuration 223CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y 224 225# Default enable scmi-msg server if SCP-firmware SCMI server is disabled 226ifneq ($(CFG_SCMI_SCPFW),y) 227CFG_SCMI_MSG_DRIVERS ?= y 228endif 229 230# SiP/OEM service for non-secure world 231CFG_STM32_BSEC_SIP ?= n 232CFG_STM32MP1_SCMI_SIP ?= n 233ifeq ($(CFG_STM32MP1_SCMI_SIP),y) 234$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP) 235$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP) 236$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP) 237endif 238 239# Enable BSEC PTA for fuses access management 240CFG_STM32_BSEC_PTA ?= y 241ifeq ($(CFG_STM32_BSEC_PTA),y) 242$(call force,CFG_STM32_BSEC,y,Mandated by CFG_BSEC_PTA) 243endif 244 245# Default enable SCMI PTA support 246CFG_SCMI_PTA ?= y 247ifeq ($(CFG_SCMI_PTA),y) 248ifneq ($(CFG_SCMI_SCPFW),y) 249$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA) 250CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 251CFG_SCMI_MSG_SHM_MSG ?= y 252CFG_SCMI_MSG_SMT ?= y 253endif # !CFG_SCMI_SCPFW 254endif # CFG_SCMI_PTA 255 256CFG_SCMI_SCPFW ?= n 257ifeq ($(CFG_SCMI_SCPFW),y) 258$(call force,CFG_SCMI_SCPFW_PRODUCT,optee-stm32mp1) 259endif 260 261CFG_SCMI_MSG_DRIVERS ?= n 262ifeq ($(CFG_SCMI_MSG_DRIVERS),y) 263$(call force,CFG_SCMI_MSG_CLOCK,y) 264$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y) 265CFG_SCMI_MSG_SHM_MSG ?= y 266CFG_SCMI_MSG_SMT ?= y 267CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 268$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y) 269endif 270 271ifneq ($(CFG_WITH_SOFTWARE_PRNG),y) 272CFG_HWRNG_PTA ?= y 273endif 274ifeq ($(CFG_HWRNG_PTA),y) 275$(call force,CFG_STM32_RNG,y,Mandated by CFG_HWRNG_PTA) 276$(call force,CFG_WITH_SOFTWARE_PRNG,n,Mandated by CFG_HWRNG_PTA) 277$(call force,CFG_HWRNG_QUALITY,1024) 278endif 279 280# Provision enough threads to pass xtest 281ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP))) 282ifeq ($(CFG_WITH_PAGER),y) 283CFG_NUM_THREADS ?= 3 284else 285CFG_NUM_THREADS ?= 10 286endif 287endif 288 289# Default enable some test facitilites 290CFG_ENABLE_EMBEDDED_TESTS ?= y 291CFG_WITH_STATS ?= y 292 293# Enable OTP update with BSEC driver 294CFG_STM32_BSEC_WRITE ?= y 295 296# Default disable some support for pager memory size constraint 297ifeq ($(CFG_WITH_PAGER),y) 298CFG_TEE_CORE_DEBUG ?= n 299CFG_UNWIND ?= n 300CFG_LOCKDEP ?= n 301CFG_TA_BGET_TEST ?= n 302# Default disable early TA compression to support a smaller HEAP size 303CFG_EARLY_TA_COMPRESS ?= n 304CFG_CORE_HEAP_SIZE ?= 49152 305endif 306 307# Non-secure UART and GPIO/pinctrl for the output console 308CFG_WITH_NSEC_GPIOS ?= y 309CFG_WITH_NSEC_UARTS ?= y 310# UART instance used for early console (0 disables early console) 311CFG_STM32_EARLY_CONSOLE_UART ?= 4 312 313# CFG_STM32MP15_HUK enables use of a HUK read from BSEC fuses. 314# Disable the HUK by default as it requires a product specific configuration. 315# 316# Configuration must provide OTP indices where HUK is loaded. 317# When CFG_STM32_HUK_FROM_DT is enabled, HUK OTP location is found in the DT. 318# When CFG_STM32_HUK_FROM_DT is disabled, configuration sets each HUK location. 319# Either with CFG_STM32MP15_HUK_OTP_BASE, in which case the 4 words are used, 320# Or with CFG_STM32MP15_HUK_BSEC_KEY_0/1/2/3 each locating one BSEC word. 321# 322# Configuration must provide the HUK generation scheme. The following switches 323# are exclusive and at least one must be eable when CFG_STM32MP15_HUK is enable. 324# CFG_STM32MP15_HUK_BSEC_KEY makes platform HUK to be the raw fuses content. 325# CFG_STM32MP15_HUK_BSEC_DERIVE_UID makes platform HUK to be the HUK fuses 326# content derived with the device UID fuses content. See derivation scheme 327# in stm32mp15_huk.c implementation. 328CFG_STM32MP15_HUK ?= n 329CFG_STM32_HUK_FROM_DT ?= n 330 331ifeq ($(CFG_STM32MP15_HUK),y) 332ifneq ($(CFG_STM32_HUK_FROM_DT),y) 333ifneq (,$(CFG_STM32MP15_HUK_OTP_BASE)) 334$(call force,CFG_STM32MP15_HUK_BSEC_KEY_0,CFG_STM32MP15_HUK_OTP_BASE) 335$(call force,CFG_STM32MP15_HUK_BSEC_KEY_1,(CFG_STM32MP15_HUK_OTP_BASE + 1)) 336$(call force,CFG_STM32MP15_HUK_BSEC_KEY_2,(CFG_STM32MP15_HUK_OTP_BASE + 2)) 337$(call force,CFG_STM32MP15_HUK_BSEC_KEY_3,(CFG_STM32MP15_HUK_OTP_BASE + 3)) 338endif 339ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_0)) 340$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_0) 341endif 342ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_1)) 343$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_1) 344endif 345ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_2)) 346$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_2) 347endif 348ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_3)) 349$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_3) 350endif 351endif # CFG_STM32_HUK_FROM_DT 352 353CFG_STM32MP15_HUK_BSEC_KEY ?= y 354CFG_STM32MP15_HUK_BSEC_DERIVE_UID ?= n 355ifneq (y,$(call cfg-one-enabled,CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID)) 356$(error CFG_STM32MP15_HUK mandates one of CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID) 357else ifeq ($(CFG_STM32MP15_HUK_BSEC_KEY)-$(CFG_STM32MP15_HUK_BSEC_DERIVE_UID),y-y) 358$(error CFG_STM32MP15_HUK_BSEC_KEY and CFG_STM32MP15_HUK_BSEC_DERIVE_UID are exclusive) 359endif 360endif # CFG_STM32MP15_HUK 361 362CFG_TEE_CORE_DEBUG ?= y 363CFG_STM32_DEBUG_ACCESS ?= $(CFG_TEE_CORE_DEBUG) 364 365# Sanity on choice config switches 366ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y) 367$(error CFG_STM32MP13_CLK and CFG_STM32MP15_CLK are exclusive) 368endif 369