xref: /optee_os/core/arch/arm/plat-stm32mp1/conf.mk (revision 65d11b312db8dbf7dff310a1c5d438e52916ca55)
1# 1GB and 512MB DDR targets do not locate secure DDR at the same place.
2flavor_dts_file-157A_DHCOR_AVENGER96 = stm32mp157a-dhcor-avenger96.dts
3flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts
4flavor_dts_file-157C_DHCOM_PDK2 = stm32mp157c-dhcom-pdk2.dts
5flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts
6flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts
7flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts
8
9flavor_dts_file-135F_DK = stm32mp135f-dk.dts
10
11flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) \
12		       $(flavor_dts_file-135F_DK)
13
14flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1)
15
16flavorlist-cryp-1G = $(flavor_dts_file-157C_DHCOM_PDK2) \
17		     $(flavor_dts_file-157C_ED1) \
18		     $(flavor_dts_file-157C_EV1)
19
20flavorlist-no_cryp-1G = $(flavor_dts_file-157A_DHCOR_AVENGER96)
21
22flavorlist-no_cryp = $(flavorlist-no_cryp-512M) \
23		  $(flavorlist-no_cryp-1G)
24
25flavorlist-512M = $(flavorlist-cryp-512M) \
26		  $(flavorlist-no_cryp-512M)
27
28flavorlist-1G = $(flavorlist-cryp-1G) \
29		  $(flavorlist-no_cryp-1G)
30
31flavorlist-MP15 = $(flavor_dts_file-157A_DHCOR_AVENGER96) \
32		  $(flavor_dts_file-157A_DK1) \
33		  $(flavor_dts_file-157C_DHCOM_PDK2) \
34		  $(flavor_dts_file-157C_DK2) \
35		  $(flavor_dts_file-157C_ED1) \
36		  $(flavor_dts_file-157C_EV1)
37
38flavorlist-MP13 = $(flavor_dts_file-135F_DK)
39
40ifneq ($(PLATFORM_FLAVOR),)
41ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),)
42$(error Invalid platform flavor $(PLATFORM_FLAVOR))
43endif
44CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR))
45endif
46
47ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),)
48$(call force,CFG_STM32_CRYP,n)
49endif
50
51ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP13)),)
52$(call force,CFG_STM32MP13,y)
53endif
54
55ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-MP15)),)
56$(call force,CFG_STM32MP15,y)
57endif
58
59# CFG_STM32MP1x switches are exclusive.
60# - CFG_STM32MP15 is enabled for STM32MP15x-* targets (default)
61# - CFG_STM32MP13 is enabled for STM32MP13x-* targets
62ifeq ($(CFG_STM32MP13),y)
63$(call force,CFG_STM32MP15,n)
64else
65$(call force,CFG_STM32MP15,y)
66$(call force,CFG_STM32MP13,n)
67endif
68ifeq ($(call cfg-one-enabled,CFG_STM32MP15 CFG_STM32MP13),n)
69$(error One of CFG_STM32MP15 CFG_STM32MP13 must be enabled)
70endif
71ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y)
72$(error Only one of CFG_STM32MP15 CFG_STM32MP13 must be enabled)
73endif
74
75include core/arch/arm/cpu/cortex-a7.mk
76
77$(call force,CFG_DRIVERS_CLK,y)
78$(call force,CFG_GIC,y)
79$(call force,CFG_INIT_CNTVOFF,y)
80$(call force,CFG_PSCI_ARM32,y)
81$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y)
82$(call force,CFG_SM_PLATFORM_HANDLER,y)
83$(call force,CFG_STM32_SHARED_IO,y)
84
85ifeq ($(CFG_STM32MP13),y)
86$(call force,CFG_BOOT_SECONDARY_REQUEST,n)
87$(call force,CFG_CORE_RESERVED_SHM,n)
88$(call force,CFG_DRIVERS_CLK_FIXED,y)
89$(call force,CFG_SECONDARY_INIT_CNTFRQ,n)
90$(call force,CFG_STM32_GPIO,y)
91$(call force,CFG_STM32_RNG,n)
92$(call force,CFG_STM32MP_CLK_CORE,y)
93$(call force,CFG_STM32MP1_SHARED_RESOURCES,n)
94$(call force,CFG_STM32MP13_CLK,y)
95$(call force,CFG_TEE_CORE_NB_CORE,1)
96$(call force,CFG_WITH_NSEC_GPIOS,n)
97CFG_EXTERNAL_DT ?= n
98CFG_STM32MP_OPP_COUNT ?= 2
99CFG_WITH_PAGER ?= n
100endif # CFG_STM32MP13
101
102ifeq ($(CFG_STM32MP15),y)
103$(call force,CFG_BOOT_SECONDARY_REQUEST,y)
104$(call force,CFG_DRIVERS_CLK_FIXED,n)
105$(call force,CFG_SECONDARY_INIT_CNTFRQ,y)
106$(call force,CFG_STM32MP1_SHARED_RESOURCES,y)
107$(call force,CFG_STM32MP15_CLK,y)
108CFG_CORE_RESERVED_SHM ?= y
109CFG_EXTERNAL_DT ?= y
110CFG_TEE_CORE_NB_CORE ?= 2
111CFG_WITH_PAGER ?= y
112endif # CFG_STM32MP15
113
114CFG_WITH_LPAE ?= y
115CFG_WITH_SOFTWARE_PRNG ?= y
116CFG_MMAP_REGIONS ?= 23
117CFG_DTB_MAX_SIZE ?= (256 * 1024)
118CFG_CORE_ASLR ?= n
119
120ifeq ($(CFG_EMBED_DTB_SOURCE_FILE),)
121# Some drivers mandate DT support
122$(call force,CFG_DRIVERS_CLK_DT,n)
123$(call force,CFG_STM32_CRYP,n)
124$(call force,CFG_STM32_GPIO,n)
125$(call force,CFG_STM32_I2C,n)
126$(call force,CFG_STM32_IWDG,n)
127$(call force,CFG_STM32_TAMP,n)
128$(call force,CFG_STPMIC1,n)
129$(call force,CFG_STM32MP1_SCMI_SIP,n)
130$(call force,CFG_SCMI_PTA,n)
131else
132$(call force,CFG_DRIVERS_CLK_DT,y)
133endif
134
135ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),)
136CFG_TZDRAM_START ?= 0xde000000
137CFG_DRAM_SIZE    ?= 0x20000000
138endif
139
140CFG_DRAM_BASE    ?= 0xc0000000
141CFG_DRAM_SIZE    ?= 0x40000000
142CFG_STM32MP1_SCMI_SHM_BASE ?= 0x2ffff000
143CFG_STM32MP1_SCMI_SHM_SIZE ?= 0x00001000
144ifeq ($(CFG_STM32MP15),y)
145CFG_TZDRAM_START ?= 0xfe000000
146ifeq ($(CFG_CORE_RESERVED_SHM),y)
147CFG_TZDRAM_SIZE  ?= 0x01e00000
148else
149CFG_TZDRAM_SIZE  ?= 0x02000000
150endif
151CFG_TZSRAM_START ?= 0x2ffc0000
152CFG_TZSRAM_SIZE  ?= 0x0003f000
153ifeq ($(CFG_CORE_RESERVED_SHM),y)
154CFG_SHMEM_START  ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE))
155CFG_SHMEM_SIZE   ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_SHMEM_START))
156endif
157else
158CFG_TZDRAM_SIZE  ?= 0x02000000
159CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE))
160endif #CFG_STM32MP15
161
162CFG_STM32_BSEC ?= y
163CFG_STM32_CRYP ?= y
164CFG_STM32_ETZPC ?= y
165CFG_STM32_GPIO ?= y
166CFG_STM32_I2C ?= y
167CFG_STM32_IWDG ?= y
168CFG_STM32_RNG ?= y
169CFG_STM32_RSTCTRL ?= y
170CFG_STM32_TAMP ?= y
171CFG_STM32_UART ?= y
172CFG_STPMIC1 ?= y
173CFG_TZC400 ?= y
174
175ifeq ($(CFG_STPMIC1),y)
176$(call force,CFG_STM32_I2C,y)
177$(call force,CFG_STM32_GPIO,y)
178endif
179
180# if any crypto driver is enabled, enable the crypto-framework layer
181ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y)
182$(call force,CFG_STM32_CRYPTO_DRIVER,y)
183endif
184
185CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL)
186$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL))
187
188CFG_WDT ?= $(CFG_STM32_IWDG)
189
190# Platform specific configuration
191CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y
192
193# SiP/OEM service for non-secure world
194CFG_STM32_BSEC_SIP ?= n
195CFG_STM32MP1_SCMI_SIP ?= n
196ifeq ($(CFG_STM32MP1_SCMI_SIP),y)
197$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP)
198$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP)
199$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP)
200endif
201
202# Enable BSEC PTA for fuses access management
203CFG_STM32_BSEC_PTA ?= y
204ifeq ($(CFG_STM32_BSEC_PTA),y)
205$(call force,CFG_STM32_BSEC,y,Mandated by CFG_BSEC_PTA)
206endif
207
208# Default enable SCMI PTA support
209CFG_SCMI_PTA ?= y
210ifeq ($(CFG_SCMI_PTA),y)
211$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA)
212$(call force,CFG_SCMI_MSG_SMT_THREAD_ENTRY,y,Mandated by CFG_SCMI_PTA)
213CFG_SCMI_MSG_SHM_MSG ?= y
214CFG_SCMI_MSG_SMT ?= y
215endif
216
217CFG_SCMI_MSG_DRIVERS ?= n
218ifeq ($(CFG_SCMI_MSG_DRIVERS),y)
219$(call force,CFG_SCMI_MSG_CLOCK,y)
220$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y)
221CFG_SCMI_MSG_SHM_MSG ?= y
222CFG_SCMI_MSG_SMT ?= y
223CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y
224$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y)
225endif
226
227ifneq ($(CFG_WITH_SOFTWARE_PRNG),y)
228CFG_HWRNG_PTA ?= y
229endif
230ifeq ($(CFG_HWRNG_PTA),y)
231$(call force,CFG_STM32_RNG,y,Mandated by CFG_HWRNG_PTA)
232$(call force,CFG_WITH_SOFTWARE_PRNG,n,Mandated by CFG_HWRNG_PTA)
233$(call force,CFG_HWRNG_QUALITY,1024)
234endif
235
236# Provision enough threads to pass xtest
237ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP)))
238ifeq ($(CFG_WITH_PAGER),y)
239CFG_NUM_THREADS ?= 3
240else
241CFG_NUM_THREADS ?= 10
242endif
243endif
244
245# Default enable some test facitilites
246CFG_ENABLE_EMBEDDED_TESTS ?= y
247CFG_WITH_STATS ?= y
248
249# Enable OTP update with BSEC driver
250CFG_STM32_BSEC_WRITE ?= y
251
252# Default disable some support for pager memory size constraint
253ifeq ($(CFG_WITH_PAGER),y)
254CFG_TEE_CORE_DEBUG ?= n
255CFG_UNWIND ?= n
256CFG_LOCKDEP ?= n
257CFG_TA_BGET_TEST ?= n
258# Default disable early TA compression to support a smaller HEAP size
259CFG_EARLY_TA_COMPRESS ?= n
260CFG_CORE_HEAP_SIZE ?= 49152
261endif
262
263# Non-secure UART and GPIO/pinctrl for the output console
264CFG_WITH_NSEC_GPIOS ?= y
265CFG_WITH_NSEC_UARTS ?= y
266# UART instance used for early console (0 disables early console)
267CFG_STM32_EARLY_CONSOLE_UART ?= 4
268
269# CFG_STM32MP15_HUK enables use of a HUK read from BSEC fuses.
270# Disable the HUK by default as it requires a product specific configuration.
271#
272# Configuration must provide OTP indices where HUK is loaded.
273# Either with CFG_STM32MP15_HUK_OTP_BASE, in which case the 4 words are used,
274# Or with CFG_STM32MP15_HUK_BSEC_KEY_0/1/2/3 each locating one BSEC word.
275#
276# Configuration must provide the HUK generation scheme. The following switches
277# are exclusive and at least one must be eable when CFG_STM32MP15_HUK is enable.
278# CFG_STM32MP15_HUK_BSEC_KEY makes platform HUK to be the raw fuses content.
279# CFG_STM32MP15_HUK_BSEC_DERIVE_UID makes platform HUK to be the HUK fuses
280# content derived with the device UID fuses content. See derivation scheme
281# in stm32mp15_huk.c implementation.
282CFG_STM32MP15_HUK ?= n
283
284ifeq ($(CFG_STM32MP15_HUK),y)
285ifneq (,$(CFG_STM32MP15_HUK_OTP_BASE))
286$(call force,CFG_STM32MP15_HUK_BSEC_KEY_0,CFG_STM32MP15_HUK_OTP_BASE)
287$(call force,CFG_STM32MP15_HUK_BSEC_KEY_1,(CFG_STM32MP15_HUK_OTP_BASE + 1))
288$(call force,CFG_STM32MP15_HUK_BSEC_KEY_2,(CFG_STM32MP15_HUK_OTP_BASE + 2))
289$(call force,CFG_STM32MP15_HUK_BSEC_KEY_3,(CFG_STM32MP15_HUK_OTP_BASE + 3))
290endif
291ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_0))
292$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_0)
293endif
294ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_1))
295$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_1)
296endif
297ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_2))
298$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_2)
299endif
300ifeq (,$(CFG_STM32MP15_HUK_BSEC_KEY_3))
301$(error Missing configuration switch CFG_STM32MP15_HUK_BSEC_KEY_3)
302endif
303
304CFG_STM32MP15_HUK_BSEC_KEY ?= y
305CFG_STM32MP15_HUK_BSEC_DERIVE_UID ?= n
306ifneq (y,$(call cfg-one-enabled,CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID))
307$(error CFG_STM32MP15_HUK mandates one of CFG_STM32MP15_HUK_BSEC_KEY CFG_STM32MP15_HUK_BSEC_DERIVE_UID)
308else ifeq ($(CFG_STM32MP15_HUK_BSEC_KEY)-$(CFG_STM32MP15_HUK_BSEC_DERIVE_UID),y-y)
309$(error CFG_STM32MP15_HUK_BSEC_KEY and CFG_STM32MP15_HUK_BSEC_DERIVE_UID are exclusive)
310endif
311endif # CFG_STM32MP15_HUK
312
313# Sanity on choice config switches
314ifeq ($(call cfg-all-enabled,CFG_STM32MP15 CFG_STM32MP13),y)
315$(error CFG_STM32MP13_CLK and CFG_STM32MP15_CLK are exclusive)
316endif
317