xref: /optee_os/core/arch/arm/plat-stm32mp1/conf.mk (revision 29dd59cfcaa56193b279b0d6c8dd0d337476d3d1)
1# 1GB and 512MB DDR targets do not locate secure DDR at the same place.
2flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts
3flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts
4flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts
5flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts
6
7flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2)
8
9flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1)
10
11flavorlist-cryp-1G = $(flavor_dts_file-157C_ED1) \
12		     $(flavor_dts_file-157C_EV1)
13
14flavorlist-no_cryp = $(flavorlist-no_cryp-512M)
15
16flavorlist-512M = $(flavorlist-cryp-512M) \
17		  $(flavorlist-no_cryp-512M)
18
19flavorlist-1G = $(flavorlist-cryp-1G)
20
21ifneq ($(PLATFORM_FLAVOR),)
22ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),)
23$(error Invalid platform flavor $(PLATFORM_FLAVOR))
24endif
25CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR))
26endif
27
28ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),)
29$(call force,CFG_STM32_CRYP,n)
30endif
31
32include core/arch/arm/cpu/cortex-a7.mk
33
34$(call force,CFG_CORE_RESERVED_SHM,n)
35$(call force,CFG_BOOT_SECONDARY_REQUEST,y)
36$(call force,CFG_DRIVERS_CLK,y)
37$(call force,CFG_DRIVERS_CLK_FIXED,n)
38$(call force,CFG_GIC,y)
39$(call force,CFG_INIT_CNTVOFF,y)
40$(call force,CFG_PSCI_ARM32,y)
41$(call force,CFG_SECONDARY_INIT_CNTFRQ,y)
42$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y)
43$(call force,CFG_SM_PLATFORM_HANDLER,y)
44$(call force,CFG_WITH_SOFTWARE_PRNG,y)
45
46ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),)
47CFG_TZDRAM_START ?= 0xde000000
48CFG_DRAM_SIZE    ?= 0x20000000
49endif
50
51CFG_TZSRAM_START ?= 0x2ffc0000
52CFG_TZSRAM_SIZE  ?= 0x0003f000
53CFG_STM32MP1_SCMI_SHM_BASE ?= 0x2ffff000
54CFG_STM32MP1_SCMI_SHM_SIZE ?= 0x00001000
55CFG_TZDRAM_START ?= 0xfe000000
56CFG_TZDRAM_SIZE  ?= 0x01e00000
57CFG_DRAM_SIZE    ?= 0x40000000
58
59CFG_TEE_CORE_NB_CORE ?= 2
60CFG_WITH_PAGER ?= y
61CFG_WITH_LPAE ?= y
62CFG_MMAP_REGIONS ?= 23
63CFG_DTB_MAX_SIZE ?= (256 * 1024)
64
65ifeq ($(CFG_EMBED_DTB_SOURCE_FILE),)
66# Some drivers mandate DT support
67$(call force,CFG_DRIVERS_CLK_DT,n)
68$(call force,CFG_STM32_CRYP,n)
69$(call force,CFG_STM32_GPIO,n)
70$(call force,CFG_STM32_I2C,n)
71$(call force,CFG_STM32_IWDG,n)
72$(call force,CFG_STM32_TAMP,n)
73$(call force,CFG_STPMIC1,n)
74$(call force,CFG_STM32MP1_SCMI_SIP,n)
75$(call force,CFG_SCMI_PTA,n)
76else
77$(call force,CFG_DRIVERS_CLK_DT,y)
78endif
79
80ifeq ($(CFG_STM32MP13),y)
81$(call force,CFG_STM32MP15,n)
82$(call force,CFG_STM32MP_CLK_CORE,y)
83$(call force,CFG_STM32MP13_CLK,y)
84$(call force,CFG_STM32MP15_CLK,n)
85CFG_STM32MP_OPP_COUNT ?= 2
86else
87$(call force,CFG_STM32MP15,y)
88$(call force,CFG_STM32MP15_CLK,y)
89endif
90
91CFG_STM32_BSEC ?= y
92CFG_STM32_CRYP ?= y
93CFG_STM32_ETZPC ?= y
94CFG_STM32_GPIO ?= y
95CFG_STM32_I2C ?= y
96CFG_STM32_IWDG ?= y
97CFG_STM32_RNG ?= y
98CFG_STM32_RSTCTRL ?= y
99CFG_STM32_TAMP ?= y
100CFG_STM32_UART ?= y
101CFG_STPMIC1 ?= y
102CFG_TZC400 ?= y
103
104ifeq ($(CFG_STPMIC1),y)
105$(call force,CFG_STM32_I2C,y)
106$(call force,CFG_STM32_GPIO,y)
107endif
108
109# if any crypto driver is enabled, enable the crypto-framework layer
110ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y)
111$(call force,CFG_STM32_CRYPTO_DRIVER,y)
112endif
113
114CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL)
115$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL))
116
117CFG_WDT ?= $(CFG_STM32_IWDG)
118
119# Platform specific configuration
120CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y
121
122# SiP/OEM service for non-secure world
123CFG_STM32_BSEC_SIP ?= y
124CFG_STM32MP1_SCMI_SIP ?= n
125ifeq ($(CFG_STM32MP1_SCMI_SIP),y)
126$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP)
127$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP)
128$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP)
129endif
130
131# Default enable SCMI PTA support
132CFG_SCMI_PTA ?= y
133ifeq ($(CFG_SCMI_PTA),y)
134$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA)
135$(call force,CFG_SCMI_MSG_SMT_THREAD_ENTRY,y,Mandated by CFG_SCMI_PTA)
136CFG_SCMI_MSG_SHM_MSG ?= y
137CFG_SCMI_MSG_SMT ?= y
138endif
139
140CFG_SCMI_MSG_DRIVERS ?= n
141ifeq ($(CFG_SCMI_MSG_DRIVERS),y)
142$(call force,CFG_SCMI_MSG_CLOCK,y)
143$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y)
144CFG_SCMI_MSG_SHM_MSG ?= y
145CFG_SCMI_MSG_SMT ?= y
146CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y
147$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y)
148endif
149
150# Provision enough threads to pass xtest
151ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP)))
152ifeq ($(CFG_WITH_PAGER),y)
153CFG_NUM_THREADS ?= 3
154else
155CFG_NUM_THREADS ?= 10
156endif
157endif
158
159# Default enable some test facitilites
160CFG_ENABLE_EMBEDDED_TESTS ?= y
161CFG_WITH_STATS ?= y
162
163# Default disable some support for pager memory size constraint
164ifeq ($(CFG_WITH_PAGER),y)
165CFG_TEE_CORE_DEBUG ?= n
166CFG_UNWIND ?= n
167CFG_LOCKDEP ?= n
168CFG_CORE_ASLR ?= n
169CFG_TA_BGET_TEST ?= n
170# Default disable early TA compression to support a smaller HEAP size
171CFG_EARLY_TA_COMPRESS ?= n
172endif
173
174# Non-secure UART and GPIO/pinctrl for the output console
175CFG_WITH_NSEC_GPIOS ?= y
176CFG_WITH_NSEC_UARTS ?= y
177# UART instance used for early console (0 disables early console)
178CFG_STM32_EARLY_CONSOLE_UART ?= 4
179