1# 1GB and 512MB DDR targets do not locate secure DDR at the same place. 2flavor_dts_file-157A_DK1 = stm32mp157a-dk1.dts 3flavor_dts_file-157C_DK2 = stm32mp157c-dk2.dts 4flavor_dts_file-157C_ED1 = stm32mp157c-ed1.dts 5flavor_dts_file-157C_EV1 = stm32mp157c-ev1.dts 6 7flavorlist-cryp-512M = $(flavor_dts_file-157C_DK2) 8 9flavorlist-no_cryp-512M = $(flavor_dts_file-157A_DK1) 10 11flavorlist-cryp-1G = $(flavor_dts_file-157C_ED1) \ 12 $(flavor_dts_file-157C_EV1) 13 14flavorlist-no_cryp = $(flavorlist-no_cryp-512M) 15 16flavorlist-512M = $(flavorlist-cryp-512M) \ 17 $(flavorlist-no_cryp-512M) 18 19flavorlist-1G = $(flavorlist-cryp-1G) 20 21ifneq ($(PLATFORM_FLAVOR),) 22ifeq ($(flavor_dts_file-$(PLATFORM_FLAVOR)),) 23$(error Invalid platform flavor $(PLATFORM_FLAVOR)) 24endif 25CFG_EMBED_DTB_SOURCE_FILE ?= $(flavor_dts_file-$(PLATFORM_FLAVOR)) 26endif 27 28ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-no_cryp)),) 29$(call force,CFG_STM32_CRYP,n) 30endif 31 32include core/arch/arm/cpu/cortex-a7.mk 33 34$(call force,CFG_CORE_RESERVED_SHM,n) 35$(call force,CFG_BOOT_SECONDARY_REQUEST,y) 36$(call force,CFG_DRIVERS_CLK,y) 37$(call force,CFG_DRIVERS_CLK_FIXED,n) 38$(call force,CFG_GIC,y) 39$(call force,CFG_INIT_CNTVOFF,y) 40$(call force,CFG_PSCI_ARM32,y) 41$(call force,CFG_SECONDARY_INIT_CNTFRQ,y) 42$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y) 43$(call force,CFG_SM_PLATFORM_HANDLER,y) 44$(call force,CFG_STM32_SHARED_IO,y) 45$(call force,CFG_WITH_SOFTWARE_PRNG,y) 46 47CFG_TEE_CORE_NB_CORE ?= 2 48CFG_WITH_PAGER ?= y 49CFG_WITH_LPAE ?= y 50CFG_MMAP_REGIONS ?= 23 51CFG_DTB_MAX_SIZE ?= (256 * 1024) 52CFG_CORE_ASLR ?= n 53 54ifeq ($(CFG_EMBED_DTB_SOURCE_FILE),) 55# Some drivers mandate DT support 56$(call force,CFG_DRIVERS_CLK_DT,n) 57$(call force,CFG_STM32_CRYP,n) 58$(call force,CFG_STM32_GPIO,n) 59$(call force,CFG_STM32_I2C,n) 60$(call force,CFG_STM32_IWDG,n) 61$(call force,CFG_STM32_TAMP,n) 62$(call force,CFG_STPMIC1,n) 63$(call force,CFG_STM32MP1_SCMI_SIP,n) 64$(call force,CFG_SCMI_PTA,n) 65else 66$(call force,CFG_DRIVERS_CLK_DT,y) 67endif 68 69ifeq ($(CFG_STM32MP13),y) 70$(call force,CFG_STM32MP15,n) 71$(call force,CFG_STM32MP_CLK_CORE,y) 72$(call force,CFG_STM32MP13_CLK,y) 73$(call force,CFG_STM32MP15_CLK,n) 74CFG_STM32MP_OPP_COUNT ?= 2 75else 76$(call force,CFG_STM32MP15,y) 77$(call force,CFG_STM32MP15_CLK,y) 78endif 79 80ifneq ($(filter $(CFG_EMBED_DTB_SOURCE_FILE),$(flavorlist-512M)),) 81CFG_TZDRAM_START ?= 0xde000000 82CFG_DRAM_SIZE ?= 0x20000000 83endif 84 85CFG_DRAM_BASE ?= 0xc0000000 86CFG_DRAM_SIZE ?= 0x40000000 87CFG_TZSRAM_START ?= 0x2ffc0000 88CFG_TZSRAM_SIZE ?= 0x0003f000 89CFG_STM32MP1_SCMI_SHM_BASE ?= 0x2ffff000 90CFG_STM32MP1_SCMI_SHM_SIZE ?= 0x00001000 91ifeq ($(CFG_STM32MP15),y) 92CFG_TZDRAM_START ?= 0xfe000000 93CFG_TZDRAM_SIZE ?= 0x01e00000 94else 95CFG_TZDRAM_SIZE ?= 0x02000000 96CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) + $(CFG_DRAM_SIZE) - $(CFG_TZDRAM_SIZE)) 97endif #CFG_STM32MP15 98 99CFG_STM32_BSEC ?= y 100CFG_STM32_CRYP ?= y 101CFG_STM32_ETZPC ?= y 102CFG_STM32_GPIO ?= y 103CFG_STM32_I2C ?= y 104CFG_STM32_IWDG ?= y 105CFG_STM32_RNG ?= y 106CFG_STM32_RSTCTRL ?= y 107CFG_STM32_TAMP ?= y 108CFG_STM32_UART ?= y 109CFG_STPMIC1 ?= y 110CFG_TZC400 ?= y 111 112ifeq ($(CFG_STPMIC1),y) 113$(call force,CFG_STM32_I2C,y) 114$(call force,CFG_STM32_GPIO,y) 115endif 116 117# if any crypto driver is enabled, enable the crypto-framework layer 118ifeq ($(call cfg-one-enabled, CFG_STM32_CRYP),y) 119$(call force,CFG_STM32_CRYPTO_DRIVER,y) 120endif 121 122CFG_DRIVERS_RSTCTRL ?= $(CFG_STM32_RSTCTRL) 123$(eval $(call cfg-depends-all,CFG_STM32_RSTCTRL,CFG_DRIVERS_RSTCTRL)) 124 125CFG_WDT ?= $(CFG_STM32_IWDG) 126 127# Platform specific configuration 128CFG_STM32MP_PANIC_ON_TZC_PERM_VIOLATION ?= y 129 130# SiP/OEM service for non-secure world 131CFG_STM32_BSEC_SIP ?= y 132CFG_STM32MP1_SCMI_SIP ?= n 133ifeq ($(CFG_STM32MP1_SCMI_SIP),y) 134$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_STM32MP1_SCMI_SIP) 135$(call force,CFG_SCMI_MSG_SMT,y,Mandated by CFG_STM32MP1_SCMI_SIP) 136$(call force,CFG_SCMI_MSG_SMT_FASTCALL_ENTRY,y,Mandated by CFG_STM32MP1_SCMI_SIP) 137endif 138 139# Default enable SCMI PTA support 140CFG_SCMI_PTA ?= y 141ifeq ($(CFG_SCMI_PTA),y) 142$(call force,CFG_SCMI_MSG_DRIVERS,y,Mandated by CFG_SCMI_PTA) 143$(call force,CFG_SCMI_MSG_SMT_THREAD_ENTRY,y,Mandated by CFG_SCMI_PTA) 144CFG_SCMI_MSG_SHM_MSG ?= y 145CFG_SCMI_MSG_SMT ?= y 146endif 147 148CFG_SCMI_MSG_DRIVERS ?= n 149ifeq ($(CFG_SCMI_MSG_DRIVERS),y) 150$(call force,CFG_SCMI_MSG_CLOCK,y) 151$(call force,CFG_SCMI_MSG_RESET_DOMAIN,y) 152CFG_SCMI_MSG_SHM_MSG ?= y 153CFG_SCMI_MSG_SMT ?= y 154CFG_SCMI_MSG_SMT_THREAD_ENTRY ?= y 155$(call force,CFG_SCMI_MSG_VOLTAGE_DOMAIN,y) 156endif 157 158# Provision enough threads to pass xtest 159ifneq (,$(filter y,$(CFG_SCMI_PTA) $(CFG_STM32MP1_SCMI_SIP))) 160ifeq ($(CFG_WITH_PAGER),y) 161CFG_NUM_THREADS ?= 3 162else 163CFG_NUM_THREADS ?= 10 164endif 165endif 166 167# Default enable some test facitilites 168CFG_ENABLE_EMBEDDED_TESTS ?= y 169CFG_WITH_STATS ?= y 170 171# Enable to allow debug 172CFG_STM32_BSEC_WRITE ?= $(CFG_TEE_CORE_DEBUG) 173 174# Default disable some support for pager memory size constraint 175ifeq ($(CFG_WITH_PAGER),y) 176CFG_TEE_CORE_DEBUG ?= n 177CFG_UNWIND ?= n 178CFG_LOCKDEP ?= n 179CFG_TA_BGET_TEST ?= n 180# Default disable early TA compression to support a smaller HEAP size 181CFG_EARLY_TA_COMPRESS ?= n 182CFG_CORE_HEAP_SIZE ?= 49152 183endif 184 185# Non-secure UART and GPIO/pinctrl for the output console 186CFG_WITH_NSEC_GPIOS ?= y 187CFG_WITH_NSEC_UARTS ?= y 188# UART instance used for early console (0 disables early console) 189CFG_STM32_EARLY_CONSOLE_UART ?= 4 190