xref: /optee_os/core/arch/arm/plat-imx/conf.mk (revision ef3bc69c72b8d46493eab724eab6e018423088e1)
1PLATFORM_FLAVOR ?= mx6ulevk
2
3# Get SoC associated with the PLATFORM_FLAVOR
4mx6ul-flavorlist = \
5	mx6ulevk \
6	mx6ul9x9evk \
7	mx6ulccimx6ulsbcpro \
8	mx6ulccbv2 \
9
10mx6ull-flavorlist = \
11	mx6ullevk \
12	mx6ulzevk \
13
14mx6q-flavorlist = \
15	mx6qsabrelite \
16	mx6qsabreauto \
17	mx6qsabresd \
18	mx6qhmbedge \
19	mx6qapalis \
20
21mx6qp-flavorlist = \
22	mx6qpsabreauto \
23	mx6qpsabresd \
24
25mx6sl-flavorlist = \
26	mx6slevk
27
28mx6sll-flavorlist = \
29	mx6sllevk
30
31mx6sx-flavorlist = \
32	mx6sxsabreauto \
33	mx6sxsabresd \
34	mx6sxudooneofull \
35
36mx6d-flavorlist = \
37	mx6dhmbedge \
38	mx6dapalis \
39
40mx6dl-flavorlist = \
41	mx6dlsabreauto \
42	mx6dlsabresd \
43	mx6dlhmbedge \
44
45mx6s-flavorlist = \
46	mx6shmbedge \
47	mx6solosabresd \
48	mx6solosabreauto \
49
50mx7d-flavorlist = \
51	mx7dsabresd \
52	mx7dpico_mbl \
53	mx7dclsom \
54
55mx7s-flavorlist = \
56	mx7swarp7 \
57	mx7swarp7_mbl \
58
59mx7ulp-flavorlist = \
60	mx7ulpevk
61
62mx8mq-flavorlist = \
63	mx8mqevk
64
65mx8mm-flavorlist = \
66	mx8mmevk \
67	mx8mm_cl_iot_gate
68
69mx8mn-flavorlist = \
70	mx8mnevk
71
72mx8mp-flavorlist = \
73	mx8mpevk \
74	mx8mp_rsb3720_6g
75
76mx8qm-flavorlist = \
77	mx8qmmek \
78
79mx8qx-flavorlist = \
80	mx8qxpmek \
81	mx8dxmek \
82
83mx8dxl-flavorlist = \
84	mx8dxlevk \
85
86mx8ulp-flavorlist = \
87	mx8ulpevk \
88
89mx93-flavorlist = \
90	mx93evk \
91
92mx95-flavorlist = \
93	mx95evk \
94
95mx91-flavorlist = \
96	mx91evk \
97
98ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6ul-flavorlist)))
99$(call force,CFG_MX6,y)
100$(call force,CFG_MX6UL,y)
101$(call force,CFG_TEE_CORE_NB_CORE,1)
102$(call force,CFG_TZC380,y)
103include core/arch/arm/cpu/cortex-a7.mk
104else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6ull-flavorlist)))
105$(call force,CFG_MX6,y)
106$(call force,CFG_MX6ULL,y)
107$(call force,CFG_TEE_CORE_NB_CORE,1)
108$(call force,CFG_TZC380,y)
109$(call force,CFG_IMX_CAAM,n)
110$(call force,CFG_NXP_CAAM,n)
111$(call force,CFG_IMX_DCP,y)
112include core/arch/arm/cpu/cortex-a7.mk
113else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6q-flavorlist)))
114$(call force,CFG_MX6,y)
115$(call force,CFG_MX6Q,y)
116$(call force,CFG_TEE_CORE_NB_CORE,4)
117$(call force,CFG_TZC380,y)
118else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6qp-flavorlist)))
119$(call force,CFG_MX6,y)
120$(call force,CFG_MX6QP,y)
121$(call force,CFG_TEE_CORE_NB_CORE,4)
122else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6d-flavorlist)))
123$(call force,CFG_MX6,y)
124$(call force,CFG_MX6D,y)
125$(call force,CFG_TEE_CORE_NB_CORE,2)
126$(call force,CFG_TZC380,y)
127else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6dl-flavorlist)))
128$(call force,CFG_MX6,y)
129$(call force,CFG_MX6DL,y)
130$(call force,CFG_TEE_CORE_NB_CORE,2)
131$(call force,CFG_TZC380,y)
132else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6s-flavorlist)))
133$(call force,CFG_MX6,y)
134$(call force,CFG_MX6S,y)
135$(call force,CFG_TEE_CORE_NB_CORE,1)
136else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sl-flavorlist)))
137$(call force,CFG_MX6,y)
138$(call force,CFG_MX6SL,y)
139$(call force,CFG_TEE_CORE_NB_CORE,1)
140$(call force,CFG_IMX_CAAM,n)
141$(call force,CFG_NXP_CAAM,n)
142$(call force,CFG_IMX_DCP,y)
143else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sll-flavorlist)))
144$(call force,CFG_MX6,y)
145$(call force,CFG_MX6SLL,y)
146$(call force,CFG_TEE_CORE_NB_CORE,1)
147$(call force,CFG_IMX_CAAM,n)
148$(call force,CFG_NXP_CAAM,n)
149$(call force,CFG_IMX_DCP,y)
150$(call force,CFG_NO_SMP,y)
151else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx6sx-flavorlist)))
152$(call force,CFG_MX6,y)
153$(call force,CFG_MX6SX,y)
154$(call force,CFG_TEE_CORE_NB_CORE,1)
155else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7s-flavorlist)))
156$(call force,CFG_MX7,y)
157$(call force,CFG_TEE_CORE_NB_CORE,1)
158include core/arch/arm/cpu/cortex-a7.mk
159else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7d-flavorlist)))
160$(call force,CFG_MX7,y)
161$(call force,CFG_TEE_CORE_NB_CORE,2)
162include core/arch/arm/cpu/cortex-a7.mk
163else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx7ulp-flavorlist)))
164$(call force,CFG_MX7ULP,y)
165$(call force,CFG_TEE_CORE_NB_CORE,1)
166$(call force,CFG_TZC380,n)
167$(call force,CFG_IMX_CSU,n)
168include core/arch/arm/cpu/cortex-a7.mk
169else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mq-flavorlist)))
170$(call force,CFG_MX8MQ,y)
171$(call force,CFG_MX8M,y)
172$(call force,CFG_ARM64_core,y)
173$(call force,CFG_TZC380,y)
174CFG_DRAM_BASE ?= 0x40000000
175CFG_TEE_CORE_NB_CORE ?= 4
176else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mm-flavorlist)))
177$(call force,CFG_MX8MM,y)
178$(call force,CFG_MX8M,y)
179$(call force,CFG_ARM64_core,y)
180$(call force,CFG_TZC380,y)
181CFG_DRAM_BASE ?= 0x40000000
182CFG_TEE_CORE_NB_CORE ?= 4
183else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mn-flavorlist)))
184$(call force,CFG_MX8MN,y)
185$(call force,CFG_MX8M,y)
186$(call force,CFG_ARM64_core,y)
187$(call force,CFG_TZC380,y)
188CFG_DRAM_BASE ?= 0x40000000
189CFG_TEE_CORE_NB_CORE ?= 4
190else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8mp-flavorlist)))
191$(call force,CFG_MX8MP,y)
192$(call force,CFG_MX8M,y)
193$(call force,CFG_ARM64_core,y)
194$(call force,CFG_TZC380,y)
195CFG_DRAM_BASE ?= 0x40000000
196CFG_TEE_CORE_NB_CORE ?= 4
197else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8qm-flavorlist)))
198$(call force,CFG_MX8QM,y)
199$(call force,CFG_ARM64_core,y)
200$(call force,CFG_IMX_SNVS,n)
201CFG_IMX_LPUART ?= y
202CFG_DRAM_BASE ?= 0x80000000
203CFG_TEE_CORE_NB_CORE ?= 6
204$(call force,CFG_IMX_OCOTP,n)
205else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8qx-flavorlist)))
206$(call force,CFG_MX8QX,y)
207$(call force,CFG_ARM64_core,y)
208$(call force,CFG_IMX_SNVS,n)
209CFG_IMX_LPUART ?= y
210CFG_DRAM_BASE ?= 0x80000000
211CFG_TEE_CORE_NB_CORE ?= 4
212$(call force,CFG_IMX_OCOTP,n)
213else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8dxl-flavorlist)))
214$(call force,CFG_MX8DXL,y)
215$(call force,CFG_ARM64_core,y)
216$(call force,CFG_IMX_SNVS,n)
217CFG_IMX_LPUART ?= y
218CFG_DRAM_BASE ?= 0x80000000
219$(call force,CFG_TEE_CORE_NB_CORE,2)
220$(call force,CFG_IMX_OCOTP,n)
221else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx8ulp-flavorlist)))
222$(call force,CFG_MX8ULP,y)
223$(call force,CFG_ARM64_core,y)
224CFG_IMX_LPUART ?= y
225CFG_DRAM_BASE ?= 0x80000000
226CFG_TEE_CORE_NB_CORE ?= 2
227$(call force,CFG_NXP_SNVS,n)
228$(call force,CFG_IMX_OCOTP,n)
229CFG_IMX_MU ?= y
230CFG_IMX_ELE ?= n
231else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx93-flavorlist)))
232$(call force,CFG_MX93,y)
233$(call force,CFG_ARM64_core,y)
234CFG_IMX_LPUART ?= y
235CFG_DRAM_BASE ?= 0x80000000
236CFG_TEE_CORE_NB_CORE ?= 2
237$(call force,CFG_NXP_SNVS,n)
238$(call force,CFG_IMX_OCOTP,n)
239$(call force,CFG_TZC380,n)
240$(call force,CFG_CRYPTO_DRIVER,n)
241$(call force,CFG_NXP_CAAM,n)
242CFG_IMX_MU ?= y
243CFG_IMX_ELE ?= n
244else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx95-flavorlist)))
245$(call force,CFG_MX95,y)
246$(call force,CFG_ARM64_core,y)
247CFG_IMX_LPUART ?= y
248CFG_DRAM_BASE ?= 0x80000000
249CFG_TEE_CORE_NB_CORE ?= 6
250$(call force,CFG_NXP_SNVS,n)
251$(call force,CFG_IMX_OCOTP,n)
252$(call force,CFG_TZC380,n)
253$(call force,CFG_NXP_CAAM,n)
254else ifneq (,$(filter $(PLATFORM_FLAVOR),$(mx91-flavorlist)))
255$(call force,CFG_MX91,y)
256$(call force,CFG_ARM64_core,y)
257CFG_IMX_LPUART ?= y
258CFG_DRAM_BASE ?= 0x80000000
259CFG_TEE_CORE_NB_CORE ?= 1
260$(call force,CFG_NXP_SNVS,n)
261$(call force,CFG_IMX_OCOTP,n)
262$(call force,CFG_TZC380,n)
263$(call force,CFG_NXP_CAAM,n)
264CFG_IMX_MU ?= y
265CFG_IMX_ELE ?= n
266else
267$(error Unsupported PLATFORM_FLAVOR "$(PLATFORM_FLAVOR)")
268endif
269
270ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dsabresd))
271CFG_DDR_SIZE ?= 0x40000000
272CFG_NS_ENTRY_ADDR ?= 0x80800000
273CFG_IMX_WDOG_EXT_RESET ?= y
274endif
275
276ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dclsom))
277CFG_DDR_SIZE ?= 0x40000000
278CFG_UART_BASE ?= UART1_BASE
279CFG_IMX_WDOG_EXT_RESET ?= y
280endif
281
282ifneq (,$(filter $(PLATFORM_FLAVOR),mx7dpico_mbl))
283CFG_DDR_SIZE ?= 0x20000000
284CFG_NS_ENTRY_ADDR ?= 0x87800000
285CFG_DT_ADDR ?= 0x83100000
286CFG_UART_BASE ?= UART5_BASE
287CFG_BOOT_SECONDARY_REQUEST ?= n
288CFG_EXTERNAL_DTB_OVERLAY ?= y
289CFG_IMX_WDOG_EXT_RESET ?= y
290endif
291
292ifneq (,$(filter $(PLATFORM_FLAVOR),mx7swarp7))
293CFG_DDR_SIZE ?= 0x20000000
294CFG_NS_ENTRY_ADDR ?= 0x80800000
295CFG_BOOT_SECONDARY_REQUEST ?= n
296endif
297
298ifneq (,$(filter $(PLATFORM_FLAVOR),mx7swarp7_mbl))
299CFG_DDR_SIZE ?= 0x20000000
300CFG_NS_ENTRY_ADDR ?= 0x87800000
301CFG_DT_ADDR ?= 0x83100000
302CFG_BOOT_SECONDARY_REQUEST ?= n
303CFG_EXTERNAL_DTB_OVERLAY = y
304CFG_IMX_WDOG_EXT_RESET = y
305endif
306
307ifneq (,$(filter $(PLATFORM_FLAVOR),mx7ulpevk))
308CFG_DDR_SIZE ?= 0x40000000
309CFG_NS_ENTRY_ADDR ?= 0x60800000
310CFG_UART_BASE ?= UART4_BASE
311endif
312
313ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qpsabresd mx6qsabresd mx6dlsabresd \
314	mx6dlsabrelite mx6dhmbedge mx6dlhmbedge mx6solosabresd \
315	mx6dapalis mx6qapalis))
316CFG_DDR_SIZE ?= 0x40000000
317CFG_NS_ENTRY_ADDR ?= 0x12000000
318endif
319
320ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qpsabreauto mx6qsabreauto \
321	mx6dlsabreauto mx6solosabreauto))
322CFG_DDR_SIZE ?= 0x80000000
323CFG_NS_ENTRY_ADDR ?= 0x12000000
324CFG_UART_BASE ?= UART4_BASE
325endif
326
327ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qhmbedge))
328CFG_DDR_SIZE ?= 0x80000000
329CFG_UART_BASE ?= UART1_BASE
330endif
331
332ifneq (,$(filter $(PLATFORM_FLAVOR),mx6shmbedge))
333CFG_DDR_SIZE ?= 0x40000000
334CFG_NS_ENTRY_ADDR ?= 0x12000000
335endif
336
337ifneq (,$(filter $(PLATFORM_FLAVOR),mx6qsabrelite mx6dlsabrelite))
338CFG_DDR_SIZE ?= 0x40000000
339CFG_NS_ENTRY_ADDR ?= 0x12000000
340CFG_UART_BASE ?= UART2_BASE
341endif
342
343ifneq (,$(filter $(PLATFORM_FLAVOR),mx6slevk))
344CFG_NS_ENTRY_ADDR ?= 0x80800000
345CFG_DDR_SIZE ?= 0x40000000
346endif
347
348ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sllevk))
349CFG_NS_ENTRY_ADDR ?= 0x80800000
350CFG_DDR_SIZE ?= 0x80000000
351endif
352
353ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sxsabreauto))
354CFG_DDR_SIZE ?= 0x80000000
355CFG_NS_ENTRY_ADDR ?= 0x80800000
356endif
357
358ifneq (,$(filter $(PLATFORM_FLAVOR),mx6sxsabresd))
359CFG_DDR_SIZE ?= 0x40000000
360CFG_NS_ENTRY_ADDR ?= 0x80800000
361endif
362
363ifeq ($(PLATFORM_FLAVOR), mx6sxudooneofull)
364CFG_DDR_SIZE ?= 0x40000000
365CFG_UART_BASE ?= UART1_BASE
366endif
367
368ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulevk mx6ullevk mx6ulzevk))
369CFG_DDR_SIZE ?= 0x20000000
370CFG_NS_ENTRY_ADDR ?= 0x80800000
371endif
372
373ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulccimx6ulsbcpro))
374CFG_DDR_SIZE ?= 0x10000000
375CFG_NS_ENTRY_ADDR ?= 0x80800000
376CFG_UART_BASE ?= UART5_BASE
377endif
378
379ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ul9x9evk))
380CFG_DDR_SIZE ?= 0x10000000
381CFG_NS_ENTRY_ADDR ?= 0x80800000
382endif
383
384ifneq (,$(filter $(PLATFORM_FLAVOR),mx6ulccbv2))
385CFG_DDR_SIZE ?= 0x10000000
386CFG_UART_BASE ?= UART7_BASE
387endif
388
389ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mqevk))
390CFG_DDR_SIZE ?= 0xc0000000
391CFG_UART_BASE ?= UART1_BASE
392endif
393
394ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mmevk))
395CFG_DDR_SIZE ?= 0x80000000
396CFG_UART_BASE ?= UART2_BASE
397endif
398
399ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mm_cl_iot_gate))
400CFG_DDR_SIZE ?= 0x40000000
401CFG_UART_BASE ?= UART3_BASE
402CFG_NSEC_DDR_1_BASE ?= 0x80000000UL
403CFG_NSEC_DDR_1_SIZE ?= 0x40000000UL
404endif
405
406ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mnevk))
407CFG_DDR_SIZE ?= 0x80000000
408CFG_UART_BASE ?= UART2_BASE
409endif
410
411ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mpevk))
412CFG_DDR_SIZE ?= UL(0x180000000)
413CFG_UART_BASE ?= UART2_BASE
414$(call force,CFG_CORE_LARGE_PHYS_ADDR,y)
415$(call force,CFG_CORE_ARM64_PA_BITS,36)
416endif
417
418ifneq (,$(filter $(PLATFORM_FLAVOR),mx8mp_rsb3720_6g))
419CFG_DDR_SIZE ?= UL(0x180000000)
420CFG_UART_BASE ?= UART3_BASE
421CFG_TZDRAM_START ?= 0x56000000
422$(call force,CFG_CORE_LARGE_PHYS_ADDR,y)
423$(call force,CFG_CORE_ARM64_PA_BITS,36)
424endif
425
426ifneq (,$(filter $(PLATFORM_FLAVOR),mx8qxpmek mx8qmmek))
427CFG_DDR_SIZE ?= 0x80000000
428CFG_UART_BASE ?= UART0_BASE
429CFG_NSEC_DDR_1_BASE ?= 0x880000000UL
430CFG_NSEC_DDR_1_SIZE  ?= 0x380000000UL
431CFG_CORE_ARM64_PA_BITS ?= 40
432endif
433
434ifneq (,$(filter $(PLATFORM_FLAVOR),mx8dxmek))
435CFG_DDR_SIZE ?= 0x40000000
436CFG_UART_BASE ?= UART0_BASE
437$(call force,CFG_MX8DX,y)
438endif
439
440ifneq (,$(filter $(PLATFORM_FLAVOR),mx8dxlevk))
441CFG_DDR_SIZE ?= 0x40000000
442CFG_UART_BASE ?= UART0_BASE
443CFG_NSEC_DDR_1_BASE ?= 0x800000000UL
444CFG_NSEC_DDR_1_SIZE ?= 0x400000000UL
445CFG_CORE_ARM64_PA_BITS ?= 40
446endif
447
448ifneq (,$(filter $(PLATFORM_FLAVOR),mx8ulpevk))
449CFG_DDR_SIZE ?= 0x80000000
450CFG_UART_BASE ?= UART5_BASE
451endif
452
453ifneq (,$(filter $(PLATFORM_FLAVOR),mx93evk mx91evk))
454CFG_DDR_SIZE ?= 0x80000000
455CFG_UART_BASE ?= UART1_BASE
456endif
457
458ifneq (,$(filter $(PLATFORM_FLAVOR),mx95evk))
459CFG_DDR_SIZE ?= 0x80000000
460CFG_UART_BASE ?= UART1_BASE
461CFG_NSEC_DDR_1_BASE ?= 0x100000000UL
462CFG_NSEC_DDR_1_SIZE ?= 0x380000000UL
463CFG_CORE_ARM64_PA_BITS ?= 40
464endif
465
466# i.MX6 Solo/SL/SoloX/DualLite/Dual/Quad specific config
467ifeq ($(filter y, $(CFG_MX6QP) $(CFG_MX6Q) $(CFG_MX6D) $(CFG_MX6DL) $(CFG_MX6S) \
468	$(CFG_MX6SL) $(CFG_MX6SLL) $(CFG_MX6SX)), y)
469include core/arch/arm/cpu/cortex-a9.mk
470
471$(call force,CFG_PL310,y)
472
473CFG_PL310_LOCKED ?= y
474CFG_ENABLE_SCTLR_RR ?= y
475CFG_IMX_SCU ?= y
476endif
477
478ifeq ($(filter y, $(CFG_MX6QP) $(CFG_MX6Q) $(CFG_MX6D) $(CFG_MX6DL) $(CFG_MX6S)), y)
479CFG_DRAM_BASE ?= 0x10000000
480endif
481
482ifneq (,$(filter y, $(CFG_MX6UL) $(CFG_MX6ULL) $(CFG_MX6SL) $(CFG_MX6SLL) \
483	$(CFG_MX6SX)))
484CFG_DRAM_BASE ?= 0x80000000
485endif
486
487ifeq ($(filter y, $(CFG_MX7)), y)
488CFG_INIT_CNTVOFF ?= y
489CFG_DRAM_BASE ?= 0x80000000
490endif
491
492ifeq ($(filter y, $(CFG_MX7ULP)), y)
493CFG_INIT_CNTVOFF ?= y
494CFG_DRAM_BASE ?= UL(0x60000000)
495$(call force,CFG_IMX_LPUART,y)
496$(call force,CFG_BOOT_SECONDARY_REQUEST,n)
497endif
498
499ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX7ULP)))
500$(call force,CFG_GIC,y)
501
502CFG_BOOT_SECONDARY_REQUEST ?= y
503CFG_DT ?= y
504CFG_DTB_MAX_SIZE ?= 0x20000
505CFG_PAGEABLE_ADDR ?= 0
506CFG_PSCI_ARM32 ?= y
507CFG_SECURE_TIME_SOURCE_REE ?= y
508CFG_UART_BASE ?= UART1_BASE
509endif
510
511ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX8M)))
512$(call force,CFG_IMX_UART,y)
513CFG_IMX_SNVS ?= y
514endif
515
516ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7)))
517CFG_IMX_CSU ?= y
518endif
519
520ifeq ($(filter y, $(CFG_PSCI_ARM32)), y)
521CFG_HWSUPP_MEM_PERM_WXN = n
522CFG_IMX_WDOG ?= y
523endif
524
525ifeq ($(CFG_ARM64_core),y)
526# arm-v8 platforms
527include core/arch/arm/cpu/cortex-armv8-0.mk
528$(call force,CFG_ARM_GICV3,y)
529$(call force,CFG_GIC,y)
530$(call force,CFG_WITH_ARM_TRUSTED_FW,y)
531$(call force,CFG_SECURE_TIME_SOURCE_CNTPCT,y)
532
533CFG_CRYPTO_WITH_CE ?= y
534
535supported-ta-targets = ta_arm64
536endif
537
538CFG_TZDRAM_SIZE ?= 0x01e00000
539CFG_SHMEM_SIZE ?= 0x00200000
540CFG_TZDRAM_START ?= ($(CFG_DRAM_BASE) - $(CFG_TZDRAM_SIZE) - $(CFG_SHMEM_SIZE) + $(CFG_DDR_SIZE))
541CFG_SHMEM_START ?= ($(CFG_TZDRAM_START) + $(CFG_TZDRAM_SIZE))
542
543# Enable embedded tests by default
544CFG_ENABLE_EMBEDDED_TESTS ?= y
545CFG_ATTESTATION_PTA ?= y
546
547# Set default heap size for imx platforms to 128k
548CFG_CORE_HEAP_SIZE ?= 131072
549
550CFG_CRYPTO_SIZE_OPTIMIZATION ?= n
551CFG_MMAP_REGIONS ?= 24
552
553# SE05X and OCOTP both implement tee_otp_get_die_id()
554ifeq ($(CFG_NXP_SE05X),y)
555$(call force,CFG_IMX_OCOTP,n)
556endif
557CFG_IMX_OCOTP ?= y
558CFG_IMX_DIGPROG ?= y
559CFG_PKCS11_TA ?= y
560CFG_CORE_HUK_SUBKEY_COMPAT_USE_OTP_DIE_ID ?= y
561
562# Almost all platforms include CAAM HW Modules, except the
563# ones forced to be disabled
564CFG_NXP_CAAM ?= n
565
566ifeq ($(CFG_NXP_CAAM),y)
567ifeq ($(filter y, $(CFG_MX8QM) $(CFG_MX8QX) $(CFG_MX8DXL)), y)
568CFG_IMX_SC ?= y
569CFG_IMX_MU ?= y
570endif
571
572else
573
574ifneq (,$(filter y, $(CFG_MX6) $(CFG_MX7) $(CFG_MX7ULP)))
575CFG_IMX_CAAM ?= y
576endif
577
578endif
579