1 /* 2 * Copyright (c) 2016, Linaro Limited 3 * Copyright (c) 2014, STMicroelectronics International N.V. 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions are met: 8 * 9 * 1. Redistributions of source code must retain the above copyright notice, 10 * this list of conditions and the following disclaimer. 11 * 12 * 2. Redistributions in binary form must reproduce the above copyright notice, 13 * this list of conditions and the following disclaimer in the documentation 14 * and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 20 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 * POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29 #include <arm.h> 30 #include <assert.h> 31 #include <io.h> 32 #include <keep.h> 33 #include <kernel/abort.h> 34 #include <kernel/panic.h> 35 #include <kernel/spinlock.h> 36 #include <kernel/tee_misc.h> 37 #include <kernel/tee_ta_manager.h> 38 #include <kernel/thread.h> 39 #include <kernel/tlb_helpers.h> 40 #include <mm/core_memprot.h> 41 #include <mm/tee_mm.h> 42 #include <mm/tee_pager.h> 43 #include <stdlib.h> 44 #include <sys/queue.h> 45 #include <tee_api_defines.h> 46 #include <tee/tee_cryp_provider.h> 47 #include <trace.h> 48 #include <types_ext.h> 49 #include <utee_defines.h> 50 #include <util.h> 51 52 #include "pager_private.h" 53 54 #define PAGER_AE_KEY_BITS 256 55 56 struct pager_rw_pstate { 57 uint64_t iv; 58 uint8_t tag[PAGER_AES_GCM_TAG_LEN]; 59 }; 60 61 enum area_type { 62 AREA_TYPE_RO, 63 AREA_TYPE_RW, 64 AREA_TYPE_LOCK, 65 }; 66 67 struct tee_pager_area { 68 union { 69 const uint8_t *hashes; 70 struct pager_rw_pstate *rwp; 71 } u; 72 uint8_t *store; 73 enum area_type type; 74 uint32_t flags; 75 vaddr_t base; 76 size_t size; 77 struct pgt *pgt; 78 TAILQ_ENTRY(tee_pager_area) link; 79 }; 80 81 TAILQ_HEAD(tee_pager_area_head, tee_pager_area); 82 83 static struct tee_pager_area_head tee_pager_area_head = 84 TAILQ_HEAD_INITIALIZER(tee_pager_area_head); 85 86 #define INVALID_PGIDX UINT_MAX 87 88 /* 89 * struct tee_pager_pmem - Represents a physical page used for paging. 90 * 91 * @pgidx an index of the entry in area->ti. 92 * @va_alias Virtual address where the physical page always is aliased. 93 * Used during remapping of the page when the content need to 94 * be updated before it's available at the new location. 95 * @area a pointer to the pager area 96 */ 97 struct tee_pager_pmem { 98 unsigned pgidx; 99 void *va_alias; 100 struct tee_pager_area *area; 101 TAILQ_ENTRY(tee_pager_pmem) link; 102 }; 103 104 /* The list of physical pages. The first page in the list is the oldest */ 105 TAILQ_HEAD(tee_pager_pmem_head, tee_pager_pmem); 106 107 static struct tee_pager_pmem_head tee_pager_pmem_head = 108 TAILQ_HEAD_INITIALIZER(tee_pager_pmem_head); 109 110 static struct tee_pager_pmem_head tee_pager_lock_pmem_head = 111 TAILQ_HEAD_INITIALIZER(tee_pager_lock_pmem_head); 112 113 static uint8_t pager_ae_key[PAGER_AE_KEY_BITS / 8]; 114 115 /* number of pages hidden */ 116 #define TEE_PAGER_NHIDE (tee_pager_npages / 3) 117 118 /* Number of registered physical pages, used hiding pages. */ 119 static size_t tee_pager_npages; 120 121 #ifdef CFG_WITH_STATS 122 static struct tee_pager_stats pager_stats; 123 124 static inline void incr_ro_hits(void) 125 { 126 pager_stats.ro_hits++; 127 } 128 129 static inline void incr_rw_hits(void) 130 { 131 pager_stats.rw_hits++; 132 } 133 134 static inline void incr_hidden_hits(void) 135 { 136 pager_stats.hidden_hits++; 137 } 138 139 static inline void incr_zi_released(void) 140 { 141 pager_stats.zi_released++; 142 } 143 144 static inline void incr_npages_all(void) 145 { 146 pager_stats.npages_all++; 147 } 148 149 static inline void set_npages(void) 150 { 151 pager_stats.npages = tee_pager_npages; 152 } 153 154 void tee_pager_get_stats(struct tee_pager_stats *stats) 155 { 156 *stats = pager_stats; 157 158 pager_stats.hidden_hits = 0; 159 pager_stats.ro_hits = 0; 160 pager_stats.rw_hits = 0; 161 pager_stats.zi_released = 0; 162 } 163 164 #else /* CFG_WITH_STATS */ 165 static inline void incr_ro_hits(void) { } 166 static inline void incr_rw_hits(void) { } 167 static inline void incr_hidden_hits(void) { } 168 static inline void incr_zi_released(void) { } 169 static inline void incr_npages_all(void) { } 170 static inline void set_npages(void) { } 171 172 void tee_pager_get_stats(struct tee_pager_stats *stats) 173 { 174 memset(stats, 0, sizeof(struct tee_pager_stats)); 175 } 176 #endif /* CFG_WITH_STATS */ 177 178 static struct pgt pager_core_pgt; 179 struct core_mmu_table_info tee_pager_tbl_info; 180 static struct core_mmu_table_info pager_alias_tbl_info; 181 182 static unsigned pager_spinlock = SPINLOCK_UNLOCK; 183 184 /* Defines the range of the alias area */ 185 static tee_mm_entry_t *pager_alias_area; 186 /* 187 * Physical pages are added in a stack like fashion to the alias area, 188 * @pager_alias_next_free gives the address of next free entry if 189 * @pager_alias_next_free is != 0 190 */ 191 static uintptr_t pager_alias_next_free; 192 193 #ifdef CFG_TEE_CORE_DEBUG 194 #define pager_lock(ai) pager_lock_dldetect(__func__, __LINE__, ai) 195 196 static uint32_t pager_lock_dldetect(const char *func, const int line, 197 struct abort_info *ai) 198 { 199 uint32_t exceptions = thread_mask_exceptions(THREAD_EXCP_ALL); 200 unsigned int retries = 0; 201 unsigned int reminder = 0; 202 203 while (!cpu_spin_trylock(&pager_spinlock)) { 204 retries++; 205 if (!retries) { 206 /* wrapped, time to report */ 207 trace_printf(func, line, TRACE_ERROR, true, 208 "possible spinlock deadlock reminder %u", 209 reminder); 210 if (reminder < UINT_MAX) 211 reminder++; 212 if (ai) 213 abort_print(ai); 214 } 215 } 216 217 return exceptions; 218 } 219 #else 220 static uint32_t pager_lock(struct abort_info __unused *ai) 221 { 222 return cpu_spin_lock_xsave(&pager_spinlock); 223 } 224 #endif 225 226 static uint32_t pager_lock_check_stack(size_t stack_size) 227 { 228 if (stack_size) { 229 int8_t buf[stack_size]; 230 size_t n; 231 232 /* 233 * Make sure to touch all pages of the stack that we expect 234 * to use with this lock held. We need to take eventual 235 * page faults before the lock is taken or we'll deadlock 236 * the pager. The pages that are populated in this way will 237 * eventually be released at certain save transitions of 238 * the thread. 239 */ 240 for (n = 0; n < stack_size; n += SMALL_PAGE_SIZE) 241 write8(1, (vaddr_t)buf + n); 242 write8(1, (vaddr_t)buf + stack_size - 1); 243 } 244 245 return pager_lock(NULL); 246 } 247 248 static void pager_unlock(uint32_t exceptions) 249 { 250 cpu_spin_unlock_xrestore(&pager_spinlock, exceptions); 251 } 252 253 void *tee_pager_phys_to_virt(paddr_t pa) 254 { 255 struct core_mmu_table_info *ti = &tee_pager_tbl_info; 256 unsigned idx; 257 unsigned end_idx; 258 uint32_t a; 259 paddr_t p; 260 261 end_idx = core_mmu_va2idx(ti, CFG_TEE_RAM_START + 262 CFG_TEE_RAM_VA_SIZE); 263 /* Most addresses are mapped lineary, try that first if possible. */ 264 idx = core_mmu_va2idx(ti, pa); 265 if (idx >= core_mmu_va2idx(ti, CFG_TEE_RAM_START) && 266 idx < end_idx) { 267 core_mmu_get_entry(ti, idx, &p, &a); 268 if ((a & TEE_MATTR_VALID_BLOCK) && p == pa) 269 return (void *)core_mmu_idx2va(ti, idx); 270 } 271 272 for (idx = core_mmu_va2idx(ti, CFG_TEE_RAM_START); 273 idx < end_idx; idx++) { 274 core_mmu_get_entry(ti, idx, &p, &a); 275 if ((a & TEE_MATTR_VALID_BLOCK) && p == pa) 276 return (void *)core_mmu_idx2va(ti, idx); 277 } 278 279 return NULL; 280 } 281 282 bool tee_pager_get_table_info(vaddr_t va, struct core_mmu_table_info *ti) 283 { 284 if (va >= (CFG_TEE_LOAD_ADDR & ~CORE_MMU_PGDIR_MASK) && 285 va <= (CFG_TEE_LOAD_ADDR | CORE_MMU_PGDIR_MASK)) { 286 *ti = tee_pager_tbl_info; 287 return true; 288 } 289 290 return false; 291 } 292 293 static void set_alias_area(tee_mm_entry_t *mm) 294 { 295 struct core_mmu_table_info *ti = &pager_alias_tbl_info; 296 size_t tbl_va_size; 297 unsigned idx; 298 unsigned last_idx; 299 vaddr_t smem = tee_mm_get_smem(mm); 300 size_t nbytes = tee_mm_get_bytes(mm); 301 302 DMSG("0x%" PRIxVA " - 0x%" PRIxVA, smem, smem + nbytes); 303 304 if (pager_alias_area) 305 panic("null pager_alias_area"); 306 307 if (!ti->num_entries && !core_mmu_find_table(smem, UINT_MAX, ti)) 308 panic("Can't find translation table"); 309 310 if ((1 << ti->shift) != SMALL_PAGE_SIZE) 311 panic("Unsupported page size in translation table"); 312 313 tbl_va_size = (1 << ti->shift) * ti->num_entries; 314 if (!core_is_buffer_inside(smem, nbytes, 315 ti->va_base, tbl_va_size)) { 316 EMSG("area 0x%" PRIxVA " len 0x%zx doesn't fit it translation table 0x%" PRIxVA " len 0x%zx", 317 smem, nbytes, ti->va_base, tbl_va_size); 318 panic(); 319 } 320 321 if (smem & SMALL_PAGE_MASK || nbytes & SMALL_PAGE_MASK) 322 panic("invalid area alignment"); 323 324 pager_alias_area = mm; 325 pager_alias_next_free = smem; 326 327 /* Clear all mapping in the alias area */ 328 idx = core_mmu_va2idx(ti, smem); 329 last_idx = core_mmu_va2idx(ti, smem + nbytes); 330 for (; idx < last_idx; idx++) 331 core_mmu_set_entry(ti, idx, 0, 0); 332 333 tlbi_mva_range(smem, nbytes, SMALL_PAGE_SIZE); 334 } 335 336 static void generate_ae_key(void) 337 { 338 if (rng_generate(pager_ae_key, sizeof(pager_ae_key)) != TEE_SUCCESS) 339 panic("failed to generate random"); 340 } 341 342 static size_t tbl_usage_count(struct pgt *pgt) 343 { 344 size_t n; 345 paddr_t pa; 346 size_t usage = 0; 347 348 for (n = 0; n < tee_pager_tbl_info.num_entries; n++) { 349 core_mmu_get_entry_primitive(pgt->tbl, tee_pager_tbl_info.level, 350 n, &pa, NULL); 351 if (pa) 352 usage++; 353 } 354 return usage; 355 } 356 357 static void area_get_entry(struct tee_pager_area *area, size_t idx, 358 paddr_t *pa, uint32_t *attr) 359 { 360 assert(area->pgt); 361 assert(idx < tee_pager_tbl_info.num_entries); 362 core_mmu_get_entry_primitive(area->pgt->tbl, tee_pager_tbl_info.level, 363 idx, pa, attr); 364 } 365 366 static void area_set_entry(struct tee_pager_area *area, size_t idx, 367 paddr_t pa, uint32_t attr) 368 { 369 assert(area->pgt); 370 assert(idx < tee_pager_tbl_info.num_entries); 371 core_mmu_set_entry_primitive(area->pgt->tbl, tee_pager_tbl_info.level, 372 idx, pa, attr); 373 } 374 375 static size_t area_va2idx(struct tee_pager_area *area, vaddr_t va) 376 { 377 return (va - (area->base & ~CORE_MMU_PGDIR_MASK)) >> SMALL_PAGE_SHIFT; 378 } 379 380 static vaddr_t area_idx2va(struct tee_pager_area *area, size_t idx) 381 { 382 return (idx << SMALL_PAGE_SHIFT) + (area->base & ~CORE_MMU_PGDIR_MASK); 383 } 384 385 void tee_pager_early_init(void) 386 { 387 if (!core_mmu_find_table(CFG_TEE_RAM_START, UINT_MAX, 388 &tee_pager_tbl_info)) 389 panic("can't find mmu tables"); 390 391 if (tee_pager_tbl_info.shift != SMALL_PAGE_SHIFT) 392 panic("Unsupported page size in translation table"); 393 } 394 395 void tee_pager_init(tee_mm_entry_t *mm_alias) 396 { 397 set_alias_area(mm_alias); 398 generate_ae_key(); 399 } 400 401 static void *pager_add_alias_page(paddr_t pa) 402 { 403 unsigned idx; 404 struct core_mmu_table_info *ti = &pager_alias_tbl_info; 405 /* Alias pages mapped without write permission: runtime will care */ 406 uint32_t attr = TEE_MATTR_VALID_BLOCK | TEE_MATTR_GLOBAL | 407 (TEE_MATTR_CACHE_CACHED << TEE_MATTR_CACHE_SHIFT) | 408 TEE_MATTR_SECURE | TEE_MATTR_PR; 409 410 DMSG("0x%" PRIxPA, pa); 411 412 if (!pager_alias_next_free || !ti->num_entries) 413 panic("invalid alias entry"); 414 415 idx = core_mmu_va2idx(ti, pager_alias_next_free); 416 core_mmu_set_entry(ti, idx, pa, attr); 417 pgt_inc_used_entries(&pager_core_pgt); 418 pager_alias_next_free += SMALL_PAGE_SIZE; 419 if (pager_alias_next_free >= (tee_mm_get_smem(pager_alias_area) + 420 tee_mm_get_bytes(pager_alias_area))) 421 pager_alias_next_free = 0; 422 return (void *)core_mmu_idx2va(ti, idx); 423 } 424 425 static struct tee_pager_area *alloc_area(struct pgt *pgt, 426 vaddr_t base, size_t size, 427 uint32_t flags, const void *store, 428 const void *hashes) 429 { 430 struct tee_pager_area *area = calloc(1, sizeof(*area)); 431 enum area_type at; 432 tee_mm_entry_t *mm_store = NULL; 433 434 if (!area) 435 return NULL; 436 437 if (flags & (TEE_MATTR_PW | TEE_MATTR_UW)) { 438 if (flags & TEE_MATTR_LOCKED) { 439 at = AREA_TYPE_LOCK; 440 goto out; 441 } 442 mm_store = tee_mm_alloc(&tee_mm_sec_ddr, size); 443 if (!mm_store) 444 goto bad; 445 area->store = phys_to_virt(tee_mm_get_smem(mm_store), 446 MEM_AREA_TA_RAM); 447 if (!area->store) 448 goto bad; 449 area->u.rwp = calloc(size / SMALL_PAGE_SIZE, 450 sizeof(struct pager_rw_pstate)); 451 if (!area->u.rwp) 452 goto bad; 453 at = AREA_TYPE_RW; 454 } else { 455 area->store = (void *)store; 456 area->u.hashes = hashes; 457 at = AREA_TYPE_RO; 458 } 459 out: 460 area->pgt = pgt; 461 area->base = base; 462 area->size = size; 463 area->flags = flags; 464 area->type = at; 465 return area; 466 bad: 467 tee_mm_free(mm_store); 468 free(area->u.rwp); 469 free(area); 470 return NULL; 471 } 472 473 static void area_insert_tail(struct tee_pager_area *area) 474 { 475 uint32_t exceptions = pager_lock_check_stack(8); 476 477 TAILQ_INSERT_TAIL(&tee_pager_area_head, area, link); 478 479 pager_unlock(exceptions); 480 } 481 KEEP_PAGER(area_insert_tail); 482 483 void tee_pager_add_core_area(vaddr_t base, size_t size, uint32_t flags, 484 const void *store, const void *hashes) 485 { 486 struct tee_pager_area *area; 487 size_t tbl_va_size; 488 struct core_mmu_table_info *ti = &tee_pager_tbl_info; 489 490 DMSG("0x%" PRIxPTR " - 0x%" PRIxPTR " : flags 0x%x, store %p, hashes %p", 491 base, base + size, flags, store, hashes); 492 493 if (base & SMALL_PAGE_MASK || size & SMALL_PAGE_MASK || !size) { 494 EMSG("invalid pager area [%" PRIxVA " +0x%zx]", base, size); 495 panic(); 496 } 497 498 if (!(flags & TEE_MATTR_PW) && (!store || !hashes)) 499 panic("write pages cannot provide store or hashes"); 500 501 if ((flags & TEE_MATTR_PW) && (store || hashes)) 502 panic("non-write pages must provide store and hashes"); 503 504 if (!pager_core_pgt.tbl) { 505 pager_core_pgt.tbl = ti->table; 506 pgt_set_used_entries(&pager_core_pgt, 507 tbl_usage_count(&pager_core_pgt)); 508 } 509 510 tbl_va_size = (1 << ti->shift) * ti->num_entries; 511 if (!core_is_buffer_inside(base, size, ti->va_base, tbl_va_size)) { 512 DMSG("area 0x%" PRIxPTR " len 0x%zx doesn't fit it translation table 0x%" PRIxVA " len 0x%zx", 513 base, size, ti->va_base, tbl_va_size); 514 panic(); 515 } 516 517 area = alloc_area(&pager_core_pgt, base, size, flags, store, hashes); 518 if (!area) 519 panic(); 520 521 area_insert_tail(area); 522 } 523 524 static struct tee_pager_area *find_area(struct tee_pager_area_head *areas, 525 vaddr_t va) 526 { 527 struct tee_pager_area *area; 528 529 if (!areas) 530 return NULL; 531 532 TAILQ_FOREACH(area, areas, link) { 533 if (core_is_buffer_inside(va, 1, area->base, area->size)) 534 return area; 535 } 536 return NULL; 537 } 538 539 #ifdef CFG_PAGED_USER_TA 540 static struct tee_pager_area *find_uta_area(vaddr_t va) 541 { 542 struct tee_ta_ctx *ctx = thread_get_tsd()->ctx; 543 544 if (!ctx || !is_user_ta_ctx(ctx)) 545 return NULL; 546 return find_area(to_user_ta_ctx(ctx)->areas, va); 547 } 548 #else 549 static struct tee_pager_area *find_uta_area(vaddr_t va __unused) 550 { 551 return NULL; 552 } 553 #endif /*CFG_PAGED_USER_TA*/ 554 555 556 static uint32_t get_area_mattr(uint32_t area_flags) 557 { 558 uint32_t attr = TEE_MATTR_VALID_BLOCK | TEE_MATTR_SECURE | 559 TEE_MATTR_CACHE_CACHED << TEE_MATTR_CACHE_SHIFT | 560 (area_flags & (TEE_MATTR_PRWX | TEE_MATTR_URWX)); 561 562 if (!(area_flags & (TEE_MATTR_UR | TEE_MATTR_UX | TEE_MATTR_UW))) 563 attr |= TEE_MATTR_GLOBAL; 564 565 return attr; 566 } 567 568 static paddr_t get_pmem_pa(struct tee_pager_pmem *pmem) 569 { 570 paddr_t pa; 571 unsigned idx; 572 573 idx = core_mmu_va2idx(&pager_alias_tbl_info, (vaddr_t)pmem->va_alias); 574 core_mmu_get_entry(&pager_alias_tbl_info, idx, &pa, NULL); 575 return pa; 576 } 577 578 static bool decrypt_page(struct pager_rw_pstate *rwp, const void *src, 579 void *dst) 580 { 581 struct pager_aes_gcm_iv iv = { 582 { (vaddr_t)rwp, rwp->iv >> 32, rwp->iv } 583 }; 584 585 return pager_aes_gcm_decrypt(pager_ae_key, sizeof(pager_ae_key), 586 &iv, rwp->tag, src, dst, SMALL_PAGE_SIZE); 587 } 588 589 static void encrypt_page(struct pager_rw_pstate *rwp, void *src, void *dst) 590 { 591 struct pager_aes_gcm_iv iv; 592 593 assert((rwp->iv + 1) > rwp->iv); 594 rwp->iv++; 595 /* 596 * IV is constructed as recommended in section "8.2.1 Deterministic 597 * Construction" of "Recommendation for Block Cipher Modes of 598 * Operation: Galois/Counter Mode (GCM) and GMAC", 599 * http://csrc.nist.gov/publications/nistpubs/800-38D/SP-800-38D.pdf 600 */ 601 iv.iv[0] = (vaddr_t)rwp; 602 iv.iv[1] = rwp->iv >> 32; 603 iv.iv[2] = rwp->iv; 604 605 if (!pager_aes_gcm_encrypt(pager_ae_key, sizeof(pager_ae_key), 606 &iv, rwp->tag, 607 src, dst, SMALL_PAGE_SIZE)) 608 panic("gcm failed"); 609 } 610 611 static void tee_pager_load_page(struct tee_pager_area *area, vaddr_t page_va, 612 void *va_alias) 613 { 614 size_t idx = (page_va - area->base) >> SMALL_PAGE_SHIFT; 615 const void *stored_page = area->store + idx * SMALL_PAGE_SIZE; 616 struct core_mmu_table_info *ti; 617 uint32_t attr_alias; 618 paddr_t pa_alias; 619 unsigned int idx_alias; 620 621 /* Insure we are allowed to write to aliased virtual page */ 622 ti = &pager_alias_tbl_info; 623 idx_alias = core_mmu_va2idx(ti, (vaddr_t)va_alias); 624 core_mmu_get_entry(ti, idx_alias, &pa_alias, &attr_alias); 625 if (!(attr_alias & TEE_MATTR_PW)) { 626 attr_alias |= TEE_MATTR_PW; 627 core_mmu_set_entry(ti, idx_alias, pa_alias, attr_alias); 628 tlbi_mva_allasid((vaddr_t)va_alias); 629 } 630 631 switch (area->type) { 632 case AREA_TYPE_RO: 633 { 634 const void *hash = area->u.hashes + 635 idx * TEE_SHA256_HASH_SIZE; 636 637 memcpy(va_alias, stored_page, SMALL_PAGE_SIZE); 638 incr_ro_hits(); 639 640 if (hash_sha256_check(hash, va_alias, 641 SMALL_PAGE_SIZE) != TEE_SUCCESS) { 642 EMSG("PH 0x%" PRIxVA " failed", page_va); 643 panic(); 644 } 645 } 646 /* Forbid write to aliases for read-only (maybe exec) pages */ 647 attr_alias &= ~TEE_MATTR_PW; 648 core_mmu_set_entry(ti, idx_alias, pa_alias, attr_alias); 649 tlbi_mva_allasid((vaddr_t)va_alias); 650 break; 651 case AREA_TYPE_RW: 652 FMSG("Restore %p %#" PRIxVA " iv %#" PRIx64, 653 va_alias, page_va, area->u.rwp[idx].iv); 654 if (!area->u.rwp[idx].iv) 655 memset(va_alias, 0, SMALL_PAGE_SIZE); 656 else if (!decrypt_page(&area->u.rwp[idx], stored_page, 657 va_alias)) { 658 EMSG("PH 0x%" PRIxVA " failed", page_va); 659 panic(); 660 } 661 incr_rw_hits(); 662 break; 663 case AREA_TYPE_LOCK: 664 FMSG("Zero init %p %#" PRIxVA, va_alias, page_va); 665 memset(va_alias, 0, SMALL_PAGE_SIZE); 666 break; 667 default: 668 panic(); 669 } 670 } 671 672 static void tee_pager_save_page(struct tee_pager_pmem *pmem, uint32_t attr) 673 { 674 const uint32_t dirty_bits = TEE_MATTR_PW | TEE_MATTR_UW | 675 TEE_MATTR_HIDDEN_DIRTY_BLOCK; 676 677 if (pmem->area->type == AREA_TYPE_RW && (attr & dirty_bits)) { 678 size_t offs = pmem->area->base & CORE_MMU_PGDIR_MASK; 679 size_t idx = pmem->pgidx - (offs >> SMALL_PAGE_SHIFT); 680 void *stored_page = pmem->area->store + idx * SMALL_PAGE_SIZE; 681 682 assert(pmem->area->flags & (TEE_MATTR_PW | TEE_MATTR_UW)); 683 encrypt_page(&pmem->area->u.rwp[idx], pmem->va_alias, 684 stored_page); 685 FMSG("Saved %#" PRIxVA " iv %#" PRIx64, 686 pmem->area->base + idx * SMALL_PAGE_SIZE, 687 pmem->area->u.rwp[idx].iv); 688 } 689 } 690 691 #ifdef CFG_PAGED_USER_TA 692 static void free_area(struct tee_pager_area *area) 693 { 694 tee_mm_free(tee_mm_find(&tee_mm_sec_ddr, 695 virt_to_phys(area->store))); 696 if (area->type == AREA_TYPE_RW) 697 free(area->u.rwp); 698 free(area); 699 } 700 701 static bool pager_add_uta_area(struct user_ta_ctx *utc, vaddr_t base, 702 size_t size) 703 { 704 struct tee_pager_area *area; 705 uint32_t flags; 706 vaddr_t b = base; 707 size_t s = ROUNDUP(size, SMALL_PAGE_SIZE); 708 709 if (!utc->areas) { 710 utc->areas = malloc(sizeof(*utc->areas)); 711 if (!utc->areas) 712 return false; 713 TAILQ_INIT(utc->areas); 714 } 715 716 flags = TEE_MATTR_PRW | TEE_MATTR_URWX; 717 718 while (s) { 719 size_t s2; 720 721 if (find_area(utc->areas, b)) 722 return false; 723 724 s2 = MIN(CORE_MMU_PGDIR_SIZE - (b & CORE_MMU_PGDIR_MASK), s); 725 726 /* Table info will be set when the context is activated. */ 727 area = alloc_area(NULL, b, s2, flags, NULL, NULL); 728 if (!area) 729 return false; 730 TAILQ_INSERT_TAIL(utc->areas, area, link); 731 b += s2; 732 s -= s2; 733 } 734 735 return true; 736 } 737 738 bool tee_pager_add_uta_area(struct user_ta_ctx *utc, vaddr_t base, size_t size) 739 { 740 struct thread_specific_data *tsd = thread_get_tsd(); 741 struct tee_pager_area *area; 742 struct core_mmu_table_info dir_info = { NULL }; 743 744 if (&utc->ctx != tsd->ctx) { 745 /* 746 * Changes are to an utc that isn't active. Just add the 747 * areas page tables will be dealt with later. 748 */ 749 return pager_add_uta_area(utc, base, size); 750 } 751 752 /* 753 * Assign page tables before adding areas to be able to tell which 754 * are newly added and should be removed in case of failure. 755 */ 756 tee_pager_assign_uta_tables(utc); 757 if (!pager_add_uta_area(utc, base, size)) { 758 struct tee_pager_area *next_a; 759 760 /* Remove all added areas */ 761 TAILQ_FOREACH_SAFE(area, utc->areas, link, next_a) { 762 if (!area->pgt) { 763 TAILQ_REMOVE(utc->areas, area, link); 764 free_area(area); 765 } 766 } 767 return false; 768 } 769 770 /* 771 * Assign page tables to the new areas and make sure that the page 772 * tables are registered in the upper table. 773 */ 774 tee_pager_assign_uta_tables(utc); 775 core_mmu_get_user_pgdir(&dir_info); 776 TAILQ_FOREACH(area, utc->areas, link) { 777 paddr_t pa; 778 size_t idx; 779 uint32_t attr; 780 781 idx = core_mmu_va2idx(&dir_info, area->pgt->vabase); 782 core_mmu_get_entry(&dir_info, idx, &pa, &attr); 783 784 /* 785 * Check if the page table already is used, if it is, it's 786 * already registered. 787 */ 788 if (area->pgt->num_used_entries) { 789 assert(attr & TEE_MATTR_TABLE); 790 assert(pa == virt_to_phys(area->pgt->tbl)); 791 continue; 792 } 793 794 attr = TEE_MATTR_SECURE | TEE_MATTR_TABLE; 795 pa = virt_to_phys(area->pgt->tbl); 796 assert(pa); 797 /* 798 * Note that the update of the table entry is guaranteed to 799 * be atomic. 800 */ 801 core_mmu_set_entry(&dir_info, idx, pa, attr); 802 } 803 804 return true; 805 } 806 807 static void init_tbl_info_from_pgt(struct core_mmu_table_info *ti, 808 struct pgt *pgt) 809 { 810 assert(pgt); 811 ti->table = pgt->tbl; 812 ti->va_base = pgt->vabase; 813 ti->level = tee_pager_tbl_info.level; 814 ti->shift = tee_pager_tbl_info.shift; 815 ti->num_entries = tee_pager_tbl_info.num_entries; 816 } 817 818 static void transpose_area(struct tee_pager_area *area, struct pgt *new_pgt, 819 vaddr_t new_base) 820 { 821 uint32_t exceptions = pager_lock_check_stack(64); 822 823 /* 824 * If there's no pgt assigned to the old area there's no pages to 825 * deal with either, just update with a new pgt and base. 826 */ 827 if (area->pgt) { 828 struct core_mmu_table_info old_ti; 829 struct core_mmu_table_info new_ti; 830 struct tee_pager_pmem *pmem; 831 832 init_tbl_info_from_pgt(&old_ti, area->pgt); 833 init_tbl_info_from_pgt(&new_ti, new_pgt); 834 835 836 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 837 vaddr_t va; 838 paddr_t pa; 839 uint32_t attr; 840 841 if (pmem->area != area) 842 continue; 843 core_mmu_get_entry(&old_ti, pmem->pgidx, &pa, &attr); 844 core_mmu_set_entry(&old_ti, pmem->pgidx, 0, 0); 845 846 assert(pa == get_pmem_pa(pmem)); 847 assert(attr); 848 assert(area->pgt->num_used_entries); 849 area->pgt->num_used_entries--; 850 851 va = core_mmu_idx2va(&old_ti, pmem->pgidx); 852 va = va - area->base + new_base; 853 pmem->pgidx = core_mmu_va2idx(&new_ti, va); 854 core_mmu_set_entry(&new_ti, pmem->pgidx, pa, attr); 855 new_pgt->num_used_entries++; 856 } 857 } 858 859 area->pgt = new_pgt; 860 area->base = new_base; 861 pager_unlock(exceptions); 862 } 863 KEEP_PAGER(transpose_area); 864 865 void tee_pager_transfer_uta_region(struct user_ta_ctx *src_utc, 866 vaddr_t src_base, 867 struct user_ta_ctx *dst_utc, 868 vaddr_t dst_base, struct pgt **dst_pgt, 869 size_t size) 870 { 871 struct tee_pager_area *area; 872 struct tee_pager_area *next_a; 873 874 TAILQ_FOREACH_SAFE(area, src_utc->areas, link, next_a) { 875 vaddr_t new_area_base; 876 size_t new_idx; 877 878 if (!core_is_buffer_inside(area->base, area->size, 879 src_base, size)) 880 continue; 881 882 TAILQ_REMOVE(src_utc->areas, area, link); 883 884 new_area_base = dst_base + (src_base - area->base); 885 new_idx = (new_area_base - dst_pgt[0]->vabase) / 886 CORE_MMU_PGDIR_SIZE; 887 assert((new_area_base & ~CORE_MMU_PGDIR_MASK) == 888 dst_pgt[new_idx]->vabase); 889 transpose_area(area, dst_pgt[new_idx], new_area_base); 890 891 /* 892 * Assert that this will not cause any conflicts in the new 893 * utc. This should already be guaranteed, but a bug here 894 * could be tricky to find. 895 */ 896 assert(!find_area(dst_utc->areas, area->base)); 897 TAILQ_INSERT_TAIL(dst_utc->areas, area, link); 898 } 899 } 900 901 static void rem_area(struct tee_pager_area_head *area_head, 902 struct tee_pager_area *area) 903 { 904 struct tee_pager_pmem *pmem; 905 uint32_t exceptions; 906 907 exceptions = pager_lock_check_stack(64); 908 909 TAILQ_REMOVE(area_head, area, link); 910 911 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 912 if (pmem->area == area) { 913 area_set_entry(area, pmem->pgidx, 0, 0); 914 tlbi_mva_allasid(area_idx2va(area, pmem->pgidx)); 915 pgt_dec_used_entries(area->pgt); 916 pmem->area = NULL; 917 pmem->pgidx = INVALID_PGIDX; 918 } 919 } 920 921 pager_unlock(exceptions); 922 free_area(area); 923 } 924 KEEP_PAGER(rem_area); 925 926 void tee_pager_rem_uta_region(struct user_ta_ctx *utc, vaddr_t base, 927 size_t size) 928 { 929 struct tee_pager_area *area; 930 struct tee_pager_area *next_a; 931 size_t s = ROUNDUP(size, SMALL_PAGE_SIZE); 932 933 TAILQ_FOREACH_SAFE(area, utc->areas, link, next_a) { 934 if (core_is_buffer_inside(area->base, area->size, base, s)) 935 rem_area(utc->areas, area); 936 } 937 } 938 939 void tee_pager_rem_uta_areas(struct user_ta_ctx *utc) 940 { 941 struct tee_pager_area *area; 942 943 if (!utc->areas) 944 return; 945 946 while (true) { 947 area = TAILQ_FIRST(utc->areas); 948 if (!area) 949 break; 950 TAILQ_REMOVE(utc->areas, area, link); 951 free_area(area); 952 } 953 954 free(utc->areas); 955 } 956 957 bool tee_pager_set_uta_area_attr(struct user_ta_ctx *utc, vaddr_t base, 958 size_t size, uint32_t flags) 959 { 960 bool ret; 961 vaddr_t b = base; 962 size_t s = size; 963 size_t s2; 964 struct tee_pager_area *area = find_area(utc->areas, b); 965 uint32_t exceptions; 966 struct tee_pager_pmem *pmem; 967 paddr_t pa; 968 uint32_t a; 969 uint32_t f; 970 971 f = (flags & TEE_MATTR_URWX) | TEE_MATTR_UR | TEE_MATTR_PR; 972 if (f & TEE_MATTR_UW) 973 f |= TEE_MATTR_PW; 974 f = get_area_mattr(f); 975 976 exceptions = pager_lock_check_stack(64); 977 978 while (s) { 979 s2 = MIN(CORE_MMU_PGDIR_SIZE - (b & CORE_MMU_PGDIR_MASK), s); 980 if (!area || area->base != b || area->size != s2) { 981 ret = false; 982 goto out; 983 } 984 b += s2; 985 s -= s2; 986 987 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 988 if (pmem->area != area) 989 continue; 990 area_get_entry(pmem->area, pmem->pgidx, &pa, &a); 991 if (a & TEE_MATTR_VALID_BLOCK) 992 assert(pa == get_pmem_pa(pmem)); 993 else 994 pa = get_pmem_pa(pmem); 995 if (a == f) 996 continue; 997 area_set_entry(pmem->area, pmem->pgidx, 0, 0); 998 tlbi_mva_allasid(area_idx2va(pmem->area, pmem->pgidx)); 999 if (!(flags & TEE_MATTR_UW)) 1000 tee_pager_save_page(pmem, a); 1001 1002 area_set_entry(pmem->area, pmem->pgidx, pa, f); 1003 /* 1004 * Make sure the table update is visible before 1005 * continuing. 1006 */ 1007 dsb_ishst(); 1008 1009 if (flags & TEE_MATTR_UX) { 1010 void *va = (void *)area_idx2va(pmem->area, 1011 pmem->pgidx); 1012 1013 cache_op_inner(DCACHE_AREA_CLEAN, va, 1014 SMALL_PAGE_SIZE); 1015 cache_op_inner(ICACHE_AREA_INVALIDATE, va, 1016 SMALL_PAGE_SIZE); 1017 } 1018 } 1019 1020 area->flags = f; 1021 area = TAILQ_NEXT(area, link); 1022 } 1023 1024 ret = true; 1025 out: 1026 pager_unlock(exceptions); 1027 return ret; 1028 } 1029 KEEP_PAGER(tee_pager_set_uta_area_attr); 1030 #endif /*CFG_PAGED_USER_TA*/ 1031 1032 static bool tee_pager_unhide_page(vaddr_t page_va) 1033 { 1034 struct tee_pager_pmem *pmem; 1035 1036 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 1037 paddr_t pa; 1038 uint32_t attr; 1039 1040 if (pmem->pgidx == INVALID_PGIDX) 1041 continue; 1042 1043 area_get_entry(pmem->area, pmem->pgidx, &pa, &attr); 1044 1045 if (!(attr & 1046 (TEE_MATTR_HIDDEN_BLOCK | TEE_MATTR_HIDDEN_DIRTY_BLOCK))) 1047 continue; 1048 1049 if (area_va2idx(pmem->area, page_va) == pmem->pgidx) { 1050 uint32_t a = get_area_mattr(pmem->area->flags); 1051 1052 /* page is hidden, show and move to back */ 1053 if (pa != get_pmem_pa(pmem)) 1054 panic("unexpected pa"); 1055 1056 /* 1057 * If it's not a dirty block, then it should be 1058 * read only. 1059 */ 1060 if (!(attr & TEE_MATTR_HIDDEN_DIRTY_BLOCK)) 1061 a &= ~(TEE_MATTR_PW | TEE_MATTR_UW); 1062 else 1063 FMSG("Unhide %#" PRIxVA, page_va); 1064 1065 if (page_va == 0x8000a000) 1066 FMSG("unhide %#" PRIxVA " a %#" PRIX32, 1067 page_va, a); 1068 area_set_entry(pmem->area, pmem->pgidx, pa, a); 1069 /* 1070 * Note that TLB invalidation isn't needed since 1071 * there wasn't a valid mapping before. We should 1072 * use a barrier though, to make sure that the 1073 * change is visible. 1074 */ 1075 dsb_ishst(); 1076 1077 TAILQ_REMOVE(&tee_pager_pmem_head, pmem, link); 1078 TAILQ_INSERT_TAIL(&tee_pager_pmem_head, pmem, link); 1079 incr_hidden_hits(); 1080 return true; 1081 } 1082 } 1083 1084 return false; 1085 } 1086 1087 static void tee_pager_hide_pages(void) 1088 { 1089 struct tee_pager_pmem *pmem; 1090 size_t n = 0; 1091 1092 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 1093 paddr_t pa; 1094 uint32_t attr; 1095 uint32_t a; 1096 1097 if (n >= TEE_PAGER_NHIDE) 1098 break; 1099 n++; 1100 1101 /* we cannot hide pages when pmem->area is not defined. */ 1102 if (!pmem->area) 1103 continue; 1104 1105 area_get_entry(pmem->area, pmem->pgidx, &pa, &attr); 1106 if (!(attr & TEE_MATTR_VALID_BLOCK)) 1107 continue; 1108 1109 assert(pa == get_pmem_pa(pmem)); 1110 if (attr & (TEE_MATTR_PW | TEE_MATTR_UW)){ 1111 a = TEE_MATTR_HIDDEN_DIRTY_BLOCK; 1112 FMSG("Hide %#" PRIxVA, 1113 area_idx2va(pmem->area, pmem->pgidx)); 1114 } else 1115 a = TEE_MATTR_HIDDEN_BLOCK; 1116 1117 area_set_entry(pmem->area, pmem->pgidx, pa, a); 1118 tlbi_mva_allasid(area_idx2va(pmem->area, pmem->pgidx)); 1119 } 1120 } 1121 1122 /* 1123 * Find mapped pmem, hide and move to pageble pmem. 1124 * Return false if page was not mapped, and true if page was mapped. 1125 */ 1126 static bool tee_pager_release_one_phys(struct tee_pager_area *area, 1127 vaddr_t page_va) 1128 { 1129 struct tee_pager_pmem *pmem; 1130 unsigned pgidx; 1131 paddr_t pa; 1132 uint32_t attr; 1133 1134 pgidx = area_va2idx(area, page_va); 1135 area_get_entry(area, pgidx, &pa, &attr); 1136 1137 FMSG("%" PRIxVA " : %" PRIxPA "|%x", page_va, pa, attr); 1138 1139 TAILQ_FOREACH(pmem, &tee_pager_lock_pmem_head, link) { 1140 if (pmem->area != area || pmem->pgidx != pgidx) 1141 continue; 1142 1143 assert(pa == get_pmem_pa(pmem)); 1144 area_set_entry(area, pgidx, 0, 0); 1145 pgt_dec_used_entries(area->pgt); 1146 TAILQ_REMOVE(&tee_pager_lock_pmem_head, pmem, link); 1147 pmem->area = NULL; 1148 pmem->pgidx = INVALID_PGIDX; 1149 tee_pager_npages++; 1150 set_npages(); 1151 TAILQ_INSERT_HEAD(&tee_pager_pmem_head, pmem, link); 1152 incr_zi_released(); 1153 return true; 1154 } 1155 1156 return false; 1157 } 1158 1159 /* Finds the oldest page and unmats it from its old virtual address */ 1160 static struct tee_pager_pmem *tee_pager_get_page(struct tee_pager_area *area) 1161 { 1162 struct tee_pager_pmem *pmem; 1163 1164 pmem = TAILQ_FIRST(&tee_pager_pmem_head); 1165 if (!pmem) { 1166 EMSG("No pmem entries"); 1167 return NULL; 1168 } 1169 if (pmem->pgidx != INVALID_PGIDX) { 1170 uint32_t a; 1171 1172 assert(pmem->area && pmem->area->pgt); 1173 area_get_entry(pmem->area, pmem->pgidx, NULL, &a); 1174 area_set_entry(pmem->area, pmem->pgidx, 0, 0); 1175 pgt_dec_used_entries(pmem->area->pgt); 1176 tlbi_mva_allasid(area_idx2va(pmem->area, pmem->pgidx)); 1177 tee_pager_save_page(pmem, a); 1178 } 1179 1180 TAILQ_REMOVE(&tee_pager_pmem_head, pmem, link); 1181 pmem->pgidx = INVALID_PGIDX; 1182 pmem->area = NULL; 1183 if (area->type == AREA_TYPE_LOCK) { 1184 /* Move page to lock list */ 1185 if (tee_pager_npages <= 0) 1186 panic("running out of page"); 1187 tee_pager_npages--; 1188 set_npages(); 1189 TAILQ_INSERT_TAIL(&tee_pager_lock_pmem_head, pmem, link); 1190 } else { 1191 /* move page to back */ 1192 TAILQ_INSERT_TAIL(&tee_pager_pmem_head, pmem, link); 1193 } 1194 1195 return pmem; 1196 } 1197 1198 static bool pager_update_permissions(struct tee_pager_area *area, 1199 struct abort_info *ai, bool *handled) 1200 { 1201 unsigned int pgidx = area_va2idx(area, ai->va); 1202 uint32_t attr; 1203 paddr_t pa; 1204 1205 *handled = false; 1206 1207 area_get_entry(area, pgidx, &pa, &attr); 1208 1209 /* Not mapped */ 1210 if (!(attr & TEE_MATTR_VALID_BLOCK)) 1211 return false; 1212 1213 /* Not readable, should not happen */ 1214 if (abort_is_user_exception(ai)) { 1215 if (!(attr & TEE_MATTR_UR)) 1216 return true; 1217 } else { 1218 if (!(attr & TEE_MATTR_PR)) { 1219 abort_print_error(ai); 1220 panic(); 1221 } 1222 } 1223 1224 switch (core_mmu_get_fault_type(ai->fault_descr)) { 1225 case CORE_MMU_FAULT_TRANSLATION: 1226 case CORE_MMU_FAULT_READ_PERMISSION: 1227 if (ai->abort_type == ABORT_TYPE_PREFETCH) { 1228 /* Check attempting to execute from an NOX page */ 1229 if (abort_is_user_exception(ai)) { 1230 if (!(attr & TEE_MATTR_UX)) 1231 return true; 1232 } else { 1233 if (!(attr & TEE_MATTR_PX)) { 1234 abort_print_error(ai); 1235 panic(); 1236 } 1237 } 1238 } 1239 /* Since the page is mapped now it's OK */ 1240 break; 1241 case CORE_MMU_FAULT_WRITE_PERMISSION: 1242 /* Check attempting to write to an RO page */ 1243 if (abort_is_user_exception(ai)) { 1244 if (!(area->flags & TEE_MATTR_UW)) 1245 return true; 1246 if (!(attr & TEE_MATTR_UW)) { 1247 FMSG("Dirty %p", 1248 (void *)(ai->va & ~SMALL_PAGE_MASK)); 1249 area_set_entry(area, pgidx, pa, 1250 get_area_mattr(area->flags)); 1251 tlbi_mva_allasid(ai->va & ~SMALL_PAGE_MASK); 1252 } 1253 1254 } else { 1255 if (!(area->flags & TEE_MATTR_PW)) { 1256 abort_print_error(ai); 1257 panic(); 1258 } 1259 if (!(attr & TEE_MATTR_PW)) { 1260 FMSG("Dirty %p", 1261 (void *)(ai->va & ~SMALL_PAGE_MASK)); 1262 area_set_entry(area, pgidx, pa, 1263 get_area_mattr(area->flags)); 1264 tlbi_mva_allasid(ai->va & ~SMALL_PAGE_MASK); 1265 } 1266 } 1267 /* Since permissions has been updated now it's OK */ 1268 break; 1269 default: 1270 /* Some fault we can't deal with */ 1271 if (abort_is_user_exception(ai)) 1272 return true; 1273 abort_print_error(ai); 1274 panic(); 1275 } 1276 *handled = true; 1277 return true; 1278 } 1279 1280 #ifdef CFG_TEE_CORE_DEBUG 1281 static void stat_handle_fault(void) 1282 { 1283 static size_t num_faults; 1284 static size_t min_npages = SIZE_MAX; 1285 static size_t total_min_npages = SIZE_MAX; 1286 1287 num_faults++; 1288 if ((num_faults % 1024) == 0 || tee_pager_npages < total_min_npages) { 1289 DMSG("nfaults %zu npages %zu (min %zu)", 1290 num_faults, tee_pager_npages, min_npages); 1291 min_npages = tee_pager_npages; /* reset */ 1292 } 1293 if (tee_pager_npages < min_npages) 1294 min_npages = tee_pager_npages; 1295 if (tee_pager_npages < total_min_npages) 1296 total_min_npages = tee_pager_npages; 1297 } 1298 #else 1299 static void stat_handle_fault(void) 1300 { 1301 } 1302 #endif 1303 1304 bool tee_pager_handle_fault(struct abort_info *ai) 1305 { 1306 struct tee_pager_area *area; 1307 vaddr_t page_va = ai->va & ~SMALL_PAGE_MASK; 1308 uint32_t exceptions; 1309 bool ret; 1310 1311 #ifdef TEE_PAGER_DEBUG_PRINT 1312 abort_print(ai); 1313 #endif 1314 1315 /* 1316 * We're updating pages that can affect several active CPUs at a 1317 * time below. We end up here because a thread tries to access some 1318 * memory that isn't available. We have to be careful when making 1319 * that memory available as other threads may succeed in accessing 1320 * that address the moment after we've made it available. 1321 * 1322 * That means that we can't just map the memory and populate the 1323 * page, instead we use the aliased mapping to populate the page 1324 * and once everything is ready we map it. 1325 */ 1326 exceptions = pager_lock(ai); 1327 1328 stat_handle_fault(); 1329 1330 /* check if the access is valid */ 1331 if (abort_is_user_exception(ai)) { 1332 area = find_uta_area(ai->va); 1333 1334 } else { 1335 area = find_area(&tee_pager_area_head, ai->va); 1336 if (!area) 1337 area = find_uta_area(ai->va); 1338 } 1339 if (!area || !area->pgt) { 1340 ret = false; 1341 goto out; 1342 } 1343 1344 if (!tee_pager_unhide_page(page_va)) { 1345 struct tee_pager_pmem *pmem = NULL; 1346 uint32_t attr; 1347 paddr_t pa; 1348 1349 /* 1350 * The page wasn't hidden, but some other core may have 1351 * updated the table entry before we got here or we need 1352 * to make a read-only page read-write (dirty). 1353 */ 1354 if (pager_update_permissions(area, ai, &ret)) { 1355 /* 1356 * Nothing more to do with the abort. The problem 1357 * could already have been dealt with from another 1358 * core or if ret is false the TA will be paniced. 1359 */ 1360 goto out; 1361 } 1362 1363 pmem = tee_pager_get_page(area); 1364 if (!pmem) { 1365 abort_print(ai); 1366 panic(); 1367 } 1368 1369 /* load page code & data */ 1370 tee_pager_load_page(area, page_va, pmem->va_alias); 1371 1372 1373 pmem->area = area; 1374 pmem->pgidx = area_va2idx(area, ai->va); 1375 attr = get_area_mattr(area->flags) & 1376 ~(TEE_MATTR_PW | TEE_MATTR_UW); 1377 pa = get_pmem_pa(pmem); 1378 1379 /* 1380 * We've updated the page using the aliased mapping and 1381 * some cache maintenence is now needed if it's an 1382 * executable page. 1383 * 1384 * Since the d-cache is a Physically-indexed, 1385 * physically-tagged (PIPT) cache we can clean either the 1386 * aliased address or the real virtual address. In this 1387 * case we choose the real virtual address. 1388 * 1389 * The i-cache can also be PIPT, but may be something else 1390 * too like VIPT. The current code requires the caches to 1391 * implement the IVIPT extension, that is: 1392 * "instruction cache maintenance is required only after 1393 * writing new data to a physical address that holds an 1394 * instruction." 1395 * 1396 * To portably invalidate the icache the page has to 1397 * be mapped at the final virtual address but not 1398 * executable. 1399 */ 1400 if (area->flags & (TEE_MATTR_PX | TEE_MATTR_UX)) { 1401 uint32_t mask = TEE_MATTR_PX | TEE_MATTR_UX | 1402 TEE_MATTR_PW | TEE_MATTR_UW; 1403 1404 /* Set a temporary read-only mapping */ 1405 area_set_entry(pmem->area, pmem->pgidx, pa, 1406 attr & ~mask); 1407 tlbi_mva_allasid(page_va); 1408 1409 /* 1410 * Doing these operations to LoUIS (Level of 1411 * unification, Inner Shareable) would be enough 1412 */ 1413 cache_op_inner(DCACHE_AREA_CLEAN, (void *)page_va, 1414 SMALL_PAGE_SIZE); 1415 cache_op_inner(ICACHE_AREA_INVALIDATE, (void *)page_va, 1416 SMALL_PAGE_SIZE); 1417 1418 /* Set the final mapping */ 1419 area_set_entry(area, pmem->pgidx, pa, attr); 1420 tlbi_mva_allasid(page_va); 1421 } else { 1422 area_set_entry(area, pmem->pgidx, pa, attr); 1423 /* 1424 * No need to flush TLB for this entry, it was 1425 * invalid. We should use a barrier though, to make 1426 * sure that the change is visible. 1427 */ 1428 dsb_ishst(); 1429 } 1430 pgt_inc_used_entries(area->pgt); 1431 1432 FMSG("Mapped 0x%" PRIxVA " -> 0x%" PRIxPA, page_va, pa); 1433 1434 } 1435 1436 tee_pager_hide_pages(); 1437 ret = true; 1438 out: 1439 pager_unlock(exceptions); 1440 return ret; 1441 } 1442 1443 void tee_pager_add_pages(vaddr_t vaddr, size_t npages, bool unmap) 1444 { 1445 struct core_mmu_table_info *ti = &tee_pager_tbl_info; 1446 size_t n; 1447 1448 DMSG("0x%" PRIxVA " - 0x%" PRIxVA " : %d", 1449 vaddr, vaddr + npages * SMALL_PAGE_SIZE, (int)unmap); 1450 1451 /* setup memory */ 1452 for (n = 0; n < npages; n++) { 1453 struct tee_pager_pmem *pmem; 1454 vaddr_t va = vaddr + n * SMALL_PAGE_SIZE; 1455 unsigned pgidx = core_mmu_va2idx(ti, va); 1456 paddr_t pa; 1457 uint32_t attr; 1458 1459 /* 1460 * Note that we can only support adding pages in the 1461 * valid range of this table info, currently not a problem. 1462 */ 1463 core_mmu_get_entry(ti, pgidx, &pa, &attr); 1464 1465 /* Ignore unmapped pages/blocks */ 1466 if (!(attr & TEE_MATTR_VALID_BLOCK)) 1467 continue; 1468 1469 pmem = malloc(sizeof(struct tee_pager_pmem)); 1470 if (!pmem) 1471 panic("out of mem"); 1472 1473 pmem->va_alias = pager_add_alias_page(pa); 1474 1475 if (unmap) { 1476 pmem->area = NULL; 1477 pmem->pgidx = INVALID_PGIDX; 1478 core_mmu_set_entry(ti, pgidx, 0, 0); 1479 pgt_dec_used_entries(&pager_core_pgt); 1480 } else { 1481 /* 1482 * The page is still mapped, let's assign the area 1483 * and update the protection bits accordingly. 1484 */ 1485 pmem->area = find_area(&tee_pager_area_head, va); 1486 assert(pmem->area->pgt == &pager_core_pgt); 1487 pmem->pgidx = pgidx; 1488 assert(pa == get_pmem_pa(pmem)); 1489 area_set_entry(pmem->area, pgidx, pa, 1490 get_area_mattr(pmem->area->flags)); 1491 } 1492 1493 tee_pager_npages++; 1494 incr_npages_all(); 1495 set_npages(); 1496 TAILQ_INSERT_TAIL(&tee_pager_pmem_head, pmem, link); 1497 } 1498 1499 /* 1500 * As this is done at inits, invalidate all TLBs once instead of 1501 * targeting only the modified entries. 1502 */ 1503 tlbi_all(); 1504 } 1505 1506 #ifdef CFG_PAGED_USER_TA 1507 static struct pgt *find_pgt(struct pgt *pgt, vaddr_t va) 1508 { 1509 struct pgt *p = pgt; 1510 1511 while (p && (va & ~CORE_MMU_PGDIR_MASK) != p->vabase) 1512 p = SLIST_NEXT(p, link); 1513 return p; 1514 } 1515 1516 void tee_pager_assign_uta_tables(struct user_ta_ctx *utc) 1517 { 1518 struct tee_pager_area *area; 1519 struct pgt *pgt = SLIST_FIRST(&thread_get_tsd()->pgt_cache); 1520 1521 TAILQ_FOREACH(area, utc->areas, link) { 1522 if (!area->pgt) 1523 area->pgt = find_pgt(pgt, area->base); 1524 else 1525 assert(area->pgt == find_pgt(pgt, area->base)); 1526 if (!area->pgt) 1527 panic(); 1528 } 1529 } 1530 1531 static void pager_save_and_release_entry(struct tee_pager_pmem *pmem) 1532 { 1533 uint32_t attr; 1534 1535 assert(pmem->area && pmem->area->pgt); 1536 1537 area_get_entry(pmem->area, pmem->pgidx, NULL, &attr); 1538 area_set_entry(pmem->area, pmem->pgidx, 0, 0); 1539 tlbi_mva_allasid(area_idx2va(pmem->area, pmem->pgidx)); 1540 tee_pager_save_page(pmem, attr); 1541 assert(pmem->area->pgt->num_used_entries); 1542 pmem->area->pgt->num_used_entries--; 1543 pmem->pgidx = INVALID_PGIDX; 1544 pmem->area = NULL; 1545 } 1546 1547 void tee_pager_pgt_save_and_release_entries(struct pgt *pgt) 1548 { 1549 struct tee_pager_pmem *pmem; 1550 struct tee_pager_area *area; 1551 uint32_t exceptions = pager_lock_check_stack(2048); 1552 1553 if (!pgt->num_used_entries) 1554 goto out; 1555 1556 TAILQ_FOREACH(pmem, &tee_pager_pmem_head, link) { 1557 if (!pmem->area || pmem->pgidx == INVALID_PGIDX) 1558 continue; 1559 if (pmem->area->pgt == pgt) 1560 pager_save_and_release_entry(pmem); 1561 } 1562 assert(!pgt->num_used_entries); 1563 1564 out: 1565 if (is_user_ta_ctx(pgt->ctx)) { 1566 TAILQ_FOREACH(area, to_user_ta_ctx(pgt->ctx)->areas, link) { 1567 if (area->pgt == pgt) 1568 area->pgt = NULL; 1569 } 1570 } 1571 1572 pager_unlock(exceptions); 1573 } 1574 KEEP_PAGER(tee_pager_pgt_save_and_release_entries); 1575 #endif /*CFG_PAGED_USER_TA*/ 1576 1577 void tee_pager_release_phys(void *addr, size_t size) 1578 { 1579 bool unmaped = false; 1580 vaddr_t va = (vaddr_t)addr; 1581 vaddr_t begin = ROUNDUP(va, SMALL_PAGE_SIZE); 1582 vaddr_t end = ROUNDDOWN(va + size, SMALL_PAGE_SIZE); 1583 struct tee_pager_area *area; 1584 uint32_t exceptions; 1585 1586 if (end <= begin) 1587 return; 1588 1589 exceptions = pager_lock_check_stack(128); 1590 1591 for (va = begin; va < end; va += SMALL_PAGE_SIZE) { 1592 area = find_area(&tee_pager_area_head, va); 1593 if (!area) 1594 panic(); 1595 unmaped |= tee_pager_release_one_phys(area, va); 1596 } 1597 1598 if (unmaped) 1599 tlbi_mva_range(begin, end - begin, SMALL_PAGE_SIZE); 1600 1601 pager_unlock(exceptions); 1602 } 1603 KEEP_PAGER(tee_pager_release_phys); 1604 1605 void *tee_pager_alloc(size_t size, uint32_t flags) 1606 { 1607 tee_mm_entry_t *mm; 1608 uint32_t f = TEE_MATTR_PW | TEE_MATTR_PR | (flags & TEE_MATTR_LOCKED); 1609 1610 if (!size) 1611 return NULL; 1612 1613 mm = tee_mm_alloc(&tee_mm_vcore, ROUNDUP(size, SMALL_PAGE_SIZE)); 1614 if (!mm) 1615 return NULL; 1616 1617 tee_pager_add_core_area(tee_mm_get_smem(mm), tee_mm_get_bytes(mm), 1618 f, NULL, NULL); 1619 1620 return (void *)tee_mm_get_smem(mm); 1621 } 1622