xref: /OK3568_Linux_fs/u-boot/include/mmc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008,2010 Freescale Semiconductor, Inc
3*4882a593Smuzhiyun  * Andy Fleming
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based (loosely) on the Linux code
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _MMC_H_
11*4882a593Smuzhiyun #define _MMC_H_
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/sizes.h>
15*4882a593Smuzhiyun #include <linux/compiler.h>
16*4882a593Smuzhiyun #include <part.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19*4882a593Smuzhiyun #define SD_VERSION_SD	(1U << 31)
20*4882a593Smuzhiyun #define MMC_VERSION_MMC	(1U << 30)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define MAKE_SDMMC_VERSION(a, b, c)	\
23*4882a593Smuzhiyun 	((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24*4882a593Smuzhiyun #define MAKE_SD_VERSION(a, b, c)	\
25*4882a593Smuzhiyun 	(SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26*4882a593Smuzhiyun #define MAKE_MMC_VERSION(a, b, c)	\
27*4882a593Smuzhiyun 	(MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define EXTRACT_SDMMC_MAJOR_VERSION(x)	\
30*4882a593Smuzhiyun 	(((u32)(x) >> 16) & 0xff)
31*4882a593Smuzhiyun #define EXTRACT_SDMMC_MINOR_VERSION(x)	\
32*4882a593Smuzhiyun 	(((u32)(x) >> 8) & 0xff)
33*4882a593Smuzhiyun #define EXTRACT_SDMMC_CHANGE_VERSION(x)	\
34*4882a593Smuzhiyun 	((u32)(x) & 0xff)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SD_VERSION_3		MAKE_SD_VERSION(3, 0, 0)
37*4882a593Smuzhiyun #define SD_VERSION_2		MAKE_SD_VERSION(2, 0, 0)
38*4882a593Smuzhiyun #define SD_VERSION_1_0		MAKE_SD_VERSION(1, 0, 0)
39*4882a593Smuzhiyun #define SD_VERSION_1_10		MAKE_SD_VERSION(1, 10, 0)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MMC_VERSION_UNKNOWN	MAKE_MMC_VERSION(0, 0, 0)
42*4882a593Smuzhiyun #define MMC_VERSION_1_2		MAKE_MMC_VERSION(1, 2, 0)
43*4882a593Smuzhiyun #define MMC_VERSION_1_4		MAKE_MMC_VERSION(1, 4, 0)
44*4882a593Smuzhiyun #define MMC_VERSION_2_2		MAKE_MMC_VERSION(2, 2, 0)
45*4882a593Smuzhiyun #define MMC_VERSION_3		MAKE_MMC_VERSION(3, 0, 0)
46*4882a593Smuzhiyun #define MMC_VERSION_4		MAKE_MMC_VERSION(4, 0, 0)
47*4882a593Smuzhiyun #define MMC_VERSION_4_1		MAKE_MMC_VERSION(4, 1, 0)
48*4882a593Smuzhiyun #define MMC_VERSION_4_2		MAKE_MMC_VERSION(4, 2, 0)
49*4882a593Smuzhiyun #define MMC_VERSION_4_3		MAKE_MMC_VERSION(4, 3, 0)
50*4882a593Smuzhiyun #define MMC_VERSION_4_41	MAKE_MMC_VERSION(4, 4, 1)
51*4882a593Smuzhiyun #define MMC_VERSION_4_5		MAKE_MMC_VERSION(4, 5, 0)
52*4882a593Smuzhiyun #define MMC_VERSION_5_0		MAKE_MMC_VERSION(5, 0, 0)
53*4882a593Smuzhiyun #define MMC_VERSION_5_1		MAKE_MMC_VERSION(5, 1, 0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MMC_MODE_HS		(1 << 0)
56*4882a593Smuzhiyun #define MMC_MODE_HS_52MHz	(1 << 1)
57*4882a593Smuzhiyun #define MMC_MODE_4BIT		(1 << 2)
58*4882a593Smuzhiyun #define MMC_MODE_8BIT		(1 << 3)
59*4882a593Smuzhiyun #define MMC_MODE_SPI		(1 << 4)
60*4882a593Smuzhiyun #define MMC_MODE_DDR_52MHz	(1 << 5)
61*4882a593Smuzhiyun #define MMC_MODE_HS200		(1 << 6)
62*4882a593Smuzhiyun #define MMC_MODE_HS400		(1 << 7)
63*4882a593Smuzhiyun #define MMC_MODE_HS400ES	(1 << 8)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define SD_DATA_4BIT	0x00040000
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define IS_SD(x)	((x)->version & SD_VERSION_SD)
68*4882a593Smuzhiyun #define IS_MMC(x)	((x)->version & MMC_VERSION_MMC)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MMC_DATA_READ		1
71*4882a593Smuzhiyun #define MMC_DATA_WRITE		2
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MMC_CMD_GO_IDLE_STATE		0
74*4882a593Smuzhiyun #define MMC_CMD_SEND_OP_COND		1
75*4882a593Smuzhiyun #define MMC_CMD_ALL_SEND_CID		2
76*4882a593Smuzhiyun #define MMC_CMD_SET_RELATIVE_ADDR	3
77*4882a593Smuzhiyun #define MMC_CMD_SET_DSR			4
78*4882a593Smuzhiyun #define MMC_CMD_SWITCH			6
79*4882a593Smuzhiyun #define MMC_CMD_SELECT_CARD		7
80*4882a593Smuzhiyun #define MMC_CMD_SEND_EXT_CSD		8
81*4882a593Smuzhiyun #define MMC_CMD_SEND_CSD		9
82*4882a593Smuzhiyun #define MMC_CMD_SEND_CID		10
83*4882a593Smuzhiyun #define MMC_CMD_STOP_TRANSMISSION	12
84*4882a593Smuzhiyun #define MMC_CMD_SEND_STATUS		13
85*4882a593Smuzhiyun #define MMC_CMD_SET_BLOCKLEN		16
86*4882a593Smuzhiyun #define MMC_CMD_READ_SINGLE_BLOCK	17
87*4882a593Smuzhiyun #define MMC_CMD_READ_MULTIPLE_BLOCK	18
88*4882a593Smuzhiyun #define MMC_SEND_TUNING_BLOCK		19
89*4882a593Smuzhiyun #define MMC_SEND_TUNING_BLOCK_HS200	21
90*4882a593Smuzhiyun #define MMC_CMD_SET_BLOCK_COUNT         23
91*4882a593Smuzhiyun #define MMC_CMD_WRITE_SINGLE_BLOCK	24
92*4882a593Smuzhiyun #define MMC_CMD_WRITE_MULTIPLE_BLOCK	25
93*4882a593Smuzhiyun #define MMC_CMD_ERASE_GROUP_START	35
94*4882a593Smuzhiyun #define MMC_CMD_ERASE_GROUP_END		36
95*4882a593Smuzhiyun #define MMC_CMD_ERASE			38
96*4882a593Smuzhiyun #define MMC_CMD_APP_CMD			55
97*4882a593Smuzhiyun #define MMC_CMD_SPI_READ_OCR		58
98*4882a593Smuzhiyun #define MMC_CMD_SPI_CRC_ON_OFF		59
99*4882a593Smuzhiyun #define MMC_CMD_RES_MAN			62
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define MMC_CMD62_ARG1			0xefac62ec
102*4882a593Smuzhiyun #define MMC_CMD62_ARG2			0xcbaea7
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SD_CMD_SEND_RELATIVE_ADDR	3
106*4882a593Smuzhiyun #define SD_CMD_SWITCH_FUNC		6
107*4882a593Smuzhiyun #define SD_CMD_SEND_IF_COND		8
108*4882a593Smuzhiyun #define SD_CMD_SWITCH_UHS18V		11
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define SD_CMD_APP_SET_BUS_WIDTH	6
111*4882a593Smuzhiyun #define SD_CMD_APP_SD_STATUS		13
112*4882a593Smuzhiyun #define SD_CMD_ERASE_WR_BLK_START	32
113*4882a593Smuzhiyun #define SD_CMD_ERASE_WR_BLK_END		33
114*4882a593Smuzhiyun #define SD_CMD_APP_SEND_OP_COND		41
115*4882a593Smuzhiyun #define SD_CMD_APP_SEND_SCR		51
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* SCR definitions in different words */
118*4882a593Smuzhiyun #define SD_HIGHSPEED_BUSY	0x00020000
119*4882a593Smuzhiyun #define SD_HIGHSPEED_SUPPORTED	0x00020000
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define OCR_BUSY		0x80000000
122*4882a593Smuzhiyun #define OCR_HCS			0x40000000
123*4882a593Smuzhiyun #define OCR_VOLTAGE_MASK	0x007FFF80
124*4882a593Smuzhiyun #define OCR_ACCESS_MODE		0x60000000
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define MMC_ERASE_ARG		0x00000000
127*4882a593Smuzhiyun #define MMC_SECURE_ERASE_ARG	0x80000000
128*4882a593Smuzhiyun #define MMC_TRIM_ARG		0x00000001
129*4882a593Smuzhiyun #define MMC_DISCARD_ARG		0x00000003
130*4882a593Smuzhiyun #define MMC_SECURE_TRIM1_ARG	0x80000001
131*4882a593Smuzhiyun #define MMC_SECURE_TRIM2_ARG	0x80008000
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define MMC_STATUS_MASK		(~0x0206BF7F)
134*4882a593Smuzhiyun #define MMC_STATUS_SWITCH_ERROR	(1 << 7)
135*4882a593Smuzhiyun #define MMC_STATUS_RDY_FOR_DATA (1 << 8)
136*4882a593Smuzhiyun #define MMC_STATUS_CURR_STATE	(0xf << 9)
137*4882a593Smuzhiyun #define MMC_STATUS_ERROR	(1 << 19)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define MMC_STATE_PRG		(7 << 9)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define MMC_VDD_165_195_SHIFT	7
142*4882a593Smuzhiyun #define MMC_VDD_165_195		0x00000080	/* VDD voltage 1.65 - 1.95 */
143*4882a593Smuzhiyun #define MMC_VDD_20_21		0x00000100	/* VDD voltage 2.0 ~ 2.1 */
144*4882a593Smuzhiyun #define MMC_VDD_21_22		0x00000200	/* VDD voltage 2.1 ~ 2.2 */
145*4882a593Smuzhiyun #define MMC_VDD_22_23		0x00000400	/* VDD voltage 2.2 ~ 2.3 */
146*4882a593Smuzhiyun #define MMC_VDD_23_24		0x00000800	/* VDD voltage 2.3 ~ 2.4 */
147*4882a593Smuzhiyun #define MMC_VDD_24_25		0x00001000	/* VDD voltage 2.4 ~ 2.5 */
148*4882a593Smuzhiyun #define MMC_VDD_25_26		0x00002000	/* VDD voltage 2.5 ~ 2.6 */
149*4882a593Smuzhiyun #define MMC_VDD_26_27		0x00004000	/* VDD voltage 2.6 ~ 2.7 */
150*4882a593Smuzhiyun #define MMC_VDD_27_28		0x00008000	/* VDD voltage 2.7 ~ 2.8 */
151*4882a593Smuzhiyun #define MMC_VDD_28_29		0x00010000	/* VDD voltage 2.8 ~ 2.9 */
152*4882a593Smuzhiyun #define MMC_VDD_29_30		0x00020000	/* VDD voltage 2.9 ~ 3.0 */
153*4882a593Smuzhiyun #define MMC_VDD_30_31		0x00040000	/* VDD voltage 3.0 ~ 3.1 */
154*4882a593Smuzhiyun #define MMC_VDD_31_32		0x00080000	/* VDD voltage 3.1 ~ 3.2 */
155*4882a593Smuzhiyun #define MMC_VDD_32_33		0x00100000	/* VDD voltage 3.2 ~ 3.3 */
156*4882a593Smuzhiyun #define MMC_VDD_33_34		0x00200000	/* VDD voltage 3.3 ~ 3.4 */
157*4882a593Smuzhiyun #define MMC_VDD_34_35		0x00400000	/* VDD voltage 3.4 ~ 3.5 */
158*4882a593Smuzhiyun #define MMC_VDD_35_36		0x00800000	/* VDD voltage 3.5 ~ 3.6 */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define MMC_SWITCH_MODE_CMD_SET		0x00 /* Change the command set */
161*4882a593Smuzhiyun #define MMC_SWITCH_MODE_SET_BITS	0x01 /* Set bits in EXT_CSD byte
162*4882a593Smuzhiyun 						addressed by index which are
163*4882a593Smuzhiyun 						1 in value field */
164*4882a593Smuzhiyun #define MMC_SWITCH_MODE_CLEAR_BITS	0x02 /* Clear bits in EXT_CSD byte
165*4882a593Smuzhiyun 						addressed by index, which are
166*4882a593Smuzhiyun 						1 in value field */
167*4882a593Smuzhiyun #define MMC_SWITCH_MODE_WRITE_BYTE	0x03 /* Set target byte to value */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define SD_SWITCH_CHECK		0
170*4882a593Smuzhiyun #define SD_SWITCH_SWITCH	1
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * EXT_CSD fields
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define EXT_CSD_ENH_START_ADDR		136	/* R/W */
176*4882a593Smuzhiyun #define EXT_CSD_ENH_SIZE_MULT		140	/* R/W */
177*4882a593Smuzhiyun #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
178*4882a593Smuzhiyun #define EXT_CSD_PARTITION_SETTING	155	/* R/W */
179*4882a593Smuzhiyun #define EXT_CSD_PARTITIONS_ATTRIBUTE	156	/* R/W */
180*4882a593Smuzhiyun #define EXT_CSD_MAX_ENH_SIZE_MULT	157	/* R */
181*4882a593Smuzhiyun #define EXT_CSD_PARTITIONING_SUPPORT	160	/* RO */
182*4882a593Smuzhiyun #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
183*4882a593Smuzhiyun #define EXT_CSD_BKOPS_EN		163	/* R/W & R/W/E */
184*4882a593Smuzhiyun #define EXT_CSD_WR_REL_PARAM		166	/* R */
185*4882a593Smuzhiyun #define EXT_CSD_WR_REL_SET		167	/* R/W */
186*4882a593Smuzhiyun #define EXT_CSD_RPMB_MULT		168	/* RO */
187*4882a593Smuzhiyun #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
188*4882a593Smuzhiyun #define EXT_CSD_BOOT_BUS_WIDTH		177
189*4882a593Smuzhiyun #define EXT_CSD_PART_CONF		179	/* R/W */
190*4882a593Smuzhiyun #define EXT_CSD_BUS_WIDTH		183	/* R/W */
191*4882a593Smuzhiyun #define EXT_CSD_STROBE_SUPPORT		184	/* RO */
192*4882a593Smuzhiyun #define EXT_CSD_HS_TIMING		185	/* R/W */
193*4882a593Smuzhiyun #define EXT_CSD_REV			192	/* RO */
194*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE		196	/* RO */
195*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE		196	/* RO */
196*4882a593Smuzhiyun #define EXT_CSD_DRIVER_STRENGTH		197	/* RO */
197*4882a593Smuzhiyun #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
198*4882a593Smuzhiyun #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
199*4882a593Smuzhiyun #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
200*4882a593Smuzhiyun #define EXT_CSD_BOOT_MULT		226	/* RO */
201*4882a593Smuzhiyun #define EXT_CSD_SEC_FEATURE_SUPPORT     231     /* RO */
202*4882a593Smuzhiyun #define EXT_CSD_BKOPS_SUPPORT		502	/* RO */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * EXT_CSD field definitions
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define EXT_CSD_CMD_SET_NORMAL		(1 << 0)
209*4882a593Smuzhiyun #define EXT_CSD_CMD_SET_SECURE		(1 << 1)
210*4882a593Smuzhiyun #define EXT_CSD_CMD_SET_CPSECURE	(1 << 2)
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_26	(1 << 0)	/* Card can run at 26MHz */
213*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_52	(1 << 1)	/* Card can run at 52MHz */
214*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS	(EXT_CSD_CARD_TYPE_26 | \
215*4882a593Smuzhiyun 				 EXT_CSD_CARD_TYPE_52)
216*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS200_1_8V	BIT(4)	/* Card can run at 200MHz */
217*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS200_1_2V	BIT(5)	/* Card can run at 200MHz */
218*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS200		(EXT_CSD_CARD_TYPE_HS200_1_8V | \
219*4882a593Smuzhiyun 					 EXT_CSD_CARD_TYPE_HS200_1_2V)
220*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS400_1_8V	BIT(6)	/* Card can run at 200MHz DDR, 1.8V */
221*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS400_1_2V	BIT(7)	/* Card can run at 200MHz DDR, 1.2V */
222*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS400		(EXT_CSD_CARD_TYPE_HS400_1_8V | \
223*4882a593Smuzhiyun 					 EXT_CSD_CARD_TYPE_HS400_1_2V)
224*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_HS400ES	BIT(8)	/* Card can run at HS400ES */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_DDR_1_8V	(1 << 2)
227*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_DDR_1_2V	(1 << 3)
228*4882a593Smuzhiyun #define EXT_CSD_CARD_TYPE_DDR_52	(EXT_CSD_CARD_TYPE_DDR_1_8V \
229*4882a593Smuzhiyun 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
232*4882a593Smuzhiyun #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
233*4882a593Smuzhiyun #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
234*4882a593Smuzhiyun #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
235*4882a593Smuzhiyun #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
236*4882a593Smuzhiyun #define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define EXT_CSD_TIMING_BC	0	/* Backwards compatility */
239*4882a593Smuzhiyun #define EXT_CSD_TIMING_HS	1	/* High speed */
240*4882a593Smuzhiyun #define EXT_CSD_TIMING_HS200	2	/* HS200 */
241*4882a593Smuzhiyun #define EXT_CSD_TIMING_HS400	3	/* HS400 */
242*4882a593Smuzhiyun #define EXT_CSD_DRV_STR_SHIFT	4	/* Driver Strength shift */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define EXT_CSD_BOOT_ACK_ENABLE			(1 << 6)
245*4882a593Smuzhiyun #define EXT_CSD_BOOT_PARTITION_ENABLE		(1 << 3)
246*4882a593Smuzhiyun #define EXT_CSD_PARTITION_ACCESS_ENABLE		(1 << 0)
247*4882a593Smuzhiyun #define EXT_CSD_PARTITION_ACCESS_DISABLE	(0 << 0)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define EXT_CSD_BOOT_ACK(x)		(x << 6)
250*4882a593Smuzhiyun #define EXT_CSD_BOOT_PART_NUM(x)	(x << 3)
251*4882a593Smuzhiyun #define EXT_CSD_PARTITION_ACCESS(x)	(x << 0)
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define EXT_CSD_EXTRACT_BOOT_ACK(x)		(((x) >> 6) & 0x1)
254*4882a593Smuzhiyun #define EXT_CSD_EXTRACT_BOOT_PART(x)		(((x) >> 3) & 0x7)
255*4882a593Smuzhiyun #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x)	((x) & 0x7)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x)	(x << 3)
258*4882a593Smuzhiyun #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x)	(x << 2)
259*4882a593Smuzhiyun #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x)	(x)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define EXT_CSD_PARTITION_SETTING_COMPLETED	(1 << 0)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define EXT_CSD_ENH_USR		(1 << 0)	/* user data area is enhanced */
264*4882a593Smuzhiyun #define EXT_CSD_ENH_GP(x)	(1 << ((x)+1))	/* GP part (x+1) is enhanced */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define EXT_CSD_HS_CTRL_REL	(1 << 0)	/* host controlled WR_REL_SET */
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #define EXT_CSD_WR_DATA_REL_USR		(1 << 0)	/* user data area WR_REL */
269*4882a593Smuzhiyun #define EXT_CSD_WR_DATA_REL_GP(x)	(1 << ((x)+1))	/* GP part (x+1) WR_REL */
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define R1_ILLEGAL_COMMAND		(1 << 22)
272*4882a593Smuzhiyun #define R1_APP_CMD			(1 << 5)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define MMC_RSP_PRESENT (1 << 0)
275*4882a593Smuzhiyun #define MMC_RSP_136	(1 << 1)		/* 136 bit response */
276*4882a593Smuzhiyun #define MMC_RSP_CRC	(1 << 2)		/* expect valid crc */
277*4882a593Smuzhiyun #define MMC_RSP_BUSY	(1 << 3)		/* card may send busy */
278*4882a593Smuzhiyun #define MMC_RSP_OPCODE	(1 << 4)		/* response contains opcode */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define EXT_CSD_SEC_ER_EN      BIT(0)
281*4882a593Smuzhiyun #define EXT_CSD_SEC_BD_BLK_EN  BIT(2)
282*4882a593Smuzhiyun #define EXT_CSD_SEC_GB_CL_EN   BIT(4)
283*4882a593Smuzhiyun #define EXT_CSD_SEC_SANITIZE   BIT(6)  /* v4.5 only */
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define MMC_RSP_NONE	(0)
286*4882a593Smuzhiyun #define MMC_RSP_R1	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
287*4882a593Smuzhiyun #define MMC_RSP_R1b	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
288*4882a593Smuzhiyun 			MMC_RSP_BUSY)
289*4882a593Smuzhiyun #define MMC_RSP_R2	(MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
290*4882a593Smuzhiyun #define MMC_RSP_R3	(MMC_RSP_PRESENT)
291*4882a593Smuzhiyun #define MMC_RSP_R4	(MMC_RSP_PRESENT)
292*4882a593Smuzhiyun #define MMC_RSP_R5	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
293*4882a593Smuzhiyun #define MMC_RSP_R6	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
294*4882a593Smuzhiyun #define MMC_RSP_R7	(MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define MMCPART_NOAVAILABLE	(0xff)
297*4882a593Smuzhiyun #define PART_ACCESS_MASK	(0x7)
298*4882a593Smuzhiyun #define PART_SUPPORT		(0x1)
299*4882a593Smuzhiyun #define ENHNCD_SUPPORT		(0x2)
300*4882a593Smuzhiyun #define PART_ENH_ATTRIB		(0x1f)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* Maximum block size for MMC */
303*4882a593Smuzhiyun #define MMC_MAX_BLOCK_LEN	512
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* The number of MMC physical partitions.  These consist of:
306*4882a593Smuzhiyun  * boot partitions (2), general purpose partitions (4) in MMC v4.4.
307*4882a593Smuzhiyun  */
308*4882a593Smuzhiyun #define MMC_NUM_BOOT_PARTITION	2
309*4882a593Smuzhiyun #define MMC_PART_RPMB           3       /* RPMB partition number */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* Sizes of RPMB data frame */
312*4882a593Smuzhiyun #define RPMB_SZ_STUFF		196
313*4882a593Smuzhiyun #define RPMB_SZ_MAC		32
314*4882a593Smuzhiyun #define RPMB_SZ_DATA		256
315*4882a593Smuzhiyun #define RPMB_SZ_NONCE		16
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Structure of RPMB data frame. */
318*4882a593Smuzhiyun struct s_rpmb {
319*4882a593Smuzhiyun 	unsigned char stuff[RPMB_SZ_STUFF];
320*4882a593Smuzhiyun 	unsigned char mac[RPMB_SZ_MAC];
321*4882a593Smuzhiyun 	unsigned char data[RPMB_SZ_DATA];
322*4882a593Smuzhiyun 	unsigned char nonce[RPMB_SZ_NONCE];
323*4882a593Smuzhiyun 	unsigned int write_counter;
324*4882a593Smuzhiyun 	unsigned short address;
325*4882a593Smuzhiyun 	unsigned short block_count;
326*4882a593Smuzhiyun 	unsigned short result;
327*4882a593Smuzhiyun 	unsigned short request;
328*4882a593Smuzhiyun } __packed;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun struct s_rpmb_verify {
331*4882a593Smuzhiyun 	unsigned char data[RPMB_SZ_DATA];
332*4882a593Smuzhiyun 	unsigned char nonce[RPMB_SZ_NONCE];
333*4882a593Smuzhiyun 	unsigned int write_counter;
334*4882a593Smuzhiyun 	unsigned short address;
335*4882a593Smuzhiyun 	unsigned short block_count;
336*4882a593Smuzhiyun 	unsigned short result;
337*4882a593Smuzhiyun 	unsigned short request;
338*4882a593Smuzhiyun } __packed;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun int init_rpmb(void);
341*4882a593Smuzhiyun int finish_rpmb(void);
342*4882a593Smuzhiyun int do_readcounter(struct s_rpmb *requestpackets);
343*4882a593Smuzhiyun int do_programkey(struct s_rpmb *requestpackets);
344*4882a593Smuzhiyun int do_authenticatedread(struct s_rpmb *requestpackets, uint16_t block_count);
345*4882a593Smuzhiyun int do_authenticatedwrite(struct s_rpmb *requestpackets);
346*4882a593Smuzhiyun struct mmc *do_returnmmc(void);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun int read_counter(struct mmc *mmc, struct s_rpmb *requestpackets);
349*4882a593Smuzhiyun int program_key(struct mmc *mmc, struct s_rpmb *requestpackets);
350*4882a593Smuzhiyun int authenticated_read
351*4882a593Smuzhiyun 	(struct mmc *mmc, struct s_rpmb *requestpackets, uint16_t block_count);
352*4882a593Smuzhiyun int authenticated_write(struct mmc *mmc, struct s_rpmb *requestpackets);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Driver model support */
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /**
357*4882a593Smuzhiyun  * struct mmc_uclass_priv - Holds information about a device used by the uclass
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun struct mmc_uclass_priv {
360*4882a593Smuzhiyun 	struct mmc *mmc;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun struct emmc_esr {
364*4882a593Smuzhiyun 	unsigned int mmc_can_trim;
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /**
368*4882a593Smuzhiyun  * mmc_get_mmc_dev() - get the MMC struct pointer for a device
369*4882a593Smuzhiyun  *
370*4882a593Smuzhiyun  * Provided that the device is already probed and ready for use, this value
371*4882a593Smuzhiyun  * will be available.
372*4882a593Smuzhiyun  *
373*4882a593Smuzhiyun  * @dev:	Device
374*4882a593Smuzhiyun  * @return associated mmc struct pointer if available, else NULL
375*4882a593Smuzhiyun  */
376*4882a593Smuzhiyun struct mmc *mmc_get_mmc_dev(struct udevice *dev);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* End of driver model support */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct mmc_cid {
381*4882a593Smuzhiyun 	unsigned long psn;
382*4882a593Smuzhiyun 	unsigned short oid;
383*4882a593Smuzhiyun 	unsigned char mid;
384*4882a593Smuzhiyun 	unsigned char prv;
385*4882a593Smuzhiyun 	unsigned char mdt;
386*4882a593Smuzhiyun 	char pnm[7];
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun struct mmc_cmd {
390*4882a593Smuzhiyun 	ushort cmdidx;
391*4882a593Smuzhiyun 	uint resp_type;
392*4882a593Smuzhiyun 	uint cmdarg;
393*4882a593Smuzhiyun 	uint response[4];
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun struct mmc_data {
397*4882a593Smuzhiyun 	union {
398*4882a593Smuzhiyun 		char *dest;
399*4882a593Smuzhiyun 		const char *src; /* src buffers don't get written to */
400*4882a593Smuzhiyun 	};
401*4882a593Smuzhiyun 	uint flags;
402*4882a593Smuzhiyun 	uint blocks;
403*4882a593Smuzhiyun 	uint blocksize;
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* forward decl. */
407*4882a593Smuzhiyun struct mmc;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
410*4882a593Smuzhiyun struct dm_mmc_ops {
411*4882a593Smuzhiyun 	/**
412*4882a593Smuzhiyun 	 * send_cmd() - Send a command to the MMC device
413*4882a593Smuzhiyun 	 *
414*4882a593Smuzhiyun 	 * @dev:	Device to receive the command
415*4882a593Smuzhiyun 	 * @cmd:	Command to send
416*4882a593Smuzhiyun 	 * @data:	Additional data to send/receive
417*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
418*4882a593Smuzhiyun 	 */
419*4882a593Smuzhiyun 	int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
420*4882a593Smuzhiyun 			struct mmc_data *data);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/**
423*4882a593Smuzhiyun 	 * send_cmd_prepare() - Send a command to the MMC device
424*4882a593Smuzhiyun 	 *
425*4882a593Smuzhiyun 	 * @dev:	Device to receive the command
426*4882a593Smuzhiyun 	 * @cmd:	Command to send
427*4882a593Smuzhiyun 	 * @data:	Additional data to send/receive
428*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
429*4882a593Smuzhiyun 	 */
430*4882a593Smuzhiyun #ifdef CONFIG_SPL_BLK_READ_PREPARE
431*4882a593Smuzhiyun 	int (*send_cmd_prepare)(struct udevice *dev, struct mmc_cmd *cmd,
432*4882a593Smuzhiyun 				struct mmc_data *data);
433*4882a593Smuzhiyun #endif
434*4882a593Smuzhiyun 	/**
435*4882a593Smuzhiyun 	 * card_busy() - Query the card device status
436*4882a593Smuzhiyun 	 *
437*4882a593Smuzhiyun 	 * @dev:	Device to update
438*4882a593Smuzhiyun 	 * @return true if card device is busy
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 	bool (*card_busy)(struct udevice *dev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/**
443*4882a593Smuzhiyun 	 * set_ios() - Set the I/O speed/width for an MMC device
444*4882a593Smuzhiyun 	 *
445*4882a593Smuzhiyun 	 * @dev:	Device to update
446*4882a593Smuzhiyun 	 * @return 0 if OK, -ve on error
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	int (*set_ios)(struct udevice *dev);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/**
451*4882a593Smuzhiyun 	 * get_cd() - See whether a card is present
452*4882a593Smuzhiyun 	 *
453*4882a593Smuzhiyun 	 * @dev:	Device to check
454*4882a593Smuzhiyun 	 * @return 0 if not present, 1 if present, -ve on error
455*4882a593Smuzhiyun 	 */
456*4882a593Smuzhiyun 	int (*get_cd)(struct udevice *dev);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/**
459*4882a593Smuzhiyun 	 * get_wp() - See whether a card has write-protect enabled
460*4882a593Smuzhiyun 	 *
461*4882a593Smuzhiyun 	 * @dev:	Device to check
462*4882a593Smuzhiyun 	 * @return 0 if write-enabled, 1 if write-protected, -ve on error
463*4882a593Smuzhiyun 	 */
464*4882a593Smuzhiyun 	int (*get_wp)(struct udevice *dev);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/**
467*4882a593Smuzhiyun 	 * execute_tuning() - Find the optimal sampling point of a data
468*4882a593Smuzhiyun 	 *			input signals.
469*4882a593Smuzhiyun 	 *
470*4882a593Smuzhiyun 	 * @dev:	Device to check
471*4882a593Smuzhiyun 	 * @opcode:	The tuning command opcode value is different
472*4882a593Smuzhiyun 	 *		for SD and eMMC cards
473*4882a593Smuzhiyun 	 * @return 0 if write-enabled, 1 if write-protected, -ve on error
474*4882a593Smuzhiyun 	 */
475*4882a593Smuzhiyun 	int (*execute_tuning)(struct udevice *dev, u32 opcode);
476*4882a593Smuzhiyun 	/* set_enhanced_strobe() - set HS400 enhanced strobe */
477*4882a593Smuzhiyun 	int (*set_enhanced_strobe)(struct udevice *dev);
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define mmc_get_ops(dev)        ((struct dm_mmc_ops *)(dev)->driver->ops)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
483*4882a593Smuzhiyun 		    struct mmc_data *data);
484*4882a593Smuzhiyun int dm_mmc_set_ios(struct udevice *dev);
485*4882a593Smuzhiyun int dm_mmc_get_cd(struct udevice *dev);
486*4882a593Smuzhiyun int dm_mmc_get_wp(struct udevice *dev);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /* Transition functions for compatibility */
489*4882a593Smuzhiyun bool mmc_card_busy(struct mmc *mmc);
490*4882a593Smuzhiyun bool mmc_can_card_busy(struct mmc *mmc);
491*4882a593Smuzhiyun int mmc_set_ios(struct mmc *mmc);
492*4882a593Smuzhiyun int mmc_getcd(struct mmc *mmc);
493*4882a593Smuzhiyun int mmc_getwp(struct mmc *mmc);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun int mmc_set_enhanced_strobe(struct mmc *mmc);
496*4882a593Smuzhiyun #else
497*4882a593Smuzhiyun struct mmc_ops {
498*4882a593Smuzhiyun 	bool (*card_busy)(struct mmc *mmc);
499*4882a593Smuzhiyun 	int (*send_cmd)(struct mmc *mmc,
500*4882a593Smuzhiyun 			struct mmc_cmd *cmd, struct mmc_data *data);
501*4882a593Smuzhiyun 	int (*set_ios)(struct mmc *mmc);
502*4882a593Smuzhiyun 	int (*init)(struct mmc *mmc);
503*4882a593Smuzhiyun 	int (*getcd)(struct mmc *mmc);
504*4882a593Smuzhiyun 	int (*getwp)(struct mmc *mmc);
505*4882a593Smuzhiyun 	int (*execute_tuning)(struct udevice *dev, u32 opcode);
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun struct mmc_config {
510*4882a593Smuzhiyun 	const char *name;
511*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
512*4882a593Smuzhiyun 	const struct mmc_ops *ops;
513*4882a593Smuzhiyun #endif
514*4882a593Smuzhiyun 	uint host_caps;
515*4882a593Smuzhiyun 	uint voltages;
516*4882a593Smuzhiyun 	uint f_min;
517*4882a593Smuzhiyun 	uint f_max;
518*4882a593Smuzhiyun 	uint b_max;
519*4882a593Smuzhiyun 	unsigned char part_type;
520*4882a593Smuzhiyun 	u8 fixed_drv_type;
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun struct sd_ssr {
524*4882a593Smuzhiyun 	unsigned int au;		/* In sectors */
525*4882a593Smuzhiyun 	unsigned int erase_timeout;	/* In milliseconds */
526*4882a593Smuzhiyun 	unsigned int erase_offset;	/* In milliseconds */
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /*
530*4882a593Smuzhiyun  * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
531*4882a593Smuzhiyun  * with mmc_get_mmc_dev().
532*4882a593Smuzhiyun  *
533*4882a593Smuzhiyun  * TODO struct mmc should be in mmc_private but it's hard to fix right now
534*4882a593Smuzhiyun  */
535*4882a593Smuzhiyun struct mmc {
536*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(BLK)
537*4882a593Smuzhiyun 	struct list_head link;
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun 	const struct mmc_config *cfg;	/* provided configuration */
540*4882a593Smuzhiyun 	uint version;
541*4882a593Smuzhiyun 	void *priv;
542*4882a593Smuzhiyun 	uint has_init;
543*4882a593Smuzhiyun 	int high_capacity;
544*4882a593Smuzhiyun 	uint bus_width;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define MMC_BUS_WIDTH_1BIT	1
547*4882a593Smuzhiyun #define MMC_BUS_WIDTH_4BIT	4
548*4882a593Smuzhiyun #define MMC_BUS_WIDTH_8BIT	8
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	uint timing;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define MMC_TIMING_LEGACY	0
553*4882a593Smuzhiyun #define MMC_TIMING_MMC_HS	1
554*4882a593Smuzhiyun #define MMC_TIMING_SD_HS	2
555*4882a593Smuzhiyun #define MMC_TIMING_UHS_SDR12	3
556*4882a593Smuzhiyun #define MMC_TIMING_UHS_SDR25	4
557*4882a593Smuzhiyun #define MMC_TIMING_UHS_SDR50	5
558*4882a593Smuzhiyun #define MMC_TIMING_UHS_SDR104	6
559*4882a593Smuzhiyun #define MMC_TIMING_UHS_DDR50	7
560*4882a593Smuzhiyun #define MMC_TIMING_MMC_DDR52	8
561*4882a593Smuzhiyun #define MMC_TIMING_MMC_HS200	9
562*4882a593Smuzhiyun #define MMC_TIMING_MMC_HS400	10
563*4882a593Smuzhiyun #define MMC_TIMING_MMC_HS400ES	11
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	uint clock;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #define MMC_HIGH_26_MAX_DTR	26000000
568*4882a593Smuzhiyun #define MMC_HIGH_52_MAX_DTR	52000000
569*4882a593Smuzhiyun #define MMC_HIGH_DDR_MAX_DTR	52000000
570*4882a593Smuzhiyun #define MMC_HS200_MAX_DTR	200000000
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	uint card_caps;
573*4882a593Smuzhiyun 	uint ocr;
574*4882a593Smuzhiyun 	uint dsr;
575*4882a593Smuzhiyun 	uint dsr_imp;
576*4882a593Smuzhiyun 	uint scr[2];
577*4882a593Smuzhiyun 	uint csd[4];
578*4882a593Smuzhiyun 	uint cid[4];
579*4882a593Smuzhiyun 	ushort rca;
580*4882a593Smuzhiyun 	u8 part_support;
581*4882a593Smuzhiyun 	u8 part_attr;
582*4882a593Smuzhiyun 	u8 wr_rel_set;
583*4882a593Smuzhiyun 	u8 part_config;
584*4882a593Smuzhiyun 	uint read_bl_len;
585*4882a593Smuzhiyun 	uint write_bl_len;
586*4882a593Smuzhiyun 	uint erase_grp_size;	/* in 512-byte sectors */
587*4882a593Smuzhiyun 	uint hc_wp_grp_size;	/* in 512-byte sectors */
588*4882a593Smuzhiyun 	int default_phase;	/* set the default sample clock phase */
589*4882a593Smuzhiyun 	uint init_retry;        /* re-init mmc when error occur */
590*4882a593Smuzhiyun 	struct sd_ssr	ssr;	/* SD status register */
591*4882a593Smuzhiyun 	struct emmc_esr esr;    /* emmc status register */
592*4882a593Smuzhiyun 	u64 capacity;
593*4882a593Smuzhiyun 	u64 capacity_user;
594*4882a593Smuzhiyun 	u64 capacity_boot;
595*4882a593Smuzhiyun 	u64 capacity_rpmb;
596*4882a593Smuzhiyun 	u64 capacity_gp[4];
597*4882a593Smuzhiyun 	u64 enh_user_start;
598*4882a593Smuzhiyun 	u64 enh_user_size;
599*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(BLK)
600*4882a593Smuzhiyun 	struct blk_desc block_dev;
601*4882a593Smuzhiyun #endif
602*4882a593Smuzhiyun 	char op_cond_pending;	/* 1 if we are waiting on an op_cond command */
603*4882a593Smuzhiyun 	char init_in_progress;	/* 1 if we have done mmc_start_init() */
604*4882a593Smuzhiyun 	char preinit;		/* start init as early as possible */
605*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
606*4882a593Smuzhiyun 	struct udevice *dev;	/* Device for this MMC controller */
607*4882a593Smuzhiyun #endif
608*4882a593Smuzhiyun 	u8 raw_driver_strength;
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun struct mmc_hwpart_conf {
612*4882a593Smuzhiyun 	struct {
613*4882a593Smuzhiyun 		uint enh_start;	/* in 512-byte sectors */
614*4882a593Smuzhiyun 		uint enh_size;	/* in 512-byte sectors, if 0 no enh area */
615*4882a593Smuzhiyun 		unsigned wr_rel_change : 1;
616*4882a593Smuzhiyun 		unsigned wr_rel_set : 1;
617*4882a593Smuzhiyun 	} user;
618*4882a593Smuzhiyun 	struct {
619*4882a593Smuzhiyun 		uint size;	/* in 512-byte sectors */
620*4882a593Smuzhiyun 		unsigned enhanced : 1;
621*4882a593Smuzhiyun 		unsigned wr_rel_change : 1;
622*4882a593Smuzhiyun 		unsigned wr_rel_set : 1;
623*4882a593Smuzhiyun 	} gp_part[4];
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun enum mmc_hwpart_conf_mode {
627*4882a593Smuzhiyun 	MMC_HWPART_CONF_CHECK,
628*4882a593Smuzhiyun 	MMC_HWPART_CONF_SET,
629*4882a593Smuzhiyun 	MMC_HWPART_CONF_COMPLETE,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
mmc_card_hs(struct mmc * mmc)632*4882a593Smuzhiyun static inline bool mmc_card_hs(struct mmc *mmc)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	return (mmc->timing == MMC_TIMING_MMC_HS) ||
635*4882a593Smuzhiyun 		(mmc->timing == MMC_TIMING_SD_HS);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
mmc_card_ddr(struct mmc * mmc)638*4882a593Smuzhiyun static inline bool mmc_card_ddr(struct mmc *mmc)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	return (mmc->timing == MMC_TIMING_UHS_DDR50) ||
641*4882a593Smuzhiyun 		(mmc->timing == MMC_TIMING_MMC_DDR52) ||
642*4882a593Smuzhiyun 		(mmc->timing == MMC_TIMING_MMC_HS400) ||
643*4882a593Smuzhiyun 		(mmc->timing == MMC_TIMING_MMC_HS400ES);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
mmc_card_hs200(struct mmc * mmc)646*4882a593Smuzhiyun static inline bool mmc_card_hs200(struct mmc *mmc)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	return mmc->timing == MMC_TIMING_MMC_HS200;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
mmc_card_ddr52(struct mmc * mmc)651*4882a593Smuzhiyun static inline bool mmc_card_ddr52(struct mmc *mmc)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	return mmc->timing == MMC_TIMING_MMC_DDR52;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
mmc_card_hs400(struct mmc * mmc)656*4882a593Smuzhiyun static inline bool mmc_card_hs400(struct mmc *mmc)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	return mmc->timing == MMC_TIMING_MMC_HS400;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
mmc_card_hs400es(struct mmc * mmc)661*4882a593Smuzhiyun static inline bool mmc_card_hs400es(struct mmc *mmc)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	return mmc->timing == MMC_TIMING_MMC_HS400ES;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun int mmc_send_tuning(struct mmc *mmc, u32 opcode);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun /**
671*4882a593Smuzhiyun  * mmc_bind() - Set up a new MMC device ready for probing
672*4882a593Smuzhiyun  *
673*4882a593Smuzhiyun  * A child block device is bound with the IF_TYPE_MMC interface type. This
674*4882a593Smuzhiyun  * allows the device to be used with CONFIG_BLK
675*4882a593Smuzhiyun  *
676*4882a593Smuzhiyun  * @dev:	MMC device to set up
677*4882a593Smuzhiyun  * @mmc:	MMC struct
678*4882a593Smuzhiyun  * @cfg:	MMC configuration
679*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
680*4882a593Smuzhiyun  */
681*4882a593Smuzhiyun int mmc_bind(struct udevice *dev, struct mmc *mmc,
682*4882a593Smuzhiyun 	     const struct mmc_config *cfg);
683*4882a593Smuzhiyun void mmc_destroy(struct mmc *mmc);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /**
686*4882a593Smuzhiyun  * mmc_unbind() - Unbind a MMC device's child block device
687*4882a593Smuzhiyun  *
688*4882a593Smuzhiyun  * @dev:	MMC device
689*4882a593Smuzhiyun  * @return 0 if OK, -ve on error
690*4882a593Smuzhiyun  */
691*4882a593Smuzhiyun int mmc_unbind(struct udevice *dev);
692*4882a593Smuzhiyun int mmc_initialize(bd_t *bis);
693*4882a593Smuzhiyun int mmc_init(struct mmc *mmc);
694*4882a593Smuzhiyun int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
695*4882a593Smuzhiyun void mmc_set_clock(struct mmc *mmc, uint clock);
696*4882a593Smuzhiyun struct mmc *find_mmc_device(int dev_num);
697*4882a593Smuzhiyun int mmc_set_dev(int dev_num);
698*4882a593Smuzhiyun void print_mmc_devices(char separator);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun /**
701*4882a593Smuzhiyun  * get_mmc_num() - get the total MMC device number
702*4882a593Smuzhiyun  *
703*4882a593Smuzhiyun  * @return 0 if there is no MMC device, else the number of devices
704*4882a593Smuzhiyun  */
705*4882a593Smuzhiyun int get_mmc_num(void);
706*4882a593Smuzhiyun int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
707*4882a593Smuzhiyun int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
708*4882a593Smuzhiyun 		      enum mmc_hwpart_conf_mode mode);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
711*4882a593Smuzhiyun int mmc_getcd(struct mmc *mmc);
712*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc);
713*4882a593Smuzhiyun int mmc_getwp(struct mmc *mmc);
714*4882a593Smuzhiyun int board_mmc_getwp(struct mmc *mmc);
715*4882a593Smuzhiyun #endif
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun int mmc_set_dsr(struct mmc *mmc, u16 val);
718*4882a593Smuzhiyun /* Function to change the size of boot partition and rpmb partitions */
719*4882a593Smuzhiyun int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
720*4882a593Smuzhiyun 					unsigned long rpmbsize);
721*4882a593Smuzhiyun /* Function to modify the PARTITION_CONFIG field of EXT_CSD */
722*4882a593Smuzhiyun int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
723*4882a593Smuzhiyun /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
724*4882a593Smuzhiyun int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
725*4882a593Smuzhiyun /* Function to modify the RST_n_FUNCTION field of EXT_CSD */
726*4882a593Smuzhiyun int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
727*4882a593Smuzhiyun /* Functions to read / write the RPMB partition */
728*4882a593Smuzhiyun int mmc_rpmb_set_key(struct mmc *mmc, void *key);
729*4882a593Smuzhiyun int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
730*4882a593Smuzhiyun int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
731*4882a593Smuzhiyun 		  unsigned short cnt, unsigned char *key);
732*4882a593Smuzhiyun int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
733*4882a593Smuzhiyun 		   unsigned short cnt, unsigned char *key);
734*4882a593Smuzhiyun #ifdef CONFIG_CMD_BKOPS_ENABLE
735*4882a593Smuzhiyun int mmc_set_bkops_enable(struct mmc *mmc);
736*4882a593Smuzhiyun #endif
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /**
739*4882a593Smuzhiyun  * Start device initialization and return immediately; it does not block on
740*4882a593Smuzhiyun  * polling OCR (operation condition register) status.  Then you should call
741*4882a593Smuzhiyun  * mmc_init, which would block on polling OCR status and complete the device
742*4882a593Smuzhiyun  * initializatin.
743*4882a593Smuzhiyun  *
744*4882a593Smuzhiyun  * @param mmc	Pointer to a MMC device struct
745*4882a593Smuzhiyun  * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
746*4882a593Smuzhiyun  */
747*4882a593Smuzhiyun int mmc_start_init(struct mmc *mmc);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /**
750*4882a593Smuzhiyun  * Set preinit flag of mmc device.
751*4882a593Smuzhiyun  *
752*4882a593Smuzhiyun  * This will cause the device to be pre-inited during mmc_initialize(),
753*4882a593Smuzhiyun  * which may save boot time if the device is not accessed until later.
754*4882a593Smuzhiyun  * Some eMMC devices take 200-300ms to init, but unfortunately they
755*4882a593Smuzhiyun  * must be sent a series of commands to even get them to start preparing
756*4882a593Smuzhiyun  * for operation.
757*4882a593Smuzhiyun  *
758*4882a593Smuzhiyun  * @param mmc		Pointer to a MMC device struct
759*4882a593Smuzhiyun  * @param preinit	preinit flag value
760*4882a593Smuzhiyun  */
761*4882a593Smuzhiyun void mmc_set_preinit(struct mmc *mmc, int preinit);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun #ifdef CONFIG_MMC_SPI
764*4882a593Smuzhiyun #define mmc_host_is_spi(mmc)	((mmc)->cfg->host_caps & MMC_MODE_SPI)
765*4882a593Smuzhiyun #else
766*4882a593Smuzhiyun #define mmc_host_is_spi(mmc)	0
767*4882a593Smuzhiyun #endif
768*4882a593Smuzhiyun struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun void board_mmc_power_init(void);
771*4882a593Smuzhiyun int board_mmc_init(bd_t *bis);
772*4882a593Smuzhiyun int cpu_mmc_init(bd_t *bis);
773*4882a593Smuzhiyun int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
774*4882a593Smuzhiyun int mmc_get_env_dev(void);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun /* Set block count limit because of 16 bit register limit on some hardware*/
777*4882a593Smuzhiyun #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
778*4882a593Smuzhiyun #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
779*4882a593Smuzhiyun #endif
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun /**
782*4882a593Smuzhiyun  * mmc_get_blk_desc() - Get the block descriptor for an MMC device
783*4882a593Smuzhiyun  *
784*4882a593Smuzhiyun  * @mmc:	MMC device
785*4882a593Smuzhiyun  * @return block device if found, else NULL
786*4882a593Smuzhiyun  */
787*4882a593Smuzhiyun struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun /**
791*4882a593Smuzhiyun  * mmc_gpio_init_direct()
792*4882a593Smuzhiyun  *
793*4882a593Smuzhiyun  */
794*4882a593Smuzhiyun void mmc_gpio_init_direct(void);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun #define mmc_driver_type_mask(n)		(1 << (n))
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #endif /* _MMC_H_ */
799*4882a593Smuzhiyun 
800