xref: /OK3568_Linux_fs/u-boot/include/dt-bindings/clock/rk3399-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define RK3399_TWO_PLL_FOR_VOP
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* core clocks */
13*4882a593Smuzhiyun #define PLL_APLLL			1
14*4882a593Smuzhiyun #define PLL_APLLB			2
15*4882a593Smuzhiyun #define PLL_DPLL			3
16*4882a593Smuzhiyun #define PLL_CPLL			4
17*4882a593Smuzhiyun #define PLL_GPLL			5
18*4882a593Smuzhiyun #define PLL_NPLL			6
19*4882a593Smuzhiyun #define PLL_VPLL			7
20*4882a593Smuzhiyun #define ARMCLKL				8
21*4882a593Smuzhiyun #define ARMCLKB				9
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* sclk gates (special clocks) */
24*4882a593Smuzhiyun #define SCLK_I2C1			65
25*4882a593Smuzhiyun #define SCLK_I2C2			66
26*4882a593Smuzhiyun #define SCLK_I2C3			67
27*4882a593Smuzhiyun #define SCLK_I2C5			68
28*4882a593Smuzhiyun #define SCLK_I2C6			69
29*4882a593Smuzhiyun #define SCLK_I2C7			70
30*4882a593Smuzhiyun #define SCLK_SPI0			71
31*4882a593Smuzhiyun #define SCLK_SPI1			72
32*4882a593Smuzhiyun #define SCLK_SPI2			73
33*4882a593Smuzhiyun #define SCLK_SPI4			74
34*4882a593Smuzhiyun #define SCLK_SPI5			75
35*4882a593Smuzhiyun #define SCLK_SDMMC			76
36*4882a593Smuzhiyun #define SCLK_SDIO			77
37*4882a593Smuzhiyun #define SCLK_EMMC			78
38*4882a593Smuzhiyun #define SCLK_TSADC			79
39*4882a593Smuzhiyun #define SCLK_SARADC			80
40*4882a593Smuzhiyun #define SCLK_UART0			81
41*4882a593Smuzhiyun #define SCLK_UART1			82
42*4882a593Smuzhiyun #define SCLK_UART2			83
43*4882a593Smuzhiyun #define SCLK_UART3			84
44*4882a593Smuzhiyun #define SCLK_SPDIF_8CH			85
45*4882a593Smuzhiyun #define SCLK_I2S0_8CH			86
46*4882a593Smuzhiyun #define SCLK_I2S1_8CH			87
47*4882a593Smuzhiyun #define SCLK_I2S2_8CH			88
48*4882a593Smuzhiyun #define SCLK_I2S_8CH_OUT		89
49*4882a593Smuzhiyun #define SCLK_TIMER00			90
50*4882a593Smuzhiyun #define SCLK_TIMER01			91
51*4882a593Smuzhiyun #define SCLK_TIMER02			92
52*4882a593Smuzhiyun #define SCLK_TIMER03			93
53*4882a593Smuzhiyun #define SCLK_TIMER04			94
54*4882a593Smuzhiyun #define SCLK_TIMER05			95
55*4882a593Smuzhiyun #define SCLK_TIMER06			96
56*4882a593Smuzhiyun #define SCLK_TIMER07			97
57*4882a593Smuzhiyun #define SCLK_TIMER08			98
58*4882a593Smuzhiyun #define SCLK_TIMER09			99
59*4882a593Smuzhiyun #define SCLK_TIMER10			100
60*4882a593Smuzhiyun #define SCLK_TIMER11			101
61*4882a593Smuzhiyun #define SCLK_MACREF			102
62*4882a593Smuzhiyun #define SCLK_MAC_RX			103
63*4882a593Smuzhiyun #define SCLK_MAC_TX			104
64*4882a593Smuzhiyun #define SCLK_MAC			105
65*4882a593Smuzhiyun #define SCLK_MACREF_OUT			106
66*4882a593Smuzhiyun #define SCLK_VOP0_PWM			107
67*4882a593Smuzhiyun #define SCLK_VOP1_PWM			108
68*4882a593Smuzhiyun #define SCLK_RGA_CORE			109
69*4882a593Smuzhiyun #define SCLK_ISP0			110
70*4882a593Smuzhiyun #define SCLK_ISP1			111
71*4882a593Smuzhiyun #define SCLK_HDMI_CEC			112
72*4882a593Smuzhiyun #define SCLK_HDMI_SFR			113
73*4882a593Smuzhiyun #define SCLK_DP_CORE			114
74*4882a593Smuzhiyun #define SCLK_PVTM_CORE_L		115
75*4882a593Smuzhiyun #define SCLK_PVTM_CORE_B		116
76*4882a593Smuzhiyun #define SCLK_PVTM_GPU			117
77*4882a593Smuzhiyun #define SCLK_PVTM_DDR			118
78*4882a593Smuzhiyun #define SCLK_MIPIDPHY_REF		119
79*4882a593Smuzhiyun #define SCLK_MIPIDPHY_CFG		120
80*4882a593Smuzhiyun #define SCLK_HSICPHY			121
81*4882a593Smuzhiyun #define SCLK_USBPHY480M			122
82*4882a593Smuzhiyun #define SCLK_USB2PHY0_REF		123
83*4882a593Smuzhiyun #define SCLK_USB2PHY1_REF		124
84*4882a593Smuzhiyun #define SCLK_UPHY0_TCPDPHY_REF		125
85*4882a593Smuzhiyun #define SCLK_UPHY0_TCPDCORE		126
86*4882a593Smuzhiyun #define SCLK_UPHY1_TCPDPHY_REF		127
87*4882a593Smuzhiyun #define SCLK_UPHY1_TCPDCORE		128
88*4882a593Smuzhiyun #define SCLK_USB3OTG0_REF		129
89*4882a593Smuzhiyun #define SCLK_USB3OTG1_REF		130
90*4882a593Smuzhiyun #define SCLK_USB3OTG0_SUSPEND		131
91*4882a593Smuzhiyun #define SCLK_USB3OTG1_SUSPEND		132
92*4882a593Smuzhiyun #define SCLK_CRYPTO0			133
93*4882a593Smuzhiyun #define SCLK_CRYPTO1			134
94*4882a593Smuzhiyun #define SCLK_CCI_TRACE			135
95*4882a593Smuzhiyun #define SCLK_CS				136
96*4882a593Smuzhiyun #define SCLK_CIF_OUT			137
97*4882a593Smuzhiyun #define SCLK_PCIEPHY_REF		138
98*4882a593Smuzhiyun #define SCLK_PCIE_CORE			139
99*4882a593Smuzhiyun #define SCLK_M0_PERILP			140
100*4882a593Smuzhiyun #define SCLK_M0_PERILP_DEC		141
101*4882a593Smuzhiyun #define SCLK_CM0S			142
102*4882a593Smuzhiyun #define SCLK_DBG_NOC			143
103*4882a593Smuzhiyun #define SCLK_DBG_PD_CORE_B		144
104*4882a593Smuzhiyun #define SCLK_DBG_PD_CORE_L		145
105*4882a593Smuzhiyun #define SCLK_DFIMON0_TIMER		146
106*4882a593Smuzhiyun #define SCLK_DFIMON1_TIMER		147
107*4882a593Smuzhiyun #define SCLK_INTMEM0			148
108*4882a593Smuzhiyun #define SCLK_INTMEM1			149
109*4882a593Smuzhiyun #define SCLK_INTMEM2			150
110*4882a593Smuzhiyun #define SCLK_INTMEM3			151
111*4882a593Smuzhiyun #define SCLK_INTMEM4			152
112*4882a593Smuzhiyun #define SCLK_INTMEM5			153
113*4882a593Smuzhiyun #define SCLK_SDMMC_DRV			154
114*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE		155
115*4882a593Smuzhiyun #define SCLK_SDIO_DRV			156
116*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE		157
117*4882a593Smuzhiyun #define SCLK_VDU_CORE			158
118*4882a593Smuzhiyun #define SCLK_VDU_CA			159
119*4882a593Smuzhiyun #define SCLK_PCIE_PM			160
120*4882a593Smuzhiyun #define SCLK_SPDIF_REC_DPTX		161
121*4882a593Smuzhiyun #define SCLK_DPHY_PLL			162
122*4882a593Smuzhiyun #define SCLK_DPHY_TX0_CFG		163
123*4882a593Smuzhiyun #define SCLK_DPHY_TX1RX1_CFG		164
124*4882a593Smuzhiyun #define SCLK_DPHY_RX0_CFG		165
125*4882a593Smuzhiyun #define SCLK_RMII_SRC			166
126*4882a593Smuzhiyun #define SCLK_PCIEPHY_REF100M		167
127*4882a593Smuzhiyun #define SCLK_USBPHY0_480M_SRC		168
128*4882a593Smuzhiyun #define SCLK_USBPHY1_480M_SRC		169
129*4882a593Smuzhiyun #define SCLK_DDRCLK			170
130*4882a593Smuzhiyun #define SCLK_TESTOUT2			171
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define DCLK_VOP0			180
133*4882a593Smuzhiyun #define DCLK_VOP1			181
134*4882a593Smuzhiyun #define DCLK_VOP0_DIV			182
135*4882a593Smuzhiyun #define DCLK_VOP1_DIV			183
136*4882a593Smuzhiyun #define DCLK_M0_PERILP			184
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define FCLK_CM0S			190
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* aclk gates */
141*4882a593Smuzhiyun #define ACLK_PERIHP			192
142*4882a593Smuzhiyun #define ACLK_PERIHP_NOC			193
143*4882a593Smuzhiyun #define ACLK_PERILP0			194
144*4882a593Smuzhiyun #define ACLK_PERILP0_NOC		195
145*4882a593Smuzhiyun #define ACLK_PERF_PCIE			196
146*4882a593Smuzhiyun #define ACLK_PCIE			197
147*4882a593Smuzhiyun #define ACLK_INTMEM			198
148*4882a593Smuzhiyun #define ACLK_TZMA			199
149*4882a593Smuzhiyun #define ACLK_DCF			200
150*4882a593Smuzhiyun #define ACLK_CCI			201
151*4882a593Smuzhiyun #define ACLK_CCI_NOC0			202
152*4882a593Smuzhiyun #define ACLK_CCI_NOC1			203
153*4882a593Smuzhiyun #define ACLK_CCI_GRF			204
154*4882a593Smuzhiyun #define ACLK_CENTER			205
155*4882a593Smuzhiyun #define ACLK_CENTER_MAIN_NOC		206
156*4882a593Smuzhiyun #define ACLK_CENTER_PERI_NOC		207
157*4882a593Smuzhiyun #define ACLK_GPU			208
158*4882a593Smuzhiyun #define ACLK_PERF_GPU			209
159*4882a593Smuzhiyun #define ACLK_GPU_GRF			210
160*4882a593Smuzhiyun #define ACLK_DMAC0_PERILP		211
161*4882a593Smuzhiyun #define ACLK_DMAC1_PERILP		212
162*4882a593Smuzhiyun #define ACLK_GMAC			213
163*4882a593Smuzhiyun #define ACLK_GMAC_NOC			214
164*4882a593Smuzhiyun #define ACLK_PERF_GMAC			215
165*4882a593Smuzhiyun #define ACLK_VOP0_NOC			216
166*4882a593Smuzhiyun #define ACLK_VOP0			217
167*4882a593Smuzhiyun #define ACLK_VOP1_NOC			218
168*4882a593Smuzhiyun #define ACLK_VOP1			219
169*4882a593Smuzhiyun #define ACLK_RGA			220
170*4882a593Smuzhiyun #define ACLK_RGA_NOC			221
171*4882a593Smuzhiyun #define ACLK_HDCP			222
172*4882a593Smuzhiyun #define ACLK_HDCP_NOC			223
173*4882a593Smuzhiyun #define ACLK_HDCP22			224
174*4882a593Smuzhiyun #define ACLK_IEP			225
175*4882a593Smuzhiyun #define ACLK_IEP_NOC			226
176*4882a593Smuzhiyun #define ACLK_VIO			227
177*4882a593Smuzhiyun #define ACLK_VIO_NOC			228
178*4882a593Smuzhiyun #define ACLK_ISP0			229
179*4882a593Smuzhiyun #define ACLK_ISP1			230
180*4882a593Smuzhiyun #define ACLK_ISP0_NOC			231
181*4882a593Smuzhiyun #define ACLK_ISP1_NOC			232
182*4882a593Smuzhiyun #define ACLK_ISP0_WRAPPER		233
183*4882a593Smuzhiyun #define ACLK_ISP1_WRAPPER		234
184*4882a593Smuzhiyun #define ACLK_VCODEC			235
185*4882a593Smuzhiyun #define ACLK_VCODEC_NOC			236
186*4882a593Smuzhiyun #define ACLK_VDU			237
187*4882a593Smuzhiyun #define ACLK_VDU_NOC			238
188*4882a593Smuzhiyun #define ACLK_PERI			239
189*4882a593Smuzhiyun #define ACLK_EMMC			240
190*4882a593Smuzhiyun #define ACLK_EMMC_CORE			241
191*4882a593Smuzhiyun #define ACLK_EMMC_NOC			242
192*4882a593Smuzhiyun #define ACLK_EMMC_GRF			243
193*4882a593Smuzhiyun #define ACLK_USB3			244
194*4882a593Smuzhiyun #define ACLK_USB3_NOC			245
195*4882a593Smuzhiyun #define ACLK_USB3OTG0			246
196*4882a593Smuzhiyun #define ACLK_USB3OTG1			247
197*4882a593Smuzhiyun #define ACLK_USB3_RKSOC_AXI_PERF	248
198*4882a593Smuzhiyun #define ACLK_USB3_GRF			249
199*4882a593Smuzhiyun #define ACLK_GIC			250
200*4882a593Smuzhiyun #define ACLK_GIC_NOC			251
201*4882a593Smuzhiyun #define ACLK_GIC_ADB400_CORE_L_2_GIC	252
202*4882a593Smuzhiyun #define ACLK_GIC_ADB400_CORE_B_2_GIC	253
203*4882a593Smuzhiyun #define ACLK_GIC_ADB400_GIC_2_CORE_L	254
204*4882a593Smuzhiyun #define ACLK_GIC_ADB400_GIC_2_CORE_B	255
205*4882a593Smuzhiyun #define ACLK_CORE_ADB400_CORE_L_2_CCI500 256
206*4882a593Smuzhiyun #define ACLK_CORE_ADB400_CORE_B_2_CCI500 257
207*4882a593Smuzhiyun #define ACLK_ADB400M_PD_CORE_L		258
208*4882a593Smuzhiyun #define ACLK_ADB400M_PD_CORE_B		259
209*4882a593Smuzhiyun #define ACLK_PERF_CORE_L		260
210*4882a593Smuzhiyun #define ACLK_PERF_CORE_B		261
211*4882a593Smuzhiyun #define ACLK_GIC_PRE			262
212*4882a593Smuzhiyun #define ACLK_VOP0_PRE			263
213*4882a593Smuzhiyun #define ACLK_VOP1_PRE			264
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* pclk gates */
216*4882a593Smuzhiyun #define PCLK_PERIHP			320
217*4882a593Smuzhiyun #define PCLK_PERIHP_NOC			321
218*4882a593Smuzhiyun #define PCLK_PERILP0			322
219*4882a593Smuzhiyun #define PCLK_PERILP1			323
220*4882a593Smuzhiyun #define PCLK_PERILP1_NOC		324
221*4882a593Smuzhiyun #define PCLK_PERILP_SGRF		325
222*4882a593Smuzhiyun #define PCLK_PERIHP_GRF			326
223*4882a593Smuzhiyun #define PCLK_PCIE			327
224*4882a593Smuzhiyun #define PCLK_SGRF			328
225*4882a593Smuzhiyun #define PCLK_INTR_ARB			329
226*4882a593Smuzhiyun #define PCLK_CENTER_MAIN_NOC		330
227*4882a593Smuzhiyun #define PCLK_CIC			331
228*4882a593Smuzhiyun #define PCLK_COREDBG_B			332
229*4882a593Smuzhiyun #define PCLK_COREDBG_L			333
230*4882a593Smuzhiyun #define PCLK_DBG_CXCS_PD_CORE_B		334
231*4882a593Smuzhiyun #define PCLK_DCF			335
232*4882a593Smuzhiyun #define PCLK_GPIO2			336
233*4882a593Smuzhiyun #define PCLK_GPIO3			337
234*4882a593Smuzhiyun #define PCLK_GPIO4			338
235*4882a593Smuzhiyun #define PCLK_GRF			339
236*4882a593Smuzhiyun #define PCLK_HSICPHY			340
237*4882a593Smuzhiyun #define PCLK_I2C1			341
238*4882a593Smuzhiyun #define PCLK_I2C2			342
239*4882a593Smuzhiyun #define PCLK_I2C3			343
240*4882a593Smuzhiyun #define PCLK_I2C5			344
241*4882a593Smuzhiyun #define PCLK_I2C6			345
242*4882a593Smuzhiyun #define PCLK_I2C7			346
243*4882a593Smuzhiyun #define PCLK_SPI0			347
244*4882a593Smuzhiyun #define PCLK_SPI1			348
245*4882a593Smuzhiyun #define PCLK_SPI2			349
246*4882a593Smuzhiyun #define PCLK_SPI4			350
247*4882a593Smuzhiyun #define PCLK_SPI5			351
248*4882a593Smuzhiyun #define PCLK_UART0			352
249*4882a593Smuzhiyun #define PCLK_UART1			353
250*4882a593Smuzhiyun #define PCLK_UART2			354
251*4882a593Smuzhiyun #define PCLK_UART3			355
252*4882a593Smuzhiyun #define PCLK_TSADC			356
253*4882a593Smuzhiyun #define PCLK_SARADC			357
254*4882a593Smuzhiyun #define PCLK_GMAC			358
255*4882a593Smuzhiyun #define PCLK_GMAC_NOC			359
256*4882a593Smuzhiyun #define PCLK_TIMER0			360
257*4882a593Smuzhiyun #define PCLK_TIMER1			361
258*4882a593Smuzhiyun #define PCLK_EDP			362
259*4882a593Smuzhiyun #define PCLK_EDP_NOC			363
260*4882a593Smuzhiyun #define PCLK_EDP_CTRL			364
261*4882a593Smuzhiyun #define PCLK_VIO			365
262*4882a593Smuzhiyun #define PCLK_VIO_NOC			366
263*4882a593Smuzhiyun #define PCLK_VIO_GRF			367
264*4882a593Smuzhiyun #define PCLK_MIPI_DSI0			368
265*4882a593Smuzhiyun #define PCLK_MIPI_DSI1			369
266*4882a593Smuzhiyun #define PCLK_HDCP			370
267*4882a593Smuzhiyun #define PCLK_HDCP_NOC			371
268*4882a593Smuzhiyun #define PCLK_HDMI_CTRL			372
269*4882a593Smuzhiyun #define PCLK_DP_CTRL			373
270*4882a593Smuzhiyun #define PCLK_HDCP22			374
271*4882a593Smuzhiyun #define PCLK_GASKET			375
272*4882a593Smuzhiyun #define PCLK_DDR			376
273*4882a593Smuzhiyun #define PCLK_DDR_MON			377
274*4882a593Smuzhiyun #define PCLK_DDR_SGRF			378
275*4882a593Smuzhiyun #define PCLK_ISP1_WRAPPER		379
276*4882a593Smuzhiyun #define PCLK_WDT			380
277*4882a593Smuzhiyun #define PCLK_EFUSE1024NS		381
278*4882a593Smuzhiyun #define PCLK_EFUSE1024S			382
279*4882a593Smuzhiyun #define PCLK_PMU_INTR_ARB		383
280*4882a593Smuzhiyun #define PCLK_MAILBOX0			384
281*4882a593Smuzhiyun #define PCLK_USBPHY_MUX_G		385
282*4882a593Smuzhiyun #define PCLK_UPHY0_TCPHY_G		386
283*4882a593Smuzhiyun #define PCLK_UPHY0_TCPD_G		387
284*4882a593Smuzhiyun #define PCLK_UPHY1_TCPHY_G		388
285*4882a593Smuzhiyun #define PCLK_UPHY1_TCPD_G		389
286*4882a593Smuzhiyun #define PCLK_ALIVE			390
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* hclk gates */
289*4882a593Smuzhiyun #define HCLK_PERIHP			448
290*4882a593Smuzhiyun #define HCLK_PERILP0			449
291*4882a593Smuzhiyun #define HCLK_PERILP1			450
292*4882a593Smuzhiyun #define HCLK_PERILP0_NOC		451
293*4882a593Smuzhiyun #define HCLK_PERILP1_NOC		452
294*4882a593Smuzhiyun #define HCLK_M0_PERILP			453
295*4882a593Smuzhiyun #define HCLK_M0_PERILP_NOC		454
296*4882a593Smuzhiyun #define HCLK_AHB1TOM			455
297*4882a593Smuzhiyun #define HCLK_HOST0			456
298*4882a593Smuzhiyun #define HCLK_HOST0_ARB			457
299*4882a593Smuzhiyun #define HCLK_HOST1			458
300*4882a593Smuzhiyun #define HCLK_HOST1_ARB			459
301*4882a593Smuzhiyun #define HCLK_HSIC			460
302*4882a593Smuzhiyun #define HCLK_SD				461
303*4882a593Smuzhiyun #define HCLK_SDMMC			462
304*4882a593Smuzhiyun #define HCLK_SDMMC_NOC			463
305*4882a593Smuzhiyun #define HCLK_M_CRYPTO0			464
306*4882a593Smuzhiyun #define HCLK_M_CRYPTO1			465
307*4882a593Smuzhiyun #define HCLK_S_CRYPTO0			466
308*4882a593Smuzhiyun #define HCLK_S_CRYPTO1			467
309*4882a593Smuzhiyun #define HCLK_I2S0_8CH			468
310*4882a593Smuzhiyun #define HCLK_I2S1_8CH			469
311*4882a593Smuzhiyun #define HCLK_I2S2_8CH			470
312*4882a593Smuzhiyun #define HCLK_SPDIF			471
313*4882a593Smuzhiyun #define HCLK_VOP0_NOC			472
314*4882a593Smuzhiyun #define HCLK_VOP0			473
315*4882a593Smuzhiyun #define HCLK_VOP1_NOC			474
316*4882a593Smuzhiyun #define HCLK_VOP1			475
317*4882a593Smuzhiyun #define HCLK_ROM			476
318*4882a593Smuzhiyun #define HCLK_IEP			477
319*4882a593Smuzhiyun #define HCLK_IEP_NOC			478
320*4882a593Smuzhiyun #define HCLK_ISP0			479
321*4882a593Smuzhiyun #define HCLK_ISP1			480
322*4882a593Smuzhiyun #define HCLK_ISP0_NOC			481
323*4882a593Smuzhiyun #define HCLK_ISP1_NOC			482
324*4882a593Smuzhiyun #define HCLK_ISP0_WRAPPER		483
325*4882a593Smuzhiyun #define HCLK_ISP1_WRAPPER		484
326*4882a593Smuzhiyun #define HCLK_RGA			485
327*4882a593Smuzhiyun #define HCLK_RGA_NOC			486
328*4882a593Smuzhiyun #define HCLK_HDCP			487
329*4882a593Smuzhiyun #define HCLK_HDCP_NOC			488
330*4882a593Smuzhiyun #define HCLK_HDCP22			489
331*4882a593Smuzhiyun #define HCLK_VCODEC			490
332*4882a593Smuzhiyun #define HCLK_VCODEC_NOC			491
333*4882a593Smuzhiyun #define HCLK_VDU			492
334*4882a593Smuzhiyun #define HCLK_VDU_NOC			493
335*4882a593Smuzhiyun #define HCLK_SDIO			494
336*4882a593Smuzhiyun #define HCLK_SDIO_NOC			495
337*4882a593Smuzhiyun #define HCLK_SDIOAUDIO_NOC		496
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define CLK_NR_CLKS			(HCLK_SDIOAUDIO_NOC + 1)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* pmu-clocks indices */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define PLL_PPLL			1
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define SCLK_32K_SUSPEND_PMU		2
346*4882a593Smuzhiyun #define SCLK_SPI3_PMU			3
347*4882a593Smuzhiyun #define SCLK_TIMER12_PMU		4
348*4882a593Smuzhiyun #define SCLK_TIMER13_PMU		5
349*4882a593Smuzhiyun #define SCLK_UART4_PMU			6
350*4882a593Smuzhiyun #define SCLK_PVTM_PMU			7
351*4882a593Smuzhiyun #define SCLK_WIFI_PMU			8
352*4882a593Smuzhiyun #define SCLK_I2C0_PMU			9
353*4882a593Smuzhiyun #define SCLK_I2C4_PMU			10
354*4882a593Smuzhiyun #define SCLK_I2C8_PMU			11
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define PCLK_SRC_PMU			19
357*4882a593Smuzhiyun #define PCLK_PMU			20
358*4882a593Smuzhiyun #define PCLK_PMUGRF_PMU			21
359*4882a593Smuzhiyun #define PCLK_INTMEM1_PMU		22
360*4882a593Smuzhiyun #define PCLK_GPIO0_PMU			23
361*4882a593Smuzhiyun #define PCLK_GPIO1_PMU			24
362*4882a593Smuzhiyun #define PCLK_SGRF_PMU			25
363*4882a593Smuzhiyun #define PCLK_NOC_PMU			26
364*4882a593Smuzhiyun #define PCLK_I2C0_PMU			27
365*4882a593Smuzhiyun #define PCLK_I2C4_PMU			28
366*4882a593Smuzhiyun #define PCLK_I2C8_PMU			29
367*4882a593Smuzhiyun #define PCLK_RKPWM_PMU			30
368*4882a593Smuzhiyun #define PCLK_SPI3_PMU			31
369*4882a593Smuzhiyun #define PCLK_TIMER_PMU			32
370*4882a593Smuzhiyun #define PCLK_MAILBOX_PMU		33
371*4882a593Smuzhiyun #define PCLK_UART4_PMU			34
372*4882a593Smuzhiyun #define PCLK_WDT_M0_PMU			35
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define FCLK_CM0S_SRC_PMU		44
375*4882a593Smuzhiyun #define FCLK_CM0S_PMU			45
376*4882a593Smuzhiyun #define SCLK_CM0S_PMU			46
377*4882a593Smuzhiyun #define HCLK_CM0S_PMU			47
378*4882a593Smuzhiyun #define DCLK_CM0S_PMU			48
379*4882a593Smuzhiyun #define PCLK_INTR_ARB_PMU		49
380*4882a593Smuzhiyun #define HCLK_NOC_PMU			50
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define CLKPMU_NR_CLKS			(HCLK_NOC_PMU + 1)
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /* soft-reset indices */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* cru_softrst_con0 */
387*4882a593Smuzhiyun #define SRST_CORE_L0			0
388*4882a593Smuzhiyun #define SRST_CORE_B0			1
389*4882a593Smuzhiyun #define SRST_CORE_PO_L0			2
390*4882a593Smuzhiyun #define SRST_CORE_PO_B0			3
391*4882a593Smuzhiyun #define SRST_L2_L			4
392*4882a593Smuzhiyun #define SRST_L2_B			5
393*4882a593Smuzhiyun #define SRST_ADB_L			6
394*4882a593Smuzhiyun #define SRST_ADB_B			7
395*4882a593Smuzhiyun #define SRST_A_CCI			8
396*4882a593Smuzhiyun #define SRST_A_CCIM0_NOC		9
397*4882a593Smuzhiyun #define SRST_A_CCIM1_NOC		10
398*4882a593Smuzhiyun #define SRST_DBG_NOC			11
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /* cru_softrst_con1 */
401*4882a593Smuzhiyun #define SRST_CORE_L0_T			16
402*4882a593Smuzhiyun #define SRST_CORE_L1			17
403*4882a593Smuzhiyun #define SRST_CORE_L2			18
404*4882a593Smuzhiyun #define SRST_CORE_L3			19
405*4882a593Smuzhiyun #define SRST_CORE_PO_L0_T		20
406*4882a593Smuzhiyun #define SRST_CORE_PO_L1			21
407*4882a593Smuzhiyun #define SRST_CORE_PO_L2			22
408*4882a593Smuzhiyun #define SRST_CORE_PO_L3			23
409*4882a593Smuzhiyun #define SRST_A_ADB400_GIC2COREL		24
410*4882a593Smuzhiyun #define SRST_A_ADB400_COREL2GIC		25
411*4882a593Smuzhiyun #define SRST_P_DBG_L			26
412*4882a593Smuzhiyun #define SRST_L2_L_T			28
413*4882a593Smuzhiyun #define SRST_ADB_L_T			29
414*4882a593Smuzhiyun #define SRST_A_RKPERF_L			30
415*4882a593Smuzhiyun #define SRST_PVTM_CORE_L		31
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* cru_softrst_con2 */
418*4882a593Smuzhiyun #define SRST_CORE_B0_T			32
419*4882a593Smuzhiyun #define SRST_CORE_B1			33
420*4882a593Smuzhiyun #define SRST_CORE_PO_B0_T		36
421*4882a593Smuzhiyun #define SRST_CORE_PO_B1			37
422*4882a593Smuzhiyun #define SRST_A_ADB400_GIC2COREB		40
423*4882a593Smuzhiyun #define SRST_A_ADB400_COREB2GIC		41
424*4882a593Smuzhiyun #define SRST_P_DBG_B			42
425*4882a593Smuzhiyun #define SRST_L2_B_T			43
426*4882a593Smuzhiyun #define SRST_ADB_B_T			45
427*4882a593Smuzhiyun #define SRST_A_RKPERF_B			46
428*4882a593Smuzhiyun #define SRST_PVTM_CORE_B		47
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* cru_softrst_con3 */
431*4882a593Smuzhiyun #define SRST_A_CCI_T			50
432*4882a593Smuzhiyun #define SRST_A_CCIM0_NOC_T		51
433*4882a593Smuzhiyun #define SRST_A_CCIM1_NOC_T		52
434*4882a593Smuzhiyun #define SRST_A_ADB400M_PD_CORE_B_T	53
435*4882a593Smuzhiyun #define SRST_A_ADB400M_PD_CORE_L_T	54
436*4882a593Smuzhiyun #define SRST_DBG_NOC_T			55
437*4882a593Smuzhiyun #define SRST_DBG_CXCS			56
438*4882a593Smuzhiyun #define SRST_CCI_TRACE			57
439*4882a593Smuzhiyun #define SRST_P_CCI_GRF			58
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* cru_softrst_con4 */
442*4882a593Smuzhiyun #define SRST_A_CENTER_MAIN_NOC		64
443*4882a593Smuzhiyun #define SRST_A_CENTER_PERI_NOC		65
444*4882a593Smuzhiyun #define SRST_P_CENTER_MAIN		66
445*4882a593Smuzhiyun #define SRST_P_DDRMON			67
446*4882a593Smuzhiyun #define SRST_P_CIC			68
447*4882a593Smuzhiyun #define SRST_P_CENTER_SGRF		69
448*4882a593Smuzhiyun #define SRST_DDR0_MSCH			70
449*4882a593Smuzhiyun #define SRST_DDRCFG0_MSCH		71
450*4882a593Smuzhiyun #define SRST_DDR0			72
451*4882a593Smuzhiyun #define SRST_DDRPHY0			73
452*4882a593Smuzhiyun #define SRST_DDR1_MSCH			74
453*4882a593Smuzhiyun #define SRST_DDRCFG1_MSCH		75
454*4882a593Smuzhiyun #define SRST_DDR1			76
455*4882a593Smuzhiyun #define SRST_DDRPHY1			77
456*4882a593Smuzhiyun #define SRST_DDR_CIC			78
457*4882a593Smuzhiyun #define SRST_PVTM_DDR			79
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /* cru_softrst_con5 */
460*4882a593Smuzhiyun #define SRST_A_VCODEC_NOC		80
461*4882a593Smuzhiyun #define SRST_A_VCODEC			81
462*4882a593Smuzhiyun #define SRST_H_VCODEC_NOC		82
463*4882a593Smuzhiyun #define SRST_H_VCODEC			83
464*4882a593Smuzhiyun #define SRST_A_VDU_NOC			88
465*4882a593Smuzhiyun #define SRST_A_VDU			89
466*4882a593Smuzhiyun #define SRST_H_VDU_NOC			90
467*4882a593Smuzhiyun #define SRST_H_VDU			91
468*4882a593Smuzhiyun #define SRST_VDU_CORE			92
469*4882a593Smuzhiyun #define SRST_VDU_CA			93
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* cru_softrst_con6 */
472*4882a593Smuzhiyun #define SRST_A_IEP_NOC			96
473*4882a593Smuzhiyun #define SRST_A_VOP_IEP			97
474*4882a593Smuzhiyun #define SRST_A_IEP			98
475*4882a593Smuzhiyun #define SRST_H_IEP_NOC			99
476*4882a593Smuzhiyun #define SRST_H_IEP			100
477*4882a593Smuzhiyun #define SRST_A_RGA_NOC			102
478*4882a593Smuzhiyun #define SRST_A_RGA			103
479*4882a593Smuzhiyun #define SRST_H_RGA_NOC			104
480*4882a593Smuzhiyun #define SRST_H_RGA			105
481*4882a593Smuzhiyun #define SRST_RGA_CORE			106
482*4882a593Smuzhiyun #define SRST_EMMC_NOC			108
483*4882a593Smuzhiyun #define SRST_EMMC			109
484*4882a593Smuzhiyun #define SRST_EMMC_GRF			110
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* cru_softrst_con7 */
487*4882a593Smuzhiyun #define SRST_A_PERIHP_NOC		112
488*4882a593Smuzhiyun #define SRST_P_PERIHP_GRF		113
489*4882a593Smuzhiyun #define SRST_H_PERIHP_NOC		114
490*4882a593Smuzhiyun #define SRST_USBHOST0			115
491*4882a593Smuzhiyun #define SRST_HOSTC0_AUX			116
492*4882a593Smuzhiyun #define SRST_HOST0_ARB			117
493*4882a593Smuzhiyun #define SRST_USBHOST1			118
494*4882a593Smuzhiyun #define SRST_HOSTC1_AUX			119
495*4882a593Smuzhiyun #define SRST_HOST1_ARB			120
496*4882a593Smuzhiyun #define SRST_SDIO0			121
497*4882a593Smuzhiyun #define SRST_SDMMC			122
498*4882a593Smuzhiyun #define SRST_HSIC			123
499*4882a593Smuzhiyun #define SRST_HSIC_AUX			124
500*4882a593Smuzhiyun #define SRST_AHB1TOM			125
501*4882a593Smuzhiyun #define SRST_P_PERIHP_NOC		126
502*4882a593Smuzhiyun #define SRST_HSICPHY			127
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* cru_softrst_con8 */
505*4882a593Smuzhiyun #define SRST_A_PCIE			128
506*4882a593Smuzhiyun #define SRST_P_PCIE			129
507*4882a593Smuzhiyun #define SRST_PCIE_CORE			130
508*4882a593Smuzhiyun #define SRST_PCIE_MGMT			131
509*4882a593Smuzhiyun #define SRST_PCIE_MGMT_STICKY		132
510*4882a593Smuzhiyun #define SRST_PCIE_PIPE			133
511*4882a593Smuzhiyun #define SRST_PCIE_PM			134
512*4882a593Smuzhiyun #define SRST_PCIEPHY			135
513*4882a593Smuzhiyun #define SRST_A_GMAC_NOC			136
514*4882a593Smuzhiyun #define SRST_A_GMAC			137
515*4882a593Smuzhiyun #define SRST_P_GMAC_NOC			138
516*4882a593Smuzhiyun #define SRST_P_GMAC_GRF			140
517*4882a593Smuzhiyun #define SRST_HSICPHY_POR		142
518*4882a593Smuzhiyun #define SRST_HSICPHY_UTMI		143
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* cru_softrst_con9 */
521*4882a593Smuzhiyun #define SRST_USB2PHY0_POR		144
522*4882a593Smuzhiyun #define SRST_USB2PHY0_UTMI_PORT0	145
523*4882a593Smuzhiyun #define SRST_USB2PHY0_UTMI_PORT1	146
524*4882a593Smuzhiyun #define SRST_USB2PHY0_EHCIPHY		147
525*4882a593Smuzhiyun #define SRST_UPHY0_PIPE_L00		148
526*4882a593Smuzhiyun #define SRST_UPHY0			149
527*4882a593Smuzhiyun #define SRST_UPHY0_TCPDPWRUP		150
528*4882a593Smuzhiyun #define SRST_USB2PHY1_POR		152
529*4882a593Smuzhiyun #define SRST_USB2PHY1_UTMI_PORT0	153
530*4882a593Smuzhiyun #define SRST_USB2PHY1_UTMI_PORT1	154
531*4882a593Smuzhiyun #define SRST_USB2PHY1_EHCIPHY		155
532*4882a593Smuzhiyun #define SRST_UPHY1_PIPE_L00		156
533*4882a593Smuzhiyun #define SRST_UPHY1			157
534*4882a593Smuzhiyun #define SRST_UPHY1_TCPDPWRUP		158
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /* cru_softrst_con10 */
537*4882a593Smuzhiyun #define SRST_A_PERILP0_NOC		160
538*4882a593Smuzhiyun #define SRST_A_DCF			161
539*4882a593Smuzhiyun #define SRST_GIC500			162
540*4882a593Smuzhiyun #define SRST_DMAC0_PERILP0		163
541*4882a593Smuzhiyun #define SRST_DMAC1_PERILP0		164
542*4882a593Smuzhiyun #define SRST_TZMA			165
543*4882a593Smuzhiyun #define SRST_INTMEM			166
544*4882a593Smuzhiyun #define SRST_ADB400_MST0		167
545*4882a593Smuzhiyun #define SRST_ADB400_MST1		168
546*4882a593Smuzhiyun #define SRST_ADB400_SLV0		169
547*4882a593Smuzhiyun #define SRST_ADB400_SLV1		170
548*4882a593Smuzhiyun #define SRST_H_PERILP0			171
549*4882a593Smuzhiyun #define SRST_H_PERILP0_NOC		172
550*4882a593Smuzhiyun #define SRST_ROM			173
551*4882a593Smuzhiyun #define SRST_CRYPTO_S			174
552*4882a593Smuzhiyun #define SRST_CRYPTO_M			175
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* cru_softrst_con11 */
555*4882a593Smuzhiyun #define SRST_P_DCF			176
556*4882a593Smuzhiyun #define SRST_CM0S_NOC			177
557*4882a593Smuzhiyun #define SRST_CM0S			178
558*4882a593Smuzhiyun #define SRST_CM0S_DBG			179
559*4882a593Smuzhiyun #define SRST_CM0S_PO			180
560*4882a593Smuzhiyun #define SRST_CRYPTO			181
561*4882a593Smuzhiyun #define SRST_P_PERILP1_SGRF		182
562*4882a593Smuzhiyun #define SRST_P_PERILP1_GRF		183
563*4882a593Smuzhiyun #define SRST_CRYPTO1_S			184
564*4882a593Smuzhiyun #define SRST_CRYPTO1_M			185
565*4882a593Smuzhiyun #define SRST_CRYPTO1			186
566*4882a593Smuzhiyun #define SRST_GIC_NOC			188
567*4882a593Smuzhiyun #define SRST_SD_NOC			189
568*4882a593Smuzhiyun #define SRST_SDIOAUDIO_BRG		190
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /* cru_softrst_con12 */
571*4882a593Smuzhiyun #define SRST_H_PERILP1			192
572*4882a593Smuzhiyun #define SRST_H_PERILP1_NOC		193
573*4882a593Smuzhiyun #define SRST_H_I2S0_8CH			194
574*4882a593Smuzhiyun #define SRST_H_I2S1_8CH			195
575*4882a593Smuzhiyun #define SRST_H_I2S2_8CH			196
576*4882a593Smuzhiyun #define SRST_H_SPDIF_8CH		197
577*4882a593Smuzhiyun #define SRST_P_PERILP1_NOC		198
578*4882a593Smuzhiyun #define SRST_P_EFUSE_1024		199
579*4882a593Smuzhiyun #define SRST_P_EFUSE_1024S		200
580*4882a593Smuzhiyun #define SRST_P_I2C0			201
581*4882a593Smuzhiyun #define SRST_P_I2C1			202
582*4882a593Smuzhiyun #define SRST_P_I2C2			203
583*4882a593Smuzhiyun #define SRST_P_I2C3			204
584*4882a593Smuzhiyun #define SRST_P_I2C4			205
585*4882a593Smuzhiyun #define SRST_P_I2C5			206
586*4882a593Smuzhiyun #define SRST_P_MAILBOX0			207
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun /* cru_softrst_con13 */
589*4882a593Smuzhiyun #define SRST_P_UART0			208
590*4882a593Smuzhiyun #define SRST_P_UART1			209
591*4882a593Smuzhiyun #define SRST_P_UART2			210
592*4882a593Smuzhiyun #define SRST_P_UART3			211
593*4882a593Smuzhiyun #define SRST_P_SARADC			212
594*4882a593Smuzhiyun #define SRST_P_TSADC			213
595*4882a593Smuzhiyun #define SRST_P_SPI0			214
596*4882a593Smuzhiyun #define SRST_P_SPI1			215
597*4882a593Smuzhiyun #define SRST_P_SPI2			216
598*4882a593Smuzhiyun #define SRST_P_SPI4			217
599*4882a593Smuzhiyun #define SRST_P_SPI5			218
600*4882a593Smuzhiyun #define SRST_SPI0			219
601*4882a593Smuzhiyun #define SRST_SPI1			220
602*4882a593Smuzhiyun #define SRST_SPI2			221
603*4882a593Smuzhiyun #define SRST_SPI4			222
604*4882a593Smuzhiyun #define SRST_SPI5			223
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /* cru_softrst_con14 */
607*4882a593Smuzhiyun #define SRST_I2S0_8CH			224
608*4882a593Smuzhiyun #define SRST_I2S1_8CH			225
609*4882a593Smuzhiyun #define SRST_I2S2_8CH			226
610*4882a593Smuzhiyun #define SRST_SPDIF_8CH			227
611*4882a593Smuzhiyun #define SRST_UART0			228
612*4882a593Smuzhiyun #define SRST_UART1			229
613*4882a593Smuzhiyun #define SRST_UART2			230
614*4882a593Smuzhiyun #define SRST_UART3			231
615*4882a593Smuzhiyun #define SRST_TSADC			232
616*4882a593Smuzhiyun #define SRST_I2C0			233
617*4882a593Smuzhiyun #define SRST_I2C1			234
618*4882a593Smuzhiyun #define SRST_I2C2			235
619*4882a593Smuzhiyun #define SRST_I2C3			236
620*4882a593Smuzhiyun #define SRST_I2C4			237
621*4882a593Smuzhiyun #define SRST_I2C5			238
622*4882a593Smuzhiyun #define SRST_SDIOAUDIO_NOC		239
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* cru_softrst_con15 */
625*4882a593Smuzhiyun #define SRST_A_VIO_NOC			240
626*4882a593Smuzhiyun #define SRST_A_HDCP_NOC			241
627*4882a593Smuzhiyun #define SRST_A_HDCP			242
628*4882a593Smuzhiyun #define SRST_H_HDCP_NOC			243
629*4882a593Smuzhiyun #define SRST_H_HDCP			244
630*4882a593Smuzhiyun #define SRST_P_HDCP_NOC			245
631*4882a593Smuzhiyun #define SRST_P_HDCP			246
632*4882a593Smuzhiyun #define SRST_P_HDMI_CTRL		247
633*4882a593Smuzhiyun #define SRST_P_DP_CTRL			248
634*4882a593Smuzhiyun #define SRST_S_DP_CTRL			249
635*4882a593Smuzhiyun #define SRST_C_DP_CTRL			250
636*4882a593Smuzhiyun #define SRST_P_MIPI_DSI0		251
637*4882a593Smuzhiyun #define SRST_P_MIPI_DSI1		252
638*4882a593Smuzhiyun #define SRST_DP_CORE			253
639*4882a593Smuzhiyun #define SRST_DP_I2S			254
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /* cru_softrst_con16 */
642*4882a593Smuzhiyun #define SRST_GASKET			256
643*4882a593Smuzhiyun #define SRST_VIO_GRF			258
644*4882a593Smuzhiyun #define SRST_DPTX_SPDIF_REC		259
645*4882a593Smuzhiyun #define SRST_HDMI_CTRL			260
646*4882a593Smuzhiyun #define SRST_HDCP_CTRL			261
647*4882a593Smuzhiyun #define SRST_A_ISP0_NOC			262
648*4882a593Smuzhiyun #define SRST_A_ISP1_NOC			263
649*4882a593Smuzhiyun #define SRST_H_ISP0_NOC			266
650*4882a593Smuzhiyun #define SRST_H_ISP1_NOC			267
651*4882a593Smuzhiyun #define SRST_H_ISP0			268
652*4882a593Smuzhiyun #define SRST_H_ISP1			269
653*4882a593Smuzhiyun #define SRST_ISP0			270
654*4882a593Smuzhiyun #define SRST_ISP1			271
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun /* cru_softrst_con17 */
657*4882a593Smuzhiyun #define SRST_A_VOP0_NOC			272
658*4882a593Smuzhiyun #define SRST_A_VOP1_NOC			273
659*4882a593Smuzhiyun #define SRST_A_VOP0			274
660*4882a593Smuzhiyun #define SRST_A_VOP1			275
661*4882a593Smuzhiyun #define SRST_H_VOP0_NOC			276
662*4882a593Smuzhiyun #define SRST_H_VOP1_NOC			277
663*4882a593Smuzhiyun #define SRST_H_VOP0			278
664*4882a593Smuzhiyun #define SRST_H_VOP1			279
665*4882a593Smuzhiyun #define SRST_D_VOP0			280
666*4882a593Smuzhiyun #define SRST_D_VOP1			281
667*4882a593Smuzhiyun #define SRST_VOP0_PWM			282
668*4882a593Smuzhiyun #define SRST_VOP1_PWM			283
669*4882a593Smuzhiyun #define SRST_P_EDP_NOC			284
670*4882a593Smuzhiyun #define SRST_P_EDP_CTRL			285
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun /* cru_softrst_con18 */
673*4882a593Smuzhiyun #define SRST_A_GPU			288
674*4882a593Smuzhiyun #define SRST_A_GPU_NOC			289
675*4882a593Smuzhiyun #define SRST_A_GPU_GRF			290
676*4882a593Smuzhiyun #define SRST_PVTM_GPU			291
677*4882a593Smuzhiyun #define SRST_A_USB3_NOC			292
678*4882a593Smuzhiyun #define SRST_A_USB3_OTG0		293
679*4882a593Smuzhiyun #define SRST_A_USB3_OTG1		294
680*4882a593Smuzhiyun #define SRST_A_USB3_GRF			295
681*4882a593Smuzhiyun #define SRST_PMU			296
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun /* cru_softrst_con19 */
684*4882a593Smuzhiyun #define SRST_P_TIMER0_5			304
685*4882a593Smuzhiyun #define SRST_TIMER0			305
686*4882a593Smuzhiyun #define SRST_TIMER1			306
687*4882a593Smuzhiyun #define SRST_TIMER2			307
688*4882a593Smuzhiyun #define SRST_TIMER3			308
689*4882a593Smuzhiyun #define SRST_TIMER4			309
690*4882a593Smuzhiyun #define SRST_TIMER5			310
691*4882a593Smuzhiyun #define SRST_P_TIMER6_11		311
692*4882a593Smuzhiyun #define SRST_TIMER6			312
693*4882a593Smuzhiyun #define SRST_TIMER7			313
694*4882a593Smuzhiyun #define SRST_TIMER8			314
695*4882a593Smuzhiyun #define SRST_TIMER9			315
696*4882a593Smuzhiyun #define SRST_TIMER10			316
697*4882a593Smuzhiyun #define SRST_TIMER11			317
698*4882a593Smuzhiyun #define SRST_P_INTR_ARB_PMU		318
699*4882a593Smuzhiyun #define SRST_P_ALIVE_SGRF		319
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun /* cru_softrst_con20 */
702*4882a593Smuzhiyun #define SRST_P_GPIO2			320
703*4882a593Smuzhiyun #define SRST_P_GPIO3			321
704*4882a593Smuzhiyun #define SRST_P_GPIO4			322
705*4882a593Smuzhiyun #define SRST_P_GRF			323
706*4882a593Smuzhiyun #define SRST_P_ALIVE_NOC		324
707*4882a593Smuzhiyun #define SRST_P_WDT0			325
708*4882a593Smuzhiyun #define SRST_P_WDT1			326
709*4882a593Smuzhiyun #define SRST_P_INTR_ARB			327
710*4882a593Smuzhiyun #define SRST_P_UPHY0_DPTX		328
711*4882a593Smuzhiyun #define SRST_P_UPHY0_APB		330
712*4882a593Smuzhiyun #define SRST_P_UPHY0_TCPHY		332
713*4882a593Smuzhiyun #define SRST_P_UPHY1_TCPHY		333
714*4882a593Smuzhiyun #define SRST_P_UPHY0_TCPDCTRL		334
715*4882a593Smuzhiyun #define SRST_P_UPHY1_TCPDCTRL		335
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun /* pmu soft-reset indices */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun /* pmu_cru_softrst_con0 */
720*4882a593Smuzhiyun #define SRST_P_NOC			0
721*4882a593Smuzhiyun #define SRST_P_INTMEM			1
722*4882a593Smuzhiyun #define SRST_H_CM0S			2
723*4882a593Smuzhiyun #define SRST_H_CM0S_NOC			3
724*4882a593Smuzhiyun #define SRST_DBG_CM0S			4
725*4882a593Smuzhiyun #define SRST_PO_CM0S			5
726*4882a593Smuzhiyun #define SRST_P_SPI3			6
727*4882a593Smuzhiyun #define SRST_SPI3			7
728*4882a593Smuzhiyun #define SRST_P_TIMER_0_1		8
729*4882a593Smuzhiyun #define SRST_P_TIMER_0			9
730*4882a593Smuzhiyun #define SRST_P_TIMER_1			10
731*4882a593Smuzhiyun #define SRST_P_UART4			11
732*4882a593Smuzhiyun #define SRST_UART4			12
733*4882a593Smuzhiyun #define SRST_P_WDT			13
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /* pmu_cru_softrst_con1 */
736*4882a593Smuzhiyun #define SRST_P_I2C6			16
737*4882a593Smuzhiyun #define SRST_P_I2C7			17
738*4882a593Smuzhiyun #define SRST_P_I2C8			18
739*4882a593Smuzhiyun #define SRST_P_MAILBOX			19
740*4882a593Smuzhiyun #define SRST_P_RKPWM			20
741*4882a593Smuzhiyun #define SRST_P_PMUGRF			21
742*4882a593Smuzhiyun #define SRST_P_SGRF			22
743*4882a593Smuzhiyun #define SRST_P_GPIO0			23
744*4882a593Smuzhiyun #define SRST_P_GPIO1			24
745*4882a593Smuzhiyun #define SRST_P_CRU			25
746*4882a593Smuzhiyun #define SRST_P_INTR			26
747*4882a593Smuzhiyun #define SRST_PVTM			27
748*4882a593Smuzhiyun #define SRST_I2C6			28
749*4882a593Smuzhiyun #define SRST_I2C7			29
750*4882a593Smuzhiyun #define SRST_I2C8			30
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #endif
753