1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Configuration settings for the TechNexion TAO-3530 SOM 3*4882a593Smuzhiyun * equipped on Thunder baseboard. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Edward Lin <linuxfae@technexion.com> 6*4882a593Smuzhiyun * Tapani Utriainen <linuxfae@technexion.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 2013 Stefan Roese <sr@denx.de> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __CONFIG_H 14*4882a593Smuzhiyun #define __CONFIG_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun * High Level Configuration Options 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CONFIG_SDRC /* Has an SDRC controller */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #include <asm/arch/cpu.h> /* get chip and board defs */ 23*4882a593Smuzhiyun #include <asm/arch/omap.h> 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Clock Defines */ 26*4882a593Smuzhiyun #define V_OSCK 26000000 /* Clock output from T2 */ 27*4882a593Smuzhiyun #define V_SCLK (V_OSCK >> 1) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG 32*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 33*4882a593Smuzhiyun #define CONFIG_INITRD_TAG 34*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * Size of malloc() pool 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (4 << 20) 40*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * Hardware drivers 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun /* 47*4882a593Smuzhiyun * NS16550 Configuration 48*4882a593Smuzhiyun */ 49*4882a593Smuzhiyun #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 52*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-4) 53*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * select serial console configuration 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 3 59*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* allow to overwrite serial and ethaddr */ 62*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* commands to include */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define CONFIG_SYS_I2C 67*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 68*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 69*4882a593Smuzhiyun #define CONFIG_I2C_MULTI_BUS 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* 72*4882a593Smuzhiyun * TWL4030 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define CONFIG_TWL4030_LED 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* 77*4882a593Smuzhiyun * Board NAND Info. 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 80*4882a593Smuzhiyun /* to access nand */ 81*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 82*4882a593Smuzhiyun /* to access nand at */ 83*4882a593Smuzhiyun /* CS0 */ 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 86*4882a593Smuzhiyun /* devices */ 87*4882a593Smuzhiyun /* Environment information */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 90*4882a593Smuzhiyun "loadaddr=0x82000000\0" \ 91*4882a593Smuzhiyun "console=ttyO2,115200n8\0" \ 92*4882a593Smuzhiyun "mpurate=600\0" \ 93*4882a593Smuzhiyun "dvi_mode=omapfb.mode=dvi:1280x720-24@60\0" \ 94*4882a593Smuzhiyun "tv_mode=omapfb.mode=tv:ntsc\0" \ 95*4882a593Smuzhiyun "video_mode=omapdss.def_disp=lcd vram=6M omapfb.vram=0:2M,1:2M,2:2M\0" \ 96*4882a593Smuzhiyun "lcd_mode=omapfb.mode=lcd:800x480@60 \0" \ 97*4882a593Smuzhiyun "extra_options= \0" \ 98*4882a593Smuzhiyun "mmcdev=0\0" \ 99*4882a593Smuzhiyun "mmcroot=/dev/mmcblk0p2 rw\0" \ 100*4882a593Smuzhiyun "mmcrootfstype=ext3 rootwait\0" \ 101*4882a593Smuzhiyun "nandroot=ubi0:rootfs ubi.mtd=4\0" \ 102*4882a593Smuzhiyun "nandrootfstype=ubifs\0" \ 103*4882a593Smuzhiyun "mmcargs=setenv bootargs console=${console} " \ 104*4882a593Smuzhiyun "mpurate=${mpurate} " \ 105*4882a593Smuzhiyun "${video_mode} " \ 106*4882a593Smuzhiyun "root=${mmcroot} " \ 107*4882a593Smuzhiyun "rootfstype=${mmcrootfstype} " \ 108*4882a593Smuzhiyun "${extra_options}\0" \ 109*4882a593Smuzhiyun "nandargs=setenv bootargs console=${console} " \ 110*4882a593Smuzhiyun "mpurate=${mpurate} " \ 111*4882a593Smuzhiyun "${video_mode} " \ 112*4882a593Smuzhiyun "${network_setting} " \ 113*4882a593Smuzhiyun "root=${nandroot} " \ 114*4882a593Smuzhiyun "rootfstype=${nandrootfstype} "\ 115*4882a593Smuzhiyun "${extra_options}\0" \ 116*4882a593Smuzhiyun "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 117*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 118*4882a593Smuzhiyun "source ${loadaddr}\0" \ 119*4882a593Smuzhiyun "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 120*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 121*4882a593Smuzhiyun "run mmcargs; " \ 122*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 123*4882a593Smuzhiyun "nandboot=echo Booting from nand ...; " \ 124*4882a593Smuzhiyun "run nandargs; " \ 125*4882a593Smuzhiyun "nand read ${loadaddr} 280000 400000; " \ 126*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 129*4882a593Smuzhiyun "if mmc rescan ${mmcdev}; then " \ 130*4882a593Smuzhiyun "if run loadbootscript; then " \ 131*4882a593Smuzhiyun "run bootscript; " \ 132*4882a593Smuzhiyun "else " \ 133*4882a593Smuzhiyun "if run loaduimage; then " \ 134*4882a593Smuzhiyun "run mmcboot; " \ 135*4882a593Smuzhiyun "else run nandboot; " \ 136*4882a593Smuzhiyun "fi; " \ 137*4882a593Smuzhiyun "fi; " \ 138*4882a593Smuzhiyun "else run nandboot; fi" 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* 141*4882a593Smuzhiyun * Miscellaneous configurable options 142*4882a593Smuzhiyun */ 143*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* turn on command-line edit/hist/auto */ 146*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 147*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 1 150*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */ 151*4882a593Smuzhiyun /* defaults */ 152*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (0x83FFFFFF) /* 64MB */ 153*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */ 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 156*4882a593Smuzhiyun /* load address */ 157*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80008000 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* 160*4882a593Smuzhiyun * OMAP3 has 12 GP timers, they can be driven by the system clock 161*4882a593Smuzhiyun * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 162*4882a593Smuzhiyun * This rate is divided by a local divisor. 163*4882a593Smuzhiyun */ 164*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 165*4882a593Smuzhiyun #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * Physical Memory Map 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 171*4882a593Smuzhiyun #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 172*4882a593Smuzhiyun #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */ 173*4882a593Smuzhiyun #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* 176*4882a593Smuzhiyun * FLASH and environment organization 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* **** PISMO SUPPORT *** */ 180*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 181*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE NAND_BASE 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* Monitor at start of flash */ 184*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 185*4882a593Smuzhiyun #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 188*4882a593Smuzhiyun #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) 191*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 192*4882a593Smuzhiyun #define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 195*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 196*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x800 197*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 198*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - \ 199*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * USB 203*4882a593Smuzhiyun * 204*4882a593Smuzhiyun * Currently only EHCI is enabled, the MUSB OTG controller 205*4882a593Smuzhiyun * is not enabled. 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* USB EHCI */ 209*4882a593Smuzhiyun #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 162 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* Defines for SPL */ 212*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 215*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE 218*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS 219*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* NAND boot config */ 222*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 223*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT 64 224*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 225*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 226*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 227*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * Use the ECC/OOB layout from omap_gpmc.h that matches your chip: 230*4882a593Smuzhiyun * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ 233*4882a593Smuzhiyun 10, 11, 12, 13 } 234*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 512 235*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 3 236*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 239*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x40200800 242*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 243*4882a593Smuzhiyun CONFIG_SPL_TEXT_BASE) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the 247*4882a593Smuzhiyun * older x-loader implementations. And move the BSS area so that it 248*4882a593Smuzhiyun * doesn't overlap with TEXT_BASE. 249*4882a593Smuzhiyun */ 250*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80008000 251*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 252*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 255*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #endif /* __CONFIG_H */ 258