1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2011 Ilya Yanok, Emcraft Systems 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Based on omap3_evm_config.h 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __CONFIG_H 10*4882a593Smuzhiyun #define __CONFIG_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * High Level Configuration Options 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define CONFIG_MACH_TYPE MACH_TYPE_MCX 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #include <asm/arch/cpu.h> /* get chip and board defs */ 21*4882a593Smuzhiyun #include <asm/arch/omap.h> 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* 24*4882a593Smuzhiyun * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader 25*4882a593Smuzhiyun * and older u-boot.bin with the new U-Boot SPL. 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80008000 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* Clock Defines */ 30*4882a593Smuzhiyun #define V_OSCK 26000000 /* Clock output from T2 */ 31*4882a593Smuzhiyun #define V_SCLK (V_OSCK >> 1) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 36*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 37*4882a593Smuzhiyun #define CONFIG_INITRD_TAG 38*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* 41*4882a593Smuzhiyun * Size of malloc() pool 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 44*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (1024 << 10) 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * DDR related 47*4882a593Smuzhiyun */ 48*4882a593Smuzhiyun #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* 51*4882a593Smuzhiyun * Hardware drivers 52*4882a593Smuzhiyun */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* 55*4882a593Smuzhiyun * NS16550 Configuration 56*4882a593Smuzhiyun */ 57*4882a593Smuzhiyun #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 60*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-4) 61*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* 64*4882a593Smuzhiyun * select serial console configuration 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 3 67*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 68*4882a593Smuzhiyun #define CONFIG_SERIAL3 3 /* UART3 */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* allow to overwrite serial and ethaddr */ 71*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 72*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 73*4882a593Smuzhiyun 115200} 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* EHCI */ 76*4882a593Smuzhiyun #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* commands to include */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define CONFIG_SYS_I2C 81*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 82*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* RTC */ 85*4882a593Smuzhiyun #define CONFIG_RTC_DS1337 86*4882a593Smuzhiyun #define CONFIG_SYS_I2C_RTC_ADDR 0x68 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* 89*4882a593Smuzhiyun * Board NAND Info. 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 92*4882a593Smuzhiyun /* to access nand */ 93*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 94*4882a593Smuzhiyun /* to access */ 95*4882a593Smuzhiyun /* nand at CS0 */ 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 98*4882a593Smuzhiyun /* NAND devices */ 99*4882a593Smuzhiyun #define CONFIG_JFFS2_NAND 100*4882a593Smuzhiyun /* nand device jffs2 lives on */ 101*4882a593Smuzhiyun #define CONFIG_JFFS2_DEV "nand0" 102*4882a593Smuzhiyun /* start of jffs2 partition */ 103*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_OFFSET 0x680000 104*4882a593Smuzhiyun #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Environment information */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* Setup MTD for NAND on the SOM */ 111*4882a593Smuzhiyun #define MTDIDS_DEFAULT "nand0=omap2-nand.0" 112*4882a593Smuzhiyun #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \ 113*4882a593Smuzhiyun "1m(u-boot),256k(env1)," \ 114*4882a593Smuzhiyun "256k(env2),6m(kernel),6m(k_recovery)," \ 115*4882a593Smuzhiyun "8m(fs_recovery),-(common_data)" 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define CONFIG_HOSTNAME mcx 118*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 119*4882a593Smuzhiyun "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \ 120*4882a593Smuzhiyun "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \ 121*4882a593Smuzhiyun "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \ 122*4882a593Smuzhiyun "addfb=setenv bootargs ${bootargs} vram=6M " \ 123*4882a593Smuzhiyun "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \ 124*4882a593Smuzhiyun "addip_sta=setenv bootargs ${bootargs} " \ 125*4882a593Smuzhiyun "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 126*4882a593Smuzhiyun "${netmask}:${hostname}:eth0:off\0" \ 127*4882a593Smuzhiyun "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \ 128*4882a593Smuzhiyun "addip=if test -n ${ipdyn};then run addip_dyn;" \ 129*4882a593Smuzhiyun "else run addip_sta;fi\0" \ 130*4882a593Smuzhiyun "addmisc=setenv bootargs ${bootargs} ${misc}\0" \ 131*4882a593Smuzhiyun "addtty=setenv bootargs ${bootargs} " \ 132*4882a593Smuzhiyun "console=${consoledev},${baudrate}\0" \ 133*4882a593Smuzhiyun "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 134*4882a593Smuzhiyun "baudrate=115200\0" \ 135*4882a593Smuzhiyun "consoledev=ttyO2\0" \ 136*4882a593Smuzhiyun "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \ 137*4882a593Smuzhiyun "loadaddr=0x82000000\0" \ 138*4882a593Smuzhiyun "load=tftp ${loadaddr} ${u-boot}\0" \ 139*4882a593Smuzhiyun "load_k=tftp ${loadaddr} ${bootfile}\0" \ 140*4882a593Smuzhiyun "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 141*4882a593Smuzhiyun "loadmlo=tftp ${loadaddr} ${mlo}\0" \ 142*4882a593Smuzhiyun "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \ 143*4882a593Smuzhiyun "mmcargs=root=/dev/mmcblk0p2 rw " \ 144*4882a593Smuzhiyun "rootfstype=ext3 rootwait\0" \ 145*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 146*4882a593Smuzhiyun "run mmcargs; " \ 147*4882a593Smuzhiyun "run addip addtty addmtd addfb addeth addmisc;" \ 148*4882a593Smuzhiyun "run loaduimage; " \ 149*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 150*4882a593Smuzhiyun "net_nfs=run load_k; " \ 151*4882a593Smuzhiyun "run nfsargs; " \ 152*4882a593Smuzhiyun "run addip addtty addmtd addfb addeth addmisc;" \ 153*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 154*4882a593Smuzhiyun "nfsargs=setenv bootargs root=/dev/nfs rw " \ 155*4882a593Smuzhiyun "nfsroot=${serverip}:${rootpath}\0" \ 156*4882a593Smuzhiyun "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \ 157*4882a593Smuzhiyun "uboot_addr=0x80000\0" \ 158*4882a593Smuzhiyun "update=nandecc sw;nand erase ${uboot_addr} 100000;" \ 159*4882a593Smuzhiyun "nand write ${loadaddr} ${uboot_addr} 80000\0" \ 160*4882a593Smuzhiyun "updatemlo=nandecc hw;nand erase 0 20000;" \ 161*4882a593Smuzhiyun "nand write ${loadaddr} 0 20000\0" \ 162*4882a593Smuzhiyun "upd=if run load;then echo Updating u-boot;if run update;" \ 163*4882a593Smuzhiyun "then echo U-Boot updated;" \ 164*4882a593Smuzhiyun "else echo Error updating u-boot !;" \ 165*4882a593Smuzhiyun "echo Board without bootloader !!;" \ 166*4882a593Smuzhiyun "fi;" \ 167*4882a593Smuzhiyun "else echo U-Boot not downloaded..exiting;fi\0" \ 168*4882a593Smuzhiyun "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 169*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 170*4882a593Smuzhiyun "source ${loadaddr}\0" \ 171*4882a593Smuzhiyun "nandargs=setenv bootargs ubi.mtd=7 " \ 172*4882a593Smuzhiyun "root=ubi0:rootfs rootfstype=ubifs\0" \ 173*4882a593Smuzhiyun "nandboot=echo Booting from nand ...; " \ 174*4882a593Smuzhiyun "run nandargs; " \ 175*4882a593Smuzhiyun "ubi part nand0,4;" \ 176*4882a593Smuzhiyun "ubi readvol ${loadaddr} kernel;" \ 177*4882a593Smuzhiyun "run addtty addmtd addfb addeth addmisc;" \ 178*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 179*4882a593Smuzhiyun "preboot=ubi part nand0,7;" \ 180*4882a593Smuzhiyun "ubi readvol ${loadaddr} splash;" \ 181*4882a593Smuzhiyun "bmp display ${loadaddr};" \ 182*4882a593Smuzhiyun "gpio set 55\0" \ 183*4882a593Smuzhiyun "swupdate_args=setenv bootargs root=/dev/ram " \ 184*4882a593Smuzhiyun "quiet loglevel=1 " \ 185*4882a593Smuzhiyun "consoleblank=0 ${swupdate_misc}\0" \ 186*4882a593Smuzhiyun "swupdate=echo Running Sw-Update...;" \ 187*4882a593Smuzhiyun "if printenv mtdparts;then echo Starting SwUpdate...; " \ 188*4882a593Smuzhiyun "else mtdparts default;fi; " \ 189*4882a593Smuzhiyun "ubi part nand0,5;" \ 190*4882a593Smuzhiyun "ubi readvol 0x82000000 kernel_recovery;" \ 191*4882a593Smuzhiyun "ubi part nand0,6;" \ 192*4882a593Smuzhiyun "ubi readvol 0x84000000 fs_recovery;" \ 193*4882a593Smuzhiyun "run swupdate_args; " \ 194*4882a593Smuzhiyun "setenv bootargs ${bootargs} " \ 195*4882a593Smuzhiyun "${mtdparts} " \ 196*4882a593Smuzhiyun "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \ 197*4882a593Smuzhiyun "omapdss.def_disp=lcd;" \ 198*4882a593Smuzhiyun "bootm 0x82000000 0x84000000\0" \ 199*4882a593Smuzhiyun "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \ 200*4882a593Smuzhiyun "then source 82000000;else run nandboot;fi\0" 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 203*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* 206*4882a593Smuzhiyun * Miscellaneous configurable options 207*4882a593Smuzhiyun */ 208*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 209*4882a593Smuzhiyun #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */ 210*4882a593Smuzhiyun /* Boot Argument Buffer Size */ 211*4882a593Smuzhiyun #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 212*4882a593Smuzhiyun /* memtest works on */ 213*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 214*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 215*4882a593Smuzhiyun 0x01F00000) /* 31MB */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 218*4882a593Smuzhiyun /* address */ 219*4882a593Smuzhiyun #define CONFIG_PREBOOT 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* 222*4882a593Smuzhiyun * AM3517 has 12 GP timers, they can be driven by the system clock 223*4882a593Smuzhiyun * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 224*4882a593Smuzhiyun * This rate is divided by a local divisor. 225*4882a593Smuzhiyun */ 226*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 227*4882a593Smuzhiyun #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* 230*4882a593Smuzhiyun * Physical Memory Map 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 233*4882a593Smuzhiyun #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 234*4882a593Smuzhiyun #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * FLASH and environment organization 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* **** PISMO SUPPORT *** */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Redundant Environment */ 243*4882a593Smuzhiyun #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 244*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 245*4882a593Smuzhiyun #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 246*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 247*4882a593Smuzhiyun 2 * CONFIG_SYS_ENV_SECT_SIZE) 248*4882a593Smuzhiyun #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* Flash banks JFFS2 should use */ 251*4882a593Smuzhiyun #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 252*4882a593Smuzhiyun CONFIG_SYS_MAX_NAND_DEVICE) 253*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_MEM_NAND 254*4882a593Smuzhiyun /* use flash_info[2] */ 255*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 256*4882a593Smuzhiyun #define CONFIG_SYS_JFFS2_NUM_BANKS 1 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 259*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 260*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x800 261*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 262*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - \ 263*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* Defines for SPL */ 266*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE 269*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS 270*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 273*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 274*4882a593Smuzhiyun #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* move malloc and bss high to prevent clashing with the main image */ 277*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000 278*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 279*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */ 280*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 283*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* NAND boot config */ 286*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT 64 287*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 288*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 289*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 290*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 291*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 292*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\ 293*4882a593Smuzhiyun 48, 49, 50, 51, 52, 53, 54, 55,\ 294*4882a593Smuzhiyun 56, 57, 58, 59, 60, 61, 62, 63} 295*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 256 296*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 3 297*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW 298*4882a593Smuzhiyun #define CONFIG_SPL_NAND_SOFTECC 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* 305*4882a593Smuzhiyun * ethernet support 306*4882a593Smuzhiyun * 307*4882a593Smuzhiyun */ 308*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET) 309*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_EMAC 310*4882a593Smuzhiyun #define CONFIG_DRIVER_TI_EMAC_USE_RMII 311*4882a593Smuzhiyun #define CONFIG_MII 312*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS 313*4882a593Smuzhiyun #define CONFIG_BOOTP_DNS2 314*4882a593Smuzhiyun #define CONFIG_BOOTP_SEND_HOSTNAME 315*4882a593Smuzhiyun #define CONFIG_NET_RETRY_COUNT 10 316*4882a593Smuzhiyun #endif 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN 319*4882a593Smuzhiyun #define CONFIG_VIDEO_BMP_RLE8 320*4882a593Smuzhiyun #define CONFIG_VIDEO_OMAP3 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #endif /* __CONFIG_H */ 323