1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2011 CompuLab, Ltd. 3*4882a593Smuzhiyun * Mike Rapoport <mike@compulab.co.il> 4*4882a593Smuzhiyun * Igor Grinberg <grinberg@compulab.co.il> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Based on omap3_beagle.h 7*4882a593Smuzhiyun * (C) Copyright 2006-2008 8*4882a593Smuzhiyun * Texas Instruments. 9*4882a593Smuzhiyun * Richard Woodruff <r-woodruff2@ti.com> 10*4882a593Smuzhiyun * Syed Mohammed Khasim <x0khasim@ti.com> 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef __CONFIG_H 18*4882a593Smuzhiyun #define __CONFIG_H 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define CONFIG_SYS_CACHELINE_SIZE 64 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* 23*4882a593Smuzhiyun * High Level Configuration Options 24*4882a593Smuzhiyun */ 25*4882a593Smuzhiyun #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define CONFIG_SDRC /* The chip has SDRC controller */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #include <asm/arch/cpu.h> /* get chip and board defs */ 30*4882a593Smuzhiyun #include <asm/arch/omap.h> 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* Clock Defines */ 33*4882a593Smuzhiyun #define V_OSCK 26000000 /* Clock output from T2 */ 34*4882a593Smuzhiyun #define V_SCLK (V_OSCK >> 1) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 39*4882a593Smuzhiyun #define CONFIG_SETUP_MEMORY_TAGS 40*4882a593Smuzhiyun #define CONFIG_INITRD_TAG 41*4882a593Smuzhiyun #define CONFIG_REVISION_TAG 42*4882a593Smuzhiyun #define CONFIG_SERIAL_TAG 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * Size of malloc() pool 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */ 48*4882a593Smuzhiyun /* Sector */ 49*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* 52*4882a593Smuzhiyun * Hardware drivers 53*4882a593Smuzhiyun */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * NS16550 Configuration 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 61*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE (-4) 62*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* 65*4882a593Smuzhiyun * select serial console configuration 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 3 68*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 69*4882a593Smuzhiyun #define CONFIG_SERIAL3 3 /* UART3 */ 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* allow to overwrite serial and ethaddr */ 72*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 73*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 74*4882a593Smuzhiyun 115200} 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* USB */ 77*4882a593Smuzhiyun #define CONFIG_USB_OMAP3 78*4882a593Smuzhiyun #define CONFIG_USB_MUSB_UDC 79*4882a593Smuzhiyun #define CONFIG_TWL4030_USB 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* USB device configuration */ 82*4882a593Smuzhiyun #define CONFIG_USB_DEVICE 83*4882a593Smuzhiyun #define CONFIG_USB_TTY 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* commands to include */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define CONFIG_SYS_I2C 88*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 89*4882a593Smuzhiyun #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 90*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 91*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 92*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_BUS 0 93*4882a593Smuzhiyun #define CONFIG_I2C_MULTI_BUS 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* 96*4882a593Smuzhiyun * TWL4030 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define CONFIG_TWL4030_LED 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * Board NAND Info. 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 104*4882a593Smuzhiyun /* to access nand */ 105*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 106*4882a593Smuzhiyun /* to access nand at */ 107*4882a593Smuzhiyun /* CS0 */ 108*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 109*4882a593Smuzhiyun /* devices */ 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* Environment information */ 112*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 113*4882a593Smuzhiyun "loadaddr=0x82000000\0" \ 114*4882a593Smuzhiyun "usbtty=cdc_acm\0" \ 115*4882a593Smuzhiyun "console=ttyO2,115200n8\0" \ 116*4882a593Smuzhiyun "mpurate=500\0" \ 117*4882a593Smuzhiyun "vram=12M\0" \ 118*4882a593Smuzhiyun "dvimode=1024x768MR-16@60\0" \ 119*4882a593Smuzhiyun "defaultdisplay=dvi\0" \ 120*4882a593Smuzhiyun "mmcdev=0\0" \ 121*4882a593Smuzhiyun "mmcroot=/dev/mmcblk0p2 rw\0" \ 122*4882a593Smuzhiyun "mmcrootfstype=ext4 rootwait\0" \ 123*4882a593Smuzhiyun "nandroot=/dev/mtdblock4 rw\0" \ 124*4882a593Smuzhiyun "nandrootfstype=ubifs\0" \ 125*4882a593Smuzhiyun "mmcargs=setenv bootargs console=${console} " \ 126*4882a593Smuzhiyun "mpurate=${mpurate} " \ 127*4882a593Smuzhiyun "vram=${vram} " \ 128*4882a593Smuzhiyun "omapfb.mode=dvi:${dvimode} " \ 129*4882a593Smuzhiyun "omapdss.def_disp=${defaultdisplay} " \ 130*4882a593Smuzhiyun "root=${mmcroot} " \ 131*4882a593Smuzhiyun "rootfstype=${mmcrootfstype}\0" \ 132*4882a593Smuzhiyun "nandargs=setenv bootargs console=${console} " \ 133*4882a593Smuzhiyun "mpurate=${mpurate} " \ 134*4882a593Smuzhiyun "vram=${vram} " \ 135*4882a593Smuzhiyun "omapfb.mode=dvi:${dvimode} " \ 136*4882a593Smuzhiyun "omapdss.def_disp=${defaultdisplay} " \ 137*4882a593Smuzhiyun "root=${nandroot} " \ 138*4882a593Smuzhiyun "rootfstype=${nandrootfstype}\0" \ 139*4882a593Smuzhiyun "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 140*4882a593Smuzhiyun "bootscript=echo Running bootscript from mmc ...; " \ 141*4882a593Smuzhiyun "source ${loadaddr}\0" \ 142*4882a593Smuzhiyun "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 143*4882a593Smuzhiyun "mmcboot=echo Booting from mmc ...; " \ 144*4882a593Smuzhiyun "run mmcargs; " \ 145*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 146*4882a593Smuzhiyun "nandboot=echo Booting from nand ...; " \ 147*4882a593Smuzhiyun "run nandargs; " \ 148*4882a593Smuzhiyun "nand read ${loadaddr} 2a0000 400000; " \ 149*4882a593Smuzhiyun "bootm ${loadaddr}\0" \ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND \ 152*4882a593Smuzhiyun "mmc dev ${mmcdev}; if mmc rescan; then " \ 153*4882a593Smuzhiyun "if run loadbootscript; then " \ 154*4882a593Smuzhiyun "run bootscript; " \ 155*4882a593Smuzhiyun "else " \ 156*4882a593Smuzhiyun "if run loaduimage; then " \ 157*4882a593Smuzhiyun "run mmcboot; " \ 158*4882a593Smuzhiyun "else run nandboot; " \ 159*4882a593Smuzhiyun "fi; " \ 160*4882a593Smuzhiyun "fi; " \ 161*4882a593Smuzhiyun "else run nandboot; fi" 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * Miscellaneous configurable options 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE 167*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING 168*4882a593Smuzhiyun #define CONFIG_TIMESTAMP 169*4882a593Smuzhiyun #define CONFIG_SYS_AUTOLOAD "no" 170*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */ 173*4882a593Smuzhiyun /* works on */ 174*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 175*4882a593Smuzhiyun 0x01F00000) /* 31MB */ 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 178*4882a593Smuzhiyun /* load address */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * OMAP3 has 12 GP timers, they can be driven by the system clock 182*4882a593Smuzhiyun * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 183*4882a593Smuzhiyun * This rate is divided by a local divisor. 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 186*4882a593Smuzhiyun #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /*----------------------------------------------------------------------- 189*4882a593Smuzhiyun * Physical Memory Map 190*4882a593Smuzhiyun */ 191*4882a593Smuzhiyun #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */ 192*4882a593Smuzhiyun #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /*----------------------------------------------------------------------- 195*4882a593Smuzhiyun * FLASH and environment organization 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* **** PISMO SUPPORT *** */ 199*4882a593Smuzhiyun /* Monitor at start of flash */ 200*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 201*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 204*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 205*4882a593Smuzhiyun #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #if defined(CONFIG_CMD_NET) 208*4882a593Smuzhiyun #define CONFIG_SMC911X 209*4882a593Smuzhiyun #define CONFIG_SMC911X_32_BIT 210*4882a593Smuzhiyun #define CM_T3X_SMC911X_BASE 0x2C000000 211*4882a593Smuzhiyun #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20)) 212*4882a593Smuzhiyun #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE 213*4882a593Smuzhiyun #endif /* (CONFIG_CMD_NET) */ 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* additions for new relocation code, must be added to all boards */ 216*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 217*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 218*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x800 219*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 220*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_SIZE - \ 221*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* Status LED */ 224*4882a593Smuzhiyun #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define CONFIG_SPLASHIMAGE_GUARD 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* Display Configuration */ 229*4882a593Smuzhiyun #define CONFIG_VIDEO_OMAP3 230*4882a593Smuzhiyun #define LCD_BPP LCD_COLOR16 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define CONFIG_SPLASH_SCREEN 233*4882a593Smuzhiyun #define CONFIG_SPLASH_SOURCE 234*4882a593Smuzhiyun #define CONFIG_BMP_16BPP 235*4882a593Smuzhiyun #define CONFIG_SCF0403_LCD 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* Defines for SPL */ 238*4882a593Smuzhiyun #define CONFIG_SPL_FRAMEWORK 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 241*4882a593Smuzhiyun #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define CONFIG_SPL_NAND_BASE 244*4882a593Smuzhiyun #define CONFIG_SPL_NAND_DRIVERS 245*4882a593Smuzhiyun #define CONFIG_SPL_NAND_ECC 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* NAND boot config */ 248*4882a593Smuzhiyun #define CONFIG_SYS_NAND_5_ADDR_CYCLE 249*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_COUNT 64 250*4882a593Smuzhiyun #define CONFIG_SYS_NAND_PAGE_SIZE 2048 251*4882a593Smuzhiyun #define CONFIG_SYS_NAND_OOBSIZE 64 252*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 253*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 254*4882a593Smuzhiyun /* 255*4882a593Smuzhiyun * Use the ECC/OOB layout from omap_gpmc.h that matches your chip: 256*4882a593Smuzhiyun * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT 257*4882a593Smuzhiyun */ 258*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \ 259*4882a593Smuzhiyun 10, 11, 12 } 260*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCSIZE 512 261*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ECCBYTES 3 262*4882a593Smuzhiyun #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 265*4882a593Smuzhiyun #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0x40200800 268*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 269*4882a593Smuzhiyun CONFIG_SPL_TEXT_BASE) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* 272*4882a593Smuzhiyun * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the 273*4882a593Smuzhiyun * older x-loader implementations. And move the BSS area so that it 274*4882a593Smuzhiyun * doesn't overlap with TEXT_BASE. 275*4882a593Smuzhiyun */ 276*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x80008000 277*4882a593Smuzhiyun #define CONFIG_SPL_BSS_START_ADDR 0x80100000 278*4882a593Smuzhiyun #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 281*4882a593Smuzhiyun #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* EEPROM */ 284*4882a593Smuzhiyun #define CONFIG_ENV_EEPROM_IS_ON_I2C 285*4882a593Smuzhiyun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 286*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 287*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 288*4882a593Smuzhiyun #define CONFIG_SYS_EEPROM_SIZE 256 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #endif /* __CONFIG_H */ 291