1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * T4240 RDB board configuration file 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef __CONFIG_H 11*4882a593Smuzhiyun #define __CONFIG_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define CONFIG_FSL_SATA_V2 14*4882a593Smuzhiyun #define CONFIG_PCIE4 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 19*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg 20*4882a593Smuzhiyun #ifndef CONFIG_SDCARD 21*4882a593Smuzhiyun #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 22*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 23*4882a593Smuzhiyun #else 24*4882a593Smuzhiyun #define CONFIG_SPL_FLUSH_IMAGE 25*4882a593Smuzhiyun #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 26*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0x00201000 27*4882a593Smuzhiyun #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 28*4882a593Smuzhiyun #define CONFIG_SPL_PAD_TO 0x40000 29*4882a593Smuzhiyun #define CONFIG_SPL_MAX_SIZE 0x28000 30*4882a593Smuzhiyun #define RESET_VECTOR_OFFSET 0x27FFC 31*4882a593Smuzhiyun #define BOOT_PAGE_OFFSET 0x27000 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #ifdef CONFIG_SDCARD 34*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 35*4882a593Smuzhiyun #define CONFIG_SPL_MMC_MINIMAL 36*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 37*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000 38*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000 39*4882a593Smuzhiyun #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 40*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 41*4882a593Smuzhiyun #define CONFIG_SYS_MPC85XX_NO_RESETVEC 42*4882a593Smuzhiyun #endif 43*4882a593Smuzhiyun #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 44*4882a593Smuzhiyun #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg 45*4882a593Smuzhiyun #define CONFIG_SPL_MMC_BOOT 46*4882a593Smuzhiyun #endif 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 49*4882a593Smuzhiyun #define CONFIG_SPL_SKIP_RELOCATE 50*4882a593Smuzhiyun #define CONFIG_SPL_COMMON_INIT_DDR 51*4882a593Smuzhiyun #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 52*4882a593Smuzhiyun #endif 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun #endif /* CONFIG_RAMBOOT_PBL */ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define CONFIG_DDR_ECC 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* High Level Configuration Options */ 60*4882a593Smuzhiyun #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 61*4882a593Smuzhiyun #define CONFIG_MP /* support multiple processors */ 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #ifndef CONFIG_SYS_TEXT_BASE 64*4882a593Smuzhiyun #define CONFIG_SYS_TEXT_BASE 0xeff40000 65*4882a593Smuzhiyun #endif 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #ifndef CONFIG_RESET_VECTOR_ADDRESS 68*4882a593Smuzhiyun #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 69*4882a593Smuzhiyun #endif 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 72*4882a593Smuzhiyun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 73*4882a593Smuzhiyun #define CONFIG_PCIE1 /* PCIE controller 1 */ 74*4882a593Smuzhiyun #define CONFIG_PCIE2 /* PCIE controller 2 */ 75*4882a593Smuzhiyun #define CONFIG_PCIE3 /* PCIE controller 3 */ 76*4882a593Smuzhiyun #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 77*4882a593Smuzhiyun #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define CONFIG_ENV_OVERWRITE 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* 82*4882a593Smuzhiyun * These can be toggled for performance analysis, otherwise use default. 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun #define CONFIG_SYS_CACHE_STASHING 85*4882a593Smuzhiyun #define CONFIG_BTB /* toggle branch predition */ 86*4882a593Smuzhiyun #ifdef CONFIG_DDR_ECC 87*4882a593Smuzhiyun #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 88*4882a593Smuzhiyun #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 89*4882a593Smuzhiyun #endif 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define CONFIG_ENABLE_36BIT_PHYS 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define CONFIG_ADDR_MAP 94*4882a593Smuzhiyun #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 97*4882a593Smuzhiyun #define CONFIG_SYS_MEMTEST_END 0x00400000 98*4882a593Smuzhiyun #define CONFIG_SYS_ALT_MEMTEST 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * Config the L3 Cache as L3 SRAM 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 104*4882a593Smuzhiyun #define CONFIG_SYS_L3_SIZE (512 << 10) 105*4882a593Smuzhiyun #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 106*4882a593Smuzhiyun #ifdef CONFIG_RAMBOOT_PBL 107*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 108*4882a593Smuzhiyun #endif 109*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 110*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 111*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 112*4882a593Smuzhiyun #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR 0xf0000000 115*4882a593Smuzhiyun #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* 118*4882a593Smuzhiyun * DDR Setup 119*4882a593Smuzhiyun */ 120*4882a593Smuzhiyun #define CONFIG_VERY_BIG_RAM 121*4882a593Smuzhiyun #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 122*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define CONFIG_DIMM_SLOTS_PER_CTLR 1 125*4882a593Smuzhiyun #define CONFIG_CHIP_SELECTS_PER_CTRL 4 126*4882a593Smuzhiyun #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CONFIG_DDR_SPD 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* 131*4882a593Smuzhiyun * IFC Definitions 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE 0xe0000000 134*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD 137*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 138*4882a593Smuzhiyun #else 139*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 140*4882a593Smuzhiyun #endif 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 143*4882a593Smuzhiyun #define CONFIG_MISC_INIT_R 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define CONFIG_HWCONFIG 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* define to use L1 as initial stack */ 148*4882a593Smuzhiyun #define CONFIG_L1_INIT_RAM 149*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_LOCK 150*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 151*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 152*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 153*4882a593Smuzhiyun /* The assembler doesn't like typecast */ 154*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 155*4882a593Smuzhiyun ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 156*4882a593Smuzhiyun CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 157*4882a593Smuzhiyun #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 160*4882a593Smuzhiyun GENERATED_GBL_DATA_SIZE) 161*4882a593Smuzhiyun #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 164*4882a593Smuzhiyun #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Serial Port - controlled on board with jumper J8 167*4882a593Smuzhiyun * open - index 2 168*4882a593Smuzhiyun * shorted - index 1 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define CONFIG_CONS_INDEX 1 171*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_SERIAL 172*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_REG_SIZE 1 173*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define CONFIG_SYS_BAUDRATE_TABLE \ 176*4882a593Smuzhiyun {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 179*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 180*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 181*4882a593Smuzhiyun #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* I2C */ 184*4882a593Smuzhiyun #define CONFIG_SYS_I2C 185*4882a593Smuzhiyun #define CONFIG_SYS_I2C_FSL 186*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 187*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 188*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 189*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* 192*4882a593Smuzhiyun * General PCI 193*4882a593Smuzhiyun * Memory space is mapped 1-1, but I/O space must start from 0. 194*4882a593Smuzhiyun */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 197*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 198*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 199*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 200*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 201*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 202*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 203*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 204*4882a593Smuzhiyun #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 207*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 208*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 209*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 210*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 211*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 212*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 213*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 214*4882a593Smuzhiyun #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 217*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 218*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 219*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 220*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 221*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 222*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 223*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 224*4882a593Smuzhiyun #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* controller 4, Base address 203000 */ 227*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 228*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 229*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 230*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 231*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 232*4882a593Smuzhiyun #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #ifdef CONFIG_PCI 235*4882a593Smuzhiyun #define CONFIG_PCI_INDIRECT_BRIDGE 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 238*4882a593Smuzhiyun #endif /* CONFIG_PCI */ 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* SATA */ 241*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 242*4882a593Smuzhiyun #define CONFIG_LIBATA 243*4882a593Smuzhiyun #define CONFIG_FSL_SATA 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 246*4882a593Smuzhiyun #define CONFIG_SATA1 247*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 248*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 249*4882a593Smuzhiyun #define CONFIG_SATA2 250*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 251*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define CONFIG_LBA48 254*4882a593Smuzhiyun #endif 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 257*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 258*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC1" 259*4882a593Smuzhiyun #endif 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* 262*4882a593Smuzhiyun * Environment 263*4882a593Smuzhiyun */ 264*4882a593Smuzhiyun #define CONFIG_LOADS_ECHO /* echo on for serial download */ 265*4882a593Smuzhiyun #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* 268*4882a593Smuzhiyun * Command line configuration. 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* 272*4882a593Smuzhiyun * Miscellaneous configurable options 273*4882a593Smuzhiyun */ 274*4882a593Smuzhiyun #define CONFIG_SYS_LONGHELP /* undef to save memory */ 275*4882a593Smuzhiyun #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 276*4882a593Smuzhiyun #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 277*4882a593Smuzhiyun #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* 280*4882a593Smuzhiyun * For booting Linux, the board info and command line data 281*4882a593Smuzhiyun * have to be in the first 64 MB of memory, since this is 282*4882a593Smuzhiyun * the maximum mapped by the Linux kernel during initialization. 283*4882a593Smuzhiyun */ 284*4882a593Smuzhiyun #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 285*4882a593Smuzhiyun #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #ifdef CONFIG_CMD_KGDB 288*4882a593Smuzhiyun #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 289*4882a593Smuzhiyun #endif 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* 292*4882a593Smuzhiyun * Environment Configuration 293*4882a593Smuzhiyun */ 294*4882a593Smuzhiyun #define CONFIG_ROOTPATH "/opt/nfsroot" 295*4882a593Smuzhiyun #define CONFIG_BOOTFILE "uImage" 296*4882a593Smuzhiyun #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* default location for tftp and bootm */ 299*4882a593Smuzhiyun #define CONFIG_LOADADDR 1000000 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define CONFIG_HVBOOT \ 302*4882a593Smuzhiyun "setenv bootargs config-addr=0x60000000; " \ 303*4882a593Smuzhiyun "bootm 0x01000000 - 0x00f00000" 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #ifndef CONFIG_MTD_NOR_FLASH 306*4882a593Smuzhiyun #else 307*4882a593Smuzhiyun #define CONFIG_FLASH_CFI_DRIVER 308*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_CFI 309*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 310*4882a593Smuzhiyun #endif 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 313*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 314*4882a593Smuzhiyun #define CONFIG_ENV_SPI_BUS 0 315*4882a593Smuzhiyun #define CONFIG_ENV_SPI_CS 0 316*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MAX_HZ 10000000 317*4882a593Smuzhiyun #define CONFIG_ENV_SPI_MODE 0 318*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 319*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 320*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x10000 321*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 322*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 323*4882a593Smuzhiyun #define CONFIG_SYS_MMC_ENV_DEV 0 324*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 325*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (512 * 0x800) 326*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 327*4882a593Smuzhiyun #define CONFIG_SYS_EXTRA_ENV_RELOC 328*4882a593Smuzhiyun #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 329*4882a593Smuzhiyun #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 330*4882a593Smuzhiyun #elif defined(CONFIG_ENV_IS_NOWHERE) 331*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 332*4882a593Smuzhiyun #else 333*4882a593Smuzhiyun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 334*4882a593Smuzhiyun #define CONFIG_ENV_SIZE 0x2000 335*4882a593Smuzhiyun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 336*4882a593Smuzhiyun #endif 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 66666666 339*4882a593Smuzhiyun #define CONFIG_DDR_CLK_FREQ 133333333 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 342*4882a593Smuzhiyun unsigned long get_board_sys_clk(void); 343*4882a593Smuzhiyun unsigned long get_board_ddr_clk(void); 344*4882a593Smuzhiyun #endif 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* 347*4882a593Smuzhiyun * DDR Setup 348*4882a593Smuzhiyun */ 349*4882a593Smuzhiyun #define CONFIG_SYS_SPD_BUS_NUM 0 350*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS1 0x52 351*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS2 0x54 352*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS3 0x56 353*4882a593Smuzhiyun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 354*4882a593Smuzhiyun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* 357*4882a593Smuzhiyun * IFC Definitions 358*4882a593Smuzhiyun */ 359*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 360*4882a593Smuzhiyun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 361*4882a593Smuzhiyun + 0x8000000) | \ 362*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 363*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 364*4882a593Smuzhiyun CSPR_V) 365*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 366*4882a593Smuzhiyun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 367*4882a593Smuzhiyun CSPR_PORT_SIZE_16 | \ 368*4882a593Smuzhiyun CSPR_MSEL_NOR | \ 369*4882a593Smuzhiyun CSPR_V) 370*4882a593Smuzhiyun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 371*4882a593Smuzhiyun /* NOR Flash Timing Params */ 372*4882a593Smuzhiyun #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 375*4882a593Smuzhiyun FTIM0_NOR_TEADC(0x5) | \ 376*4882a593Smuzhiyun FTIM0_NOR_TEAHC(0x5)) 377*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 378*4882a593Smuzhiyun FTIM1_NOR_TRAD_NOR(0x1A) |\ 379*4882a593Smuzhiyun FTIM1_NOR_TSEQRAD_NOR(0x13)) 380*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 381*4882a593Smuzhiyun FTIM2_NOR_TCH(0x4) | \ 382*4882a593Smuzhiyun FTIM2_NOR_TWPH(0x0E) | \ 383*4882a593Smuzhiyun FTIM2_NOR_TWP(0x1c)) 384*4882a593Smuzhiyun #define CONFIG_SYS_NOR_FTIM3 0x0 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_QUIET_TEST 387*4882a593Smuzhiyun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 390*4882a593Smuzhiyun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 391*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 392*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_EMPTY_INFO 395*4882a593Smuzhiyun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 396*4882a593Smuzhiyun + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* NAND Flash on IFC */ 399*4882a593Smuzhiyun #define CONFIG_NAND_FSL_IFC 400*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_ECCPOS 256 401*4882a593Smuzhiyun #define CONFIG_SYS_NAND_MAX_OOBFREE 2 402*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE 0xff800000 403*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 406*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 407*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 408*4882a593Smuzhiyun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 409*4882a593Smuzhiyun | CSPR_V) 410*4882a593Smuzhiyun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 413*4882a593Smuzhiyun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 414*4882a593Smuzhiyun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 415*4882a593Smuzhiyun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 416*4882a593Smuzhiyun | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 417*4882a593Smuzhiyun | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 418*4882a593Smuzhiyun | CSOR_NAND_PB(128)) /*Page Per Block = 128*/ 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define CONFIG_SYS_NAND_ONFI_DETECTION 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* ONFI NAND Flash mode0 Timing Params */ 423*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 424*4882a593Smuzhiyun FTIM0_NAND_TWP(0x18) | \ 425*4882a593Smuzhiyun FTIM0_NAND_TWCHT(0x07) | \ 426*4882a593Smuzhiyun FTIM0_NAND_TWH(0x0a)) 427*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 428*4882a593Smuzhiyun FTIM1_NAND_TWBE(0x39) | \ 429*4882a593Smuzhiyun FTIM1_NAND_TRR(0x0e) | \ 430*4882a593Smuzhiyun FTIM1_NAND_TRP(0x18)) 431*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 432*4882a593Smuzhiyun FTIM2_NAND_TREH(0x0a) | \ 433*4882a593Smuzhiyun FTIM2_NAND_TWHRE(0x1e)) 434*4882a593Smuzhiyun #define CONFIG_SYS_NAND_FTIM3 0x0 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define CONFIG_SYS_NAND_DDR_LAW 11 437*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 438*4882a593Smuzhiyun #define CONFIG_SYS_MAX_NAND_DEVICE 1 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun #if defined(CONFIG_NAND) 443*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 444*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 445*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 446*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 447*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 448*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 449*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 450*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 451*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 452*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR 453*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 454*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 455*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 456*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 457*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 458*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 459*4882a593Smuzhiyun #else 460*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 461*4882a593Smuzhiyun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 462*4882a593Smuzhiyun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 463*4882a593Smuzhiyun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 464*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 465*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 466*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 467*4882a593Smuzhiyun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 468*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 469*4882a593Smuzhiyun #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 470*4882a593Smuzhiyun #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 471*4882a593Smuzhiyun #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 472*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 473*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 474*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 475*4882a593Smuzhiyun #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 476*4882a593Smuzhiyun #endif 477*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 478*4882a593Smuzhiyun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 479*4882a593Smuzhiyun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 480*4882a593Smuzhiyun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 481*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 482*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 483*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 484*4882a593Smuzhiyun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* CPLD on IFC */ 487*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE 0xffdf0000 488*4882a593Smuzhiyun #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 489*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3_EXT (0xf) 490*4882a593Smuzhiyun #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 491*4882a593Smuzhiyun | CSPR_PORT_SIZE_8 \ 492*4882a593Smuzhiyun | CSPR_MSEL_GPCM \ 493*4882a593Smuzhiyun | CSPR_V) 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 496*4882a593Smuzhiyun #define CONFIG_SYS_CSOR3 0x0 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* CPLD Timing parameters for IFC CS3 */ 499*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 500*4882a593Smuzhiyun FTIM0_GPCM_TEADC(0x0e) | \ 501*4882a593Smuzhiyun FTIM0_GPCM_TEAHC(0x0e)) 502*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 503*4882a593Smuzhiyun FTIM1_GPCM_TRAD(0x1f)) 504*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 505*4882a593Smuzhiyun FTIM2_GPCM_TCH(0x8) | \ 506*4882a593Smuzhiyun FTIM2_GPCM_TWP(0x1f)) 507*4882a593Smuzhiyun #define CONFIG_SYS_CS3_FTIM3 0x0 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun #if defined(CONFIG_RAMBOOT_PBL) 510*4882a593Smuzhiyun #define CONFIG_SYS_RAMBOOT 511*4882a593Smuzhiyun #endif 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* I2C */ 514*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */ 515*4882a593Smuzhiyun #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */ 516*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 517*4882a593Smuzhiyun #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */ 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun #define I2C_MUX_CH_DEFAULT 0x8 520*4882a593Smuzhiyun #define I2C_MUX_CH_VOL_MONITOR 0xa 521*4882a593Smuzhiyun #define I2C_MUX_CH_VSC3316_FS 0xc 522*4882a593Smuzhiyun #define I2C_MUX_CH_VSC3316_BS 0xd 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* Voltage monitor on channel 2*/ 525*4882a593Smuzhiyun #define I2C_VOL_MONITOR_ADDR 0x40 526*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 527*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 528*4882a593Smuzhiyun #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv" 531*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD 532*4882a593Smuzhiyun #define CONFIG_VID 533*4882a593Smuzhiyun #endif 534*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_SET 535*4882a593Smuzhiyun #define CONFIG_VOL_MONITOR_IR36021_READ 536*4882a593Smuzhiyun /* The lowest and highest voltage allowed for T4240RDB */ 537*4882a593Smuzhiyun #define VDD_MV_MIN 819 538*4882a593Smuzhiyun #define VDD_MV_MAX 1212 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* 541*4882a593Smuzhiyun * eSPI - Enhanced SPI 542*4882a593Smuzhiyun */ 543*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_SPEED 10000000 544*4882a593Smuzhiyun #define CONFIG_SF_DEFAULT_MODE 0 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun /* Qman/Bman */ 547*4882a593Smuzhiyun #ifndef CONFIG_NOBQFMAN 548*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 549*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_NUM_PORTALS 50 550*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 551*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 552*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 553*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 554*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 555*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 556*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 557*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 558*4882a593Smuzhiyun CONFIG_SYS_BMAN_CENA_SIZE) 559*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 560*4882a593Smuzhiyun #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 561*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_NUM_PORTALS 50 562*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 563*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 564*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 565*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 566*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 567*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 568*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 569*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 570*4882a593Smuzhiyun CONFIG_SYS_QMAN_CENA_SIZE) 571*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 572*4882a593Smuzhiyun #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_FMAN 575*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_PME 576*4882a593Smuzhiyun #define CONFIG_SYS_PMAN 577*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_DCE 578*4882a593Smuzhiyun #define CONFIG_SYS_DPAA_RMAN 579*4882a593Smuzhiyun #define CONFIG_SYS_INTERLAKEN 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun /* Default address of microcode for the Linux Fman driver */ 582*4882a593Smuzhiyun #if defined(CONFIG_SPIFLASH) 583*4882a593Smuzhiyun /* 584*4882a593Smuzhiyun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 585*4882a593Smuzhiyun * env, so we got 0x110000. 586*4882a593Smuzhiyun */ 587*4882a593Smuzhiyun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 588*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 589*4882a593Smuzhiyun #elif defined(CONFIG_SDCARD) 590*4882a593Smuzhiyun /* 591*4882a593Smuzhiyun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 592*4882a593Smuzhiyun * about 1MB (2048 blocks), Env is stored after the image, and the env size is 593*4882a593Smuzhiyun * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 594*4882a593Smuzhiyun */ 595*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 596*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 597*4882a593Smuzhiyun #elif defined(CONFIG_NAND) 598*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 599*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 600*4882a593Smuzhiyun #else 601*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 602*4882a593Smuzhiyun #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 603*4882a593Smuzhiyun #endif 604*4882a593Smuzhiyun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 605*4882a593Smuzhiyun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 606*4882a593Smuzhiyun #endif /* CONFIG_NOBQFMAN */ 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #ifdef CONFIG_SYS_DPAA_FMAN 609*4882a593Smuzhiyun #define CONFIG_FMAN_ENET 610*4882a593Smuzhiyun #define CONFIG_PHYLIB_10G 611*4882a593Smuzhiyun #define CONFIG_PHY_VITESSE 612*4882a593Smuzhiyun #define CONFIG_PHY_CORTINA 613*4882a593Smuzhiyun #define CONFIG_SYS_CORTINA_FW_IN_NOR 614*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_ADDR 0xefe00000 615*4882a593Smuzhiyun #define CONFIG_CORTINA_FW_LENGTH 0x40000 616*4882a593Smuzhiyun #define CONFIG_PHY_TERANETICS 617*4882a593Smuzhiyun #define SGMII_PHY_ADDR1 0x0 618*4882a593Smuzhiyun #define SGMII_PHY_ADDR2 0x1 619*4882a593Smuzhiyun #define SGMII_PHY_ADDR3 0x2 620*4882a593Smuzhiyun #define SGMII_PHY_ADDR4 0x3 621*4882a593Smuzhiyun #define SGMII_PHY_ADDR5 0x4 622*4882a593Smuzhiyun #define SGMII_PHY_ADDR6 0x5 623*4882a593Smuzhiyun #define SGMII_PHY_ADDR7 0x6 624*4882a593Smuzhiyun #define SGMII_PHY_ADDR8 0x7 625*4882a593Smuzhiyun #define FM1_10GEC1_PHY_ADDR 0x10 626*4882a593Smuzhiyun #define FM1_10GEC2_PHY_ADDR 0x11 627*4882a593Smuzhiyun #define FM2_10GEC1_PHY_ADDR 0x12 628*4882a593Smuzhiyun #define FM2_10GEC2_PHY_ADDR 0x13 629*4882a593Smuzhiyun #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR 630*4882a593Smuzhiyun #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR 631*4882a593Smuzhiyun #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR 632*4882a593Smuzhiyun #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR 633*4882a593Smuzhiyun #endif 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* SATA */ 636*4882a593Smuzhiyun #ifdef CONFIG_FSL_SATA_V2 637*4882a593Smuzhiyun #define CONFIG_LIBATA 638*4882a593Smuzhiyun #define CONFIG_FSL_SATA 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun #define CONFIG_SYS_SATA_MAX_DEVICE 2 641*4882a593Smuzhiyun #define CONFIG_SATA1 642*4882a593Smuzhiyun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 643*4882a593Smuzhiyun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 644*4882a593Smuzhiyun #define CONFIG_SATA2 645*4882a593Smuzhiyun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 646*4882a593Smuzhiyun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun #define CONFIG_LBA48 649*4882a593Smuzhiyun #endif 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET 652*4882a593Smuzhiyun #define CONFIG_MII /* MII PHY management */ 653*4882a593Smuzhiyun #define CONFIG_ETHPRIME "FM1@DTSEC1" 654*4882a593Smuzhiyun #endif 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun /* 657*4882a593Smuzhiyun * USB 658*4882a593Smuzhiyun */ 659*4882a593Smuzhiyun #define CONFIG_USB_EHCI_FSL 660*4882a593Smuzhiyun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 661*4882a593Smuzhiyun #define CONFIG_HAS_FSL_DR_USB 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun #ifdef CONFIG_MMC 664*4882a593Smuzhiyun #define CONFIG_FSL_ESDHC 665*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 666*4882a593Smuzhiyun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 667*4882a593Smuzhiyun #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 668*4882a593Smuzhiyun #endif 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun #define __USB_PHY_TYPE utmi 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* 674*4882a593Smuzhiyun * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be 675*4882a593Smuzhiyun * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way 676*4882a593Smuzhiyun * interleaving. It can be cacheline, page, bank, superbank. 677*4882a593Smuzhiyun * See doc/README.fsl-ddr for details. 678*4882a593Smuzhiyun */ 679*4882a593Smuzhiyun #ifdef CONFIG_ARCH_T4240 680*4882a593Smuzhiyun #define CTRL_INTLV_PREFERED 3way_4KB 681*4882a593Smuzhiyun #else 682*4882a593Smuzhiyun #define CTRL_INTLV_PREFERED cacheline 683*4882a593Smuzhiyun #endif 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #define CONFIG_EXTRA_ENV_SETTINGS \ 686*4882a593Smuzhiyun "hwconfig=fsl_ddr:" \ 687*4882a593Smuzhiyun "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 688*4882a593Smuzhiyun "bank_intlv=auto;" \ 689*4882a593Smuzhiyun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 690*4882a593Smuzhiyun "netdev=eth0\0" \ 691*4882a593Smuzhiyun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 692*4882a593Smuzhiyun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 693*4882a593Smuzhiyun "tftpflash=tftpboot $loadaddr $uboot && " \ 694*4882a593Smuzhiyun "protect off $ubootaddr +$filesize && " \ 695*4882a593Smuzhiyun "erase $ubootaddr +$filesize && " \ 696*4882a593Smuzhiyun "cp.b $loadaddr $ubootaddr $filesize && " \ 697*4882a593Smuzhiyun "protect on $ubootaddr +$filesize && " \ 698*4882a593Smuzhiyun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 699*4882a593Smuzhiyun "consoledev=ttyS0\0" \ 700*4882a593Smuzhiyun "ramdiskaddr=2000000\0" \ 701*4882a593Smuzhiyun "ramdiskfile=t4240rdb/ramdisk.uboot\0" \ 702*4882a593Smuzhiyun "fdtaddr=1e00000\0" \ 703*4882a593Smuzhiyun "fdtfile=t4240rdb/t4240rdb.dtb\0" \ 704*4882a593Smuzhiyun "bdev=sda3\0" 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun #define CONFIG_HVBOOT \ 707*4882a593Smuzhiyun "setenv bootargs config-addr=0x60000000; " \ 708*4882a593Smuzhiyun "bootm 0x01000000 - 0x00f00000" 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun #define CONFIG_LINUX \ 711*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 712*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 713*4882a593Smuzhiyun "setenv ramdiskaddr 0x02000000;" \ 714*4882a593Smuzhiyun "setenv fdtaddr 0x00c00000;" \ 715*4882a593Smuzhiyun "setenv loadaddr 0x1000000;" \ 716*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun #define CONFIG_HDBOOT \ 719*4882a593Smuzhiyun "setenv bootargs root=/dev/$bdev rw " \ 720*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 721*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 722*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 723*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun #define CONFIG_NFSBOOTCOMMAND \ 726*4882a593Smuzhiyun "setenv bootargs root=/dev/nfs rw " \ 727*4882a593Smuzhiyun "nfsroot=$serverip:$rootpath " \ 728*4882a593Smuzhiyun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 729*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 730*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 731*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 732*4882a593Smuzhiyun "bootm $loadaddr - $fdtaddr" 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define CONFIG_RAMBOOTCOMMAND \ 735*4882a593Smuzhiyun "setenv bootargs root=/dev/ram rw " \ 736*4882a593Smuzhiyun "console=$consoledev,$baudrate $othbootargs;" \ 737*4882a593Smuzhiyun "tftp $ramdiskaddr $ramdiskfile;" \ 738*4882a593Smuzhiyun "tftp $loadaddr $bootfile;" \ 739*4882a593Smuzhiyun "tftp $fdtaddr $fdtfile;" \ 740*4882a593Smuzhiyun "bootm $loadaddr $ramdiskaddr $fdtaddr" 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun #include <asm/fsl_secure_boot.h> 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun #endif /* __CONFIG_H */ 747