1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2016 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/clock.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <fdt_support.h>
13*4882a593Smuzhiyun #include <syscon.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "../gadget/dwc2_udc_otg_priv.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define BIT_WRITEABLE_SHIFT 16
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct usb2phy_reg {
23*4882a593Smuzhiyun unsigned int offset;
24*4882a593Smuzhiyun unsigned int bitend;
25*4882a593Smuzhiyun unsigned int bitstart;
26*4882a593Smuzhiyun unsigned int disable;
27*4882a593Smuzhiyun unsigned int enable;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /**
31*4882a593Smuzhiyun * struct rockchip_usb2_phy_cfg: usb-phy port configuration
32*4882a593Smuzhiyun * @port_reset: usb otg per-port reset register
33*4882a593Smuzhiyun * @soft_con: software control usb otg register
34*4882a593Smuzhiyun * @suspend: phy suspend register
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun struct rockchip_usb2_phy_cfg {
37*4882a593Smuzhiyun struct usb2phy_reg port_reset;
38*4882a593Smuzhiyun struct usb2phy_reg siddq;
39*4882a593Smuzhiyun struct usb2phy_reg soft_con;
40*4882a593Smuzhiyun struct usb2phy_reg suspend;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct rockchip_usb2_phy_dt_id {
44*4882a593Smuzhiyun char compatible[128];
45*4882a593Smuzhiyun const void *data;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static const struct rockchip_usb2_phy_cfg rk3288_pdata = {
49*4882a593Smuzhiyun .port_reset = {0x00, 12, 12, 0, 1},
50*4882a593Smuzhiyun .siddq = {0x00, 13, 13, 0, 1},
51*4882a593Smuzhiyun .soft_con = {0x08, 2, 2, 0, 1},
52*4882a593Smuzhiyun .suspend = {0x0c, 5, 0, 0x01, 0x2A},
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct rockchip_usb2_phy_dt_id rockchip_usb2_phy_dt_ids[] = {
56*4882a593Smuzhiyun { .compatible = "rockchip,rk3288-usb-phy", .data = &rk3288_pdata },
57*4882a593Smuzhiyun {}
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
property_enable(struct dwc2_plat_otg_data * pdata,const struct usb2phy_reg * reg,bool en)60*4882a593Smuzhiyun static void property_enable(struct dwc2_plat_otg_data *pdata,
61*4882a593Smuzhiyun const struct usb2phy_reg *reg, bool en)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun unsigned int val, mask, tmp;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun tmp = en ? reg->enable : reg->disable;
66*4882a593Smuzhiyun mask = GENMASK(reg->bitend, reg->bitstart);
67*4882a593Smuzhiyun val = (tmp << reg->bitstart) | (mask << BIT_WRITEABLE_SHIFT);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun writel(val, pdata->regs_phy + reg->offset);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
rockchip_u2phy_vbus_detect(void)72*4882a593Smuzhiyun int rockchip_u2phy_vbus_detect(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun u32 val = 0;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3288
77*4882a593Smuzhiyun u32 grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun val = readl(grf_base + 0x288);
80*4882a593Smuzhiyun val = (val & BIT(14)) >> 14;
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return val;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
otg_phy_parse(struct dwc2_udc * dev)86*4882a593Smuzhiyun static int otg_phy_parse(struct dwc2_udc *dev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun int node, phy_node;
89*4882a593Smuzhiyun u32 grf_base, grf_offset;
90*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
91*4882a593Smuzhiyun const fdt32_t *reg;
92*4882a593Smuzhiyun fdt_addr_t addr;
93*4882a593Smuzhiyun struct dwc2_plat_otg_data *pdata = dev->pdata;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Find the usb_otg node */
96*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(blob, -1, "snps,dwc2");
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_RK3288)
99*4882a593Smuzhiyun retry:
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun if (node > 0) {
102*4882a593Smuzhiyun reg = fdt_getprop(blob, node, "reg", NULL);
103*4882a593Smuzhiyun if (!reg)
104*4882a593Smuzhiyun return -EINVAL;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun addr = fdt_translate_address(blob, node, reg);
107*4882a593Smuzhiyun if (addr == OF_BAD_ADDR) {
108*4882a593Smuzhiyun pr_err("Not found usb_otg address\n");
109*4882a593Smuzhiyun return -EINVAL;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_RK3288)
113*4882a593Smuzhiyun if (addr != 0xff580000) {
114*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(blob, node,
115*4882a593Smuzhiyun "snps,dwc2");
116*4882a593Smuzhiyun goto retry;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun } else {
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * With kernel dtb support, rk3288 dwc2 otg node
122*4882a593Smuzhiyun * use the rockchip legacy dwc2 driver "dwc_otg_310"
123*4882a593Smuzhiyun * with the compatible "rockchip,rk3288_usb20_otg".
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_RK3288)
126*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(blob, -1,
127*4882a593Smuzhiyun "rockchip,rk3288_usb20_otg");
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun if (node < 0) {
130*4882a593Smuzhiyun pr_err("Not found usb_otg device\n");
131*4882a593Smuzhiyun return -ENODEV;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Find the usb phy node */
136*4882a593Smuzhiyun node = fdtdec_lookup_phandle(blob, node, "phys");
137*4882a593Smuzhiyun if (node <= 0) {
138*4882a593Smuzhiyun pr_err("Not found usbphy device\n");
139*4882a593Smuzhiyun return -ENODEV;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Find the usb otg-phy node */
143*4882a593Smuzhiyun phy_node = fdt_parent_offset(blob, node);
144*4882a593Smuzhiyun if (phy_node <= 0) {
145*4882a593Smuzhiyun pr_err("Not found sub usbphy device\n");
146*4882a593Smuzhiyun return -ENODEV;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun grf_base = (u32)syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
150*4882a593Smuzhiyun grf_offset = fdtdec_get_addr(blob, node, "reg");
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Pad dwc2_plat_otg_data related to phy */
153*4882a593Smuzhiyun pdata->phy_of_node = phy_node;
154*4882a593Smuzhiyun pdata->regs_phy = grf_base + grf_offset;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
otg_phy_init(struct dwc2_udc * dev)159*4882a593Smuzhiyun void otg_phy_init(struct dwc2_udc *dev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct dwc2_plat_otg_data *pdata = dev->pdata;
162*4882a593Smuzhiyun struct rockchip_usb2_phy_cfg *phy_cfg = NULL;
163*4882a593Smuzhiyun struct rockchip_usb2_phy_dt_id *of_id;
164*4882a593Smuzhiyun int i;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (!pdata->regs_phy && otg_phy_parse(dev)) {
167*4882a593Smuzhiyun pr_err("otg-phy parse error\n");
168*4882a593Smuzhiyun return;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rockchip_usb2_phy_dt_ids); i++) {
172*4882a593Smuzhiyun of_id = &rockchip_usb2_phy_dt_ids[i];
173*4882a593Smuzhiyun if (fdt_node_check_compatible(gd->fdt_blob, pdata->phy_of_node,
174*4882a593Smuzhiyun of_id->compatible) == 0) {
175*4882a593Smuzhiyun phy_cfg = (struct rockchip_usb2_phy_cfg *)of_id->data;
176*4882a593Smuzhiyun break;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun if (!phy_cfg) {
180*4882a593Smuzhiyun debug("Can't find device platform data\n");
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun hang();
183*4882a593Smuzhiyun return;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun pdata->priv = phy_cfg;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* power up usb phy analog blocks by set siddq 0 */
188*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->siddq, false);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* disable software control */
191*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->soft_con, false);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* reset otg port */
194*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->port_reset, true);
195*4882a593Smuzhiyun mdelay(1);
196*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->port_reset, false);
197*4882a593Smuzhiyun udelay(1);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
otg_phy_off(struct dwc2_udc * dev)200*4882a593Smuzhiyun void otg_phy_off(struct dwc2_udc *dev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct dwc2_plat_otg_data *pdata = dev->pdata;
203*4882a593Smuzhiyun struct rockchip_usb2_phy_cfg *phy_cfg = pdata->priv;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (!pdata->regs_phy && otg_phy_parse(dev)) {
206*4882a593Smuzhiyun pr_err("otg-phy parse error\n");
207*4882a593Smuzhiyun return;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* enable software control */
211*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->soft_con, true);
212*4882a593Smuzhiyun /* enter suspend */
213*4882a593Smuzhiyun property_enable(pdata, &phy_cfg->suspend, true);
214*4882a593Smuzhiyun }
215