1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MUSB OTG driver register defines
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2005 Mentor Graphics Corporation
5*4882a593Smuzhiyun * Copyright (C) 2005-2006 by Texas Instruments
6*4882a593Smuzhiyun * Copyright (C) 2006-2007 Nokia Corporation
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef __MUSB_REGS_H__
12*4882a593Smuzhiyun #define __MUSB_REGS_H__
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * MUSB Register bits
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* POWER */
21*4882a593Smuzhiyun #define MUSB_POWER_ISOUPDATE 0x80
22*4882a593Smuzhiyun #define MUSB_POWER_SOFTCONN 0x40
23*4882a593Smuzhiyun #define MUSB_POWER_HSENAB 0x20
24*4882a593Smuzhiyun #define MUSB_POWER_HSMODE 0x10
25*4882a593Smuzhiyun #define MUSB_POWER_RESET 0x08
26*4882a593Smuzhiyun #define MUSB_POWER_RESUME 0x04
27*4882a593Smuzhiyun #define MUSB_POWER_SUSPENDM 0x02
28*4882a593Smuzhiyun #define MUSB_POWER_ENSUSPEND 0x01
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* INTRUSB */
31*4882a593Smuzhiyun #define MUSB_INTR_SUSPEND 0x01
32*4882a593Smuzhiyun #define MUSB_INTR_RESUME 0x02
33*4882a593Smuzhiyun #define MUSB_INTR_RESET 0x04
34*4882a593Smuzhiyun #define MUSB_INTR_BABBLE 0x04
35*4882a593Smuzhiyun #define MUSB_INTR_SOF 0x08
36*4882a593Smuzhiyun #define MUSB_INTR_CONNECT 0x10
37*4882a593Smuzhiyun #define MUSB_INTR_DISCONNECT 0x20
38*4882a593Smuzhiyun #define MUSB_INTR_SESSREQ 0x40
39*4882a593Smuzhiyun #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* DEVCTL */
42*4882a593Smuzhiyun #define MUSB_DEVCTL_BDEVICE 0x80
43*4882a593Smuzhiyun #define MUSB_DEVCTL_FSDEV 0x40
44*4882a593Smuzhiyun #define MUSB_DEVCTL_LSDEV 0x20
45*4882a593Smuzhiyun #define MUSB_DEVCTL_VBUS 0x18
46*4882a593Smuzhiyun #define MUSB_DEVCTL_VBUS_SHIFT 3
47*4882a593Smuzhiyun #define MUSB_DEVCTL_HM 0x04
48*4882a593Smuzhiyun #define MUSB_DEVCTL_HR 0x02
49*4882a593Smuzhiyun #define MUSB_DEVCTL_SESSION 0x01
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* MUSB ULPI VBUSCONTROL */
52*4882a593Smuzhiyun #define MUSB_ULPI_USE_EXTVBUS 0x01
53*4882a593Smuzhiyun #define MUSB_ULPI_USE_EXTVBUSIND 0x02
54*4882a593Smuzhiyun /* ULPI_REG_CONTROL */
55*4882a593Smuzhiyun #define MUSB_ULPI_REG_REQ (1 << 0)
56*4882a593Smuzhiyun #define MUSB_ULPI_REG_CMPLT (1 << 1)
57*4882a593Smuzhiyun #define MUSB_ULPI_RDN_WR (1 << 2)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* TESTMODE */
60*4882a593Smuzhiyun #define MUSB_TEST_FORCE_HOST 0x80
61*4882a593Smuzhiyun #define MUSB_TEST_FIFO_ACCESS 0x40
62*4882a593Smuzhiyun #define MUSB_TEST_FORCE_FS 0x20
63*4882a593Smuzhiyun #define MUSB_TEST_FORCE_HS 0x10
64*4882a593Smuzhiyun #define MUSB_TEST_PACKET 0x08
65*4882a593Smuzhiyun #define MUSB_TEST_K 0x04
66*4882a593Smuzhiyun #define MUSB_TEST_J 0x02
67*4882a593Smuzhiyun #define MUSB_TEST_SE0_NAK 0x01
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
70*4882a593Smuzhiyun #define MUSB_FIFOSZ_DPB 0x10
71*4882a593Smuzhiyun /* Allocation size (8, 16, 32, ... 4096) */
72*4882a593Smuzhiyun #define MUSB_FIFOSZ_SIZE 0x0f
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* CSR0 */
75*4882a593Smuzhiyun #define MUSB_CSR0_FLUSHFIFO 0x0100
76*4882a593Smuzhiyun #define MUSB_CSR0_TXPKTRDY 0x0002
77*4882a593Smuzhiyun #define MUSB_CSR0_RXPKTRDY 0x0001
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* CSR0 in Peripheral mode */
80*4882a593Smuzhiyun #define MUSB_CSR0_P_SVDSETUPEND 0x0080
81*4882a593Smuzhiyun #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
82*4882a593Smuzhiyun #define MUSB_CSR0_P_SENDSTALL 0x0020
83*4882a593Smuzhiyun #define MUSB_CSR0_P_SETUPEND 0x0010
84*4882a593Smuzhiyun #define MUSB_CSR0_P_DATAEND 0x0008
85*4882a593Smuzhiyun #define MUSB_CSR0_P_SENTSTALL 0x0004
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* CSR0 in Host mode */
88*4882a593Smuzhiyun #define MUSB_CSR0_H_DIS_PING 0x0800
89*4882a593Smuzhiyun #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
90*4882a593Smuzhiyun #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
91*4882a593Smuzhiyun #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
92*4882a593Smuzhiyun #define MUSB_CSR0_H_STATUSPKT 0x0040
93*4882a593Smuzhiyun #define MUSB_CSR0_H_REQPKT 0x0020
94*4882a593Smuzhiyun #define MUSB_CSR0_H_ERROR 0x0010
95*4882a593Smuzhiyun #define MUSB_CSR0_H_SETUPPKT 0x0008
96*4882a593Smuzhiyun #define MUSB_CSR0_H_RXSTALL 0x0004
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
99*4882a593Smuzhiyun #define MUSB_CSR0_P_WZC_BITS \
100*4882a593Smuzhiyun (MUSB_CSR0_P_SENTSTALL)
101*4882a593Smuzhiyun #define MUSB_CSR0_H_WZC_BITS \
102*4882a593Smuzhiyun (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
103*4882a593Smuzhiyun | MUSB_CSR0_RXPKTRDY)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* TxType/RxType */
106*4882a593Smuzhiyun #define MUSB_TYPE_SPEED 0xc0
107*4882a593Smuzhiyun #define MUSB_TYPE_SPEED_SHIFT 6
108*4882a593Smuzhiyun #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
109*4882a593Smuzhiyun #define MUSB_TYPE_PROTO_SHIFT 4
110*4882a593Smuzhiyun #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* CONFIGDATA */
113*4882a593Smuzhiyun #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
114*4882a593Smuzhiyun #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
115*4882a593Smuzhiyun #define MUSB_CONFIGDATA_BIGENDIAN 0x20
116*4882a593Smuzhiyun #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
117*4882a593Smuzhiyun #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
118*4882a593Smuzhiyun #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
119*4882a593Smuzhiyun #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
120*4882a593Smuzhiyun #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* TXCSR in Peripheral and Host mode */
123*4882a593Smuzhiyun #define MUSB_TXCSR_AUTOSET 0x8000
124*4882a593Smuzhiyun #define MUSB_TXCSR_DMAENAB 0x1000
125*4882a593Smuzhiyun #define MUSB_TXCSR_FRCDATATOG 0x0800
126*4882a593Smuzhiyun #define MUSB_TXCSR_DMAMODE 0x0400
127*4882a593Smuzhiyun #define MUSB_TXCSR_CLRDATATOG 0x0040
128*4882a593Smuzhiyun #define MUSB_TXCSR_FLUSHFIFO 0x0008
129*4882a593Smuzhiyun #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
130*4882a593Smuzhiyun #define MUSB_TXCSR_TXPKTRDY 0x0001
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* TXCSR in Peripheral mode */
133*4882a593Smuzhiyun #define MUSB_TXCSR_P_ISO 0x4000
134*4882a593Smuzhiyun #define MUSB_TXCSR_P_INCOMPTX 0x0080
135*4882a593Smuzhiyun #define MUSB_TXCSR_P_SENTSTALL 0x0020
136*4882a593Smuzhiyun #define MUSB_TXCSR_P_SENDSTALL 0x0010
137*4882a593Smuzhiyun #define MUSB_TXCSR_P_UNDERRUN 0x0004
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* TXCSR in Host mode */
140*4882a593Smuzhiyun #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
141*4882a593Smuzhiyun #define MUSB_TXCSR_H_DATATOGGLE 0x0100
142*4882a593Smuzhiyun #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
143*4882a593Smuzhiyun #define MUSB_TXCSR_H_RXSTALL 0x0020
144*4882a593Smuzhiyun #define MUSB_TXCSR_H_ERROR 0x0004
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
147*4882a593Smuzhiyun #define MUSB_TXCSR_P_WZC_BITS \
148*4882a593Smuzhiyun (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
149*4882a593Smuzhiyun | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
150*4882a593Smuzhiyun #define MUSB_TXCSR_H_WZC_BITS \
151*4882a593Smuzhiyun (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
152*4882a593Smuzhiyun | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* RXCSR in Peripheral and Host mode */
155*4882a593Smuzhiyun #define MUSB_RXCSR_AUTOCLEAR 0x8000
156*4882a593Smuzhiyun #define MUSB_RXCSR_DMAENAB 0x2000
157*4882a593Smuzhiyun #define MUSB_RXCSR_DISNYET 0x1000
158*4882a593Smuzhiyun #define MUSB_RXCSR_PID_ERR 0x1000
159*4882a593Smuzhiyun #define MUSB_RXCSR_DMAMODE 0x0800
160*4882a593Smuzhiyun #define MUSB_RXCSR_INCOMPRX 0x0100
161*4882a593Smuzhiyun #define MUSB_RXCSR_CLRDATATOG 0x0080
162*4882a593Smuzhiyun #define MUSB_RXCSR_FLUSHFIFO 0x0010
163*4882a593Smuzhiyun #define MUSB_RXCSR_DATAERROR 0x0008
164*4882a593Smuzhiyun #define MUSB_RXCSR_FIFOFULL 0x0002
165*4882a593Smuzhiyun #define MUSB_RXCSR_RXPKTRDY 0x0001
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* RXCSR in Peripheral mode */
168*4882a593Smuzhiyun #define MUSB_RXCSR_P_ISO 0x4000
169*4882a593Smuzhiyun #define MUSB_RXCSR_P_SENTSTALL 0x0040
170*4882a593Smuzhiyun #define MUSB_RXCSR_P_SENDSTALL 0x0020
171*4882a593Smuzhiyun #define MUSB_RXCSR_P_OVERRUN 0x0004
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* RXCSR in Host mode */
174*4882a593Smuzhiyun #define MUSB_RXCSR_H_AUTOREQ 0x4000
175*4882a593Smuzhiyun #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
176*4882a593Smuzhiyun #define MUSB_RXCSR_H_DATATOGGLE 0x0200
177*4882a593Smuzhiyun #define MUSB_RXCSR_H_RXSTALL 0x0040
178*4882a593Smuzhiyun #define MUSB_RXCSR_H_REQPKT 0x0020
179*4882a593Smuzhiyun #define MUSB_RXCSR_H_ERROR 0x0004
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
182*4882a593Smuzhiyun #define MUSB_RXCSR_P_WZC_BITS \
183*4882a593Smuzhiyun (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
184*4882a593Smuzhiyun | MUSB_RXCSR_RXPKTRDY)
185*4882a593Smuzhiyun #define MUSB_RXCSR_H_WZC_BITS \
186*4882a593Smuzhiyun (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
187*4882a593Smuzhiyun | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* HUBADDR */
190*4882a593Smuzhiyun #define MUSB_HUBADDR_MULTI_TT 0x80
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* SUNXI has different reg addresses, but identical r/w functions */
194*4882a593Smuzhiyun #ifndef CONFIG_ARCH_SUNXI
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * Common USB registers
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define MUSB_FADDR 0x00 /* 8-bit */
201*4882a593Smuzhiyun #define MUSB_POWER 0x01 /* 8-bit */
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define MUSB_INTRTX 0x02 /* 16-bit */
204*4882a593Smuzhiyun #define MUSB_INTRRX 0x04
205*4882a593Smuzhiyun #define MUSB_INTRTXE 0x06
206*4882a593Smuzhiyun #define MUSB_INTRRXE 0x08
207*4882a593Smuzhiyun #define MUSB_INTRUSB 0x0A /* 8 bit */
208*4882a593Smuzhiyun #define MUSB_INTRUSBE 0x0B /* 8 bit */
209*4882a593Smuzhiyun #define MUSB_FRAME 0x0C
210*4882a593Smuzhiyun #define MUSB_INDEX 0x0E /* 8 bit */
211*4882a593Smuzhiyun #define MUSB_TESTMODE 0x0F /* 8 bit */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Get offset for a given FIFO from musb->mregs */
214*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_TUSB6010) || \
215*4882a593Smuzhiyun defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
216*4882a593Smuzhiyun #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
217*4882a593Smuzhiyun #else
218*4882a593Smuzhiyun #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun * Additional Control Registers
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define MUSB_DEVCTL 0x60 /* 8 bit */
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* These are always controlled through the INDEX register */
228*4882a593Smuzhiyun #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
229*4882a593Smuzhiyun #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
230*4882a593Smuzhiyun #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
231*4882a593Smuzhiyun #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
234*4882a593Smuzhiyun #define MUSB_HWVERS 0x6C /* 8 bit */
235*4882a593Smuzhiyun #define MUSB_ULPI_BUSCONTROL 0x70 /* 8 bit */
236*4882a593Smuzhiyun #define MUSB_ULPI_INT_MASK 0x72 /* 8 bit */
237*4882a593Smuzhiyun #define MUSB_ULPI_INT_SRC 0x73 /* 8 bit */
238*4882a593Smuzhiyun #define MUSB_ULPI_REG_DATA 0x74 /* 8 bit */
239*4882a593Smuzhiyun #define MUSB_ULPI_REG_ADDR 0x75 /* 8 bit */
240*4882a593Smuzhiyun #define MUSB_ULPI_REG_CONTROL 0x76 /* 8 bit */
241*4882a593Smuzhiyun #define MUSB_ULPI_RAW_DATA 0x77 /* 8 bit */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define MUSB_EPINFO 0x78 /* 8 bit */
244*4882a593Smuzhiyun #define MUSB_RAMINFO 0x79 /* 8 bit */
245*4882a593Smuzhiyun #define MUSB_LINKINFO 0x7a /* 8 bit */
246*4882a593Smuzhiyun #define MUSB_VPLEN 0x7b /* 8 bit */
247*4882a593Smuzhiyun #define MUSB_HS_EOF1 0x7c /* 8 bit */
248*4882a593Smuzhiyun #define MUSB_FS_EOF1 0x7d /* 8 bit */
249*4882a593Smuzhiyun #define MUSB_LS_EOF1 0x7e /* 8 bit */
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Offsets to endpoint registers */
252*4882a593Smuzhiyun #define MUSB_TXMAXP 0x00
253*4882a593Smuzhiyun #define MUSB_TXCSR 0x02
254*4882a593Smuzhiyun #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
255*4882a593Smuzhiyun #define MUSB_RXMAXP 0x04
256*4882a593Smuzhiyun #define MUSB_RXCSR 0x06
257*4882a593Smuzhiyun #define MUSB_RXCOUNT 0x08
258*4882a593Smuzhiyun #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
259*4882a593Smuzhiyun #define MUSB_TXTYPE 0x0A
260*4882a593Smuzhiyun #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
261*4882a593Smuzhiyun #define MUSB_TXINTERVAL 0x0B
262*4882a593Smuzhiyun #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
263*4882a593Smuzhiyun #define MUSB_RXTYPE 0x0C
264*4882a593Smuzhiyun #define MUSB_RXINTERVAL 0x0D
265*4882a593Smuzhiyun #define MUSB_FIFOSIZE 0x0F
266*4882a593Smuzhiyun #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* Offsets to endpoint registers in indexed model (using INDEX register) */
269*4882a593Smuzhiyun #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
270*4882a593Smuzhiyun (0x10 + (_offset))
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Offsets to endpoint registers in flat models */
273*4882a593Smuzhiyun #define MUSB_FLAT_OFFSET(_epnum, _offset) \
274*4882a593Smuzhiyun (0x100 + (0x10*(_epnum)) + (_offset))
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_TUSB6010) || \
277*4882a593Smuzhiyun defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
278*4882a593Smuzhiyun /* TUSB6010 EP0 configuration register is special */
279*4882a593Smuzhiyun #define MUSB_TUSB_OFFSET(_epnum, _offset) \
280*4882a593Smuzhiyun (0x10 + _offset)
281*4882a593Smuzhiyun #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define MUSB_TXCSR_MODE 0x2000
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* "bus control"/target registers, for host side multipoint (external hubs) */
287*4882a593Smuzhiyun #define MUSB_TXFUNCADDR 0x00
288*4882a593Smuzhiyun #define MUSB_TXHUBADDR 0x02
289*4882a593Smuzhiyun #define MUSB_TXHUBPORT 0x03
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define MUSB_RXFUNCADDR 0x04
292*4882a593Smuzhiyun #define MUSB_RXHUBADDR 0x06
293*4882a593Smuzhiyun #define MUSB_RXHUBPORT 0x07
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
296*4882a593Smuzhiyun (0x80 + (8*(_epnum)) + (_offset))
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #else /* CONFIG_ARCH_SUNXI */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Common USB registers
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define MUSB_FADDR 0x0098
305*4882a593Smuzhiyun #define MUSB_POWER 0x0040
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define MUSB_INTRTX 0x0044
308*4882a593Smuzhiyun #define MUSB_INTRRX 0x0046
309*4882a593Smuzhiyun #define MUSB_INTRTXE 0x0048
310*4882a593Smuzhiyun #define MUSB_INTRRXE 0x004A
311*4882a593Smuzhiyun #define MUSB_INTRUSB 0x004C
312*4882a593Smuzhiyun #define MUSB_INTRUSBE 0x0050
313*4882a593Smuzhiyun #define MUSB_FRAME 0x0054
314*4882a593Smuzhiyun #define MUSB_INDEX 0x0042
315*4882a593Smuzhiyun #define MUSB_TESTMODE 0x007C
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Get offset for a given FIFO from musb->mregs */
318*4882a593Smuzhiyun #define MUSB_FIFO_OFFSET(epnum) (0x00 + ((epnum) * 4))
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * Additional Control Registers
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define MUSB_DEVCTL 0x0041
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* These are always controlled through the INDEX register */
327*4882a593Smuzhiyun #define MUSB_TXFIFOSZ 0x0090
328*4882a593Smuzhiyun #define MUSB_RXFIFOSZ 0x0094
329*4882a593Smuzhiyun #define MUSB_TXFIFOADD 0x0092
330*4882a593Smuzhiyun #define MUSB_RXFIFOADD 0x0096
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define MUSB_EPINFO 0x0078
333*4882a593Smuzhiyun #define MUSB_RAMINFO 0x0079
334*4882a593Smuzhiyun #define MUSB_LINKINFO 0x007A
335*4882a593Smuzhiyun #define MUSB_VPLEN 0x007B
336*4882a593Smuzhiyun #define MUSB_HS_EOF1 0x007C
337*4882a593Smuzhiyun #define MUSB_FS_EOF1 0x007D
338*4882a593Smuzhiyun #define MUSB_LS_EOF1 0x007E
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Offsets to endpoint registers */
341*4882a593Smuzhiyun #define MUSB_TXMAXP 0x0080
342*4882a593Smuzhiyun #define MUSB_TXCSR 0x0082
343*4882a593Smuzhiyun #define MUSB_CSR0 0x0082
344*4882a593Smuzhiyun #define MUSB_RXMAXP 0x0084
345*4882a593Smuzhiyun #define MUSB_RXCSR 0x0086
346*4882a593Smuzhiyun #define MUSB_RXCOUNT 0x0088
347*4882a593Smuzhiyun #define MUSB_COUNT0 0x0088
348*4882a593Smuzhiyun #define MUSB_TXTYPE 0x008C
349*4882a593Smuzhiyun #define MUSB_TYPE0 0x008C
350*4882a593Smuzhiyun #define MUSB_TXINTERVAL 0x008D
351*4882a593Smuzhiyun #define MUSB_NAKLIMIT0 0x008D
352*4882a593Smuzhiyun #define MUSB_RXTYPE 0x008E
353*4882a593Smuzhiyun #define MUSB_RXINTERVAL 0x008F
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #define MUSB_CONFIGDATA 0x00b0 /* musb_read_configdata adds 0x10 ! */
356*4882a593Smuzhiyun #define MUSB_FIFOSIZE 0x0090
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Offsets to endpoint registers in indexed model (using INDEX register) */
359*4882a593Smuzhiyun #define MUSB_INDEXED_OFFSET(_epnum, _offset) (_offset)
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define MUSB_TXCSR_MODE 0x2000
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* "bus control"/target registers, for host side multipoint (external hubs) */
364*4882a593Smuzhiyun #define MUSB_TXFUNCADDR 0x0098
365*4882a593Smuzhiyun #define MUSB_TXHUBADDR 0x009A
366*4882a593Smuzhiyun #define MUSB_TXHUBPORT 0x009B
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun #define MUSB_RXFUNCADDR 0x009C
369*4882a593Smuzhiyun #define MUSB_RXHUBADDR 0x009E
370*4882a593Smuzhiyun #define MUSB_RXHUBPORT 0x009F
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Endpoint is selected with MUSB_INDEX. */
373*4882a593Smuzhiyun #define MUSB_BUSCTL_OFFSET(_epnum, _offset) (_offset)
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #endif /* CONFIG_ARCH_SUNXI */
376*4882a593Smuzhiyun
musb_write_txfifosz(void __iomem * mbase,u8 c_size)377*4882a593Smuzhiyun static inline void musb_write_txfifosz(void __iomem *mbase, u8 c_size)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
musb_write_txfifoadd(void __iomem * mbase,u16 c_off)382*4882a593Smuzhiyun static inline void musb_write_txfifoadd(void __iomem *mbase, u16 c_off)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun musb_writew(mbase, MUSB_TXFIFOADD, c_off);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
musb_write_rxfifosz(void __iomem * mbase,u8 c_size)387*4882a593Smuzhiyun static inline void musb_write_rxfifosz(void __iomem *mbase, u8 c_size)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
musb_write_rxfifoadd(void __iomem * mbase,u16 c_off)392*4882a593Smuzhiyun static inline void musb_write_rxfifoadd(void __iomem *mbase, u16 c_off)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun musb_writew(mbase, MUSB_RXFIFOADD, c_off);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
musb_write_ulpi_buscontrol(void __iomem * mbase,u8 val)397*4882a593Smuzhiyun static inline void musb_write_ulpi_buscontrol(void __iomem *mbase, u8 val)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun #ifndef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
400*4882a593Smuzhiyun musb_writeb(mbase, MUSB_ULPI_BUSCONTROL, val);
401*4882a593Smuzhiyun #endif
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
musb_read_txfifosz(void __iomem * mbase)404*4882a593Smuzhiyun static inline u8 musb_read_txfifosz(void __iomem *mbase)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun return musb_readb(mbase, MUSB_TXFIFOSZ);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
musb_read_txfifoadd(void __iomem * mbase)409*4882a593Smuzhiyun static inline u16 musb_read_txfifoadd(void __iomem *mbase)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return musb_readw(mbase, MUSB_TXFIFOADD);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
musb_read_rxfifosz(void __iomem * mbase)414*4882a593Smuzhiyun static inline u8 musb_read_rxfifosz(void __iomem *mbase)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun return musb_readb(mbase, MUSB_RXFIFOSZ);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
musb_read_rxfifoadd(void __iomem * mbase)419*4882a593Smuzhiyun static inline u16 musb_read_rxfifoadd(void __iomem *mbase)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun return musb_readw(mbase, MUSB_RXFIFOADD);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
musb_read_ulpi_buscontrol(void __iomem * mbase)424*4882a593Smuzhiyun static inline u8 musb_read_ulpi_buscontrol(void __iomem *mbase)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun #ifdef CONFIG_ARCH_SUNXI /* No ulpi on sunxi */
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun #else
429*4882a593Smuzhiyun return musb_readb(mbase, MUSB_ULPI_BUSCONTROL);
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
musb_read_configdata(void __iomem * mbase)433*4882a593Smuzhiyun static inline u8 musb_read_configdata(void __iomem *mbase)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN8I_A33 || defined CONFIG_MACH_SUN8I_A83T
436*4882a593Smuzhiyun /* <Sigh> allwinner saves a reg, and we need to hardcode this */
437*4882a593Smuzhiyun return 0xde;
438*4882a593Smuzhiyun #else
439*4882a593Smuzhiyun musb_writeb(mbase, MUSB_INDEX, 0);
440*4882a593Smuzhiyun return musb_readb(mbase, 0x10 + MUSB_CONFIGDATA);
441*4882a593Smuzhiyun #endif
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
musb_read_hwvers(void __iomem * mbase)444*4882a593Smuzhiyun static inline u16 musb_read_hwvers(void __iomem *mbase)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun #ifdef CONFIG_ARCH_SUNXI
447*4882a593Smuzhiyun return 0; /* Unknown version */
448*4882a593Smuzhiyun #else
449*4882a593Smuzhiyun return musb_readw(mbase, MUSB_HWVERS);
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
musb_read_target_reg_base(u8 i,void __iomem * mbase)453*4882a593Smuzhiyun static inline void __iomem *musb_read_target_reg_base(u8 i, void __iomem *mbase)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun return (MUSB_BUSCTL_OFFSET(i, 0) + mbase);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
musb_write_rxfunaddr(void __iomem * ep_target_regs,u8 qh_addr_reg)458*4882a593Smuzhiyun static inline void musb_write_rxfunaddr(void __iomem *ep_target_regs,
459*4882a593Smuzhiyun u8 qh_addr_reg)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun musb_writeb(ep_target_regs, MUSB_RXFUNCADDR, qh_addr_reg);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
musb_write_rxhubaddr(void __iomem * ep_target_regs,u8 qh_h_addr_reg)464*4882a593Smuzhiyun static inline void musb_write_rxhubaddr(void __iomem *ep_target_regs,
465*4882a593Smuzhiyun u8 qh_h_addr_reg)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun musb_writeb(ep_target_regs, MUSB_RXHUBADDR, qh_h_addr_reg);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
musb_write_rxhubport(void __iomem * ep_target_regs,u8 qh_h_port_reg)470*4882a593Smuzhiyun static inline void musb_write_rxhubport(void __iomem *ep_target_regs,
471*4882a593Smuzhiyun u8 qh_h_port_reg)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun musb_writeb(ep_target_regs, MUSB_RXHUBPORT, qh_h_port_reg);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
musb_write_txfunaddr(void __iomem * mbase,u8 epnum,u8 qh_addr_reg)476*4882a593Smuzhiyun static inline void musb_write_txfunaddr(void __iomem *mbase, u8 epnum,
477*4882a593Smuzhiyun u8 qh_addr_reg)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR),
480*4882a593Smuzhiyun qh_addr_reg);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
musb_write_txhubaddr(void __iomem * mbase,u8 epnum,u8 qh_addr_reg)483*4882a593Smuzhiyun static inline void musb_write_txhubaddr(void __iomem *mbase, u8 epnum,
484*4882a593Smuzhiyun u8 qh_addr_reg)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR),
487*4882a593Smuzhiyun qh_addr_reg);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
musb_write_txhubport(void __iomem * mbase,u8 epnum,u8 qh_h_port_reg)490*4882a593Smuzhiyun static inline void musb_write_txhubport(void __iomem *mbase, u8 epnum,
491*4882a593Smuzhiyun u8 qh_h_port_reg)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun musb_writeb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT),
494*4882a593Smuzhiyun qh_h_port_reg);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
musb_read_rxfunaddr(void __iomem * mbase,u8 epnum)497*4882a593Smuzhiyun static inline u8 musb_read_rxfunaddr(void __iomem *mbase, u8 epnum)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXFUNCADDR));
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
musb_read_rxhubaddr(void __iomem * mbase,u8 epnum)502*4882a593Smuzhiyun static inline u8 musb_read_rxhubaddr(void __iomem *mbase, u8 epnum)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBADDR));
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
musb_read_rxhubport(void __iomem * mbase,u8 epnum)507*4882a593Smuzhiyun static inline u8 musb_read_rxhubport(void __iomem *mbase, u8 epnum)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_RXHUBPORT));
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
musb_read_txfunaddr(void __iomem * mbase,u8 epnum)512*4882a593Smuzhiyun static inline u8 musb_read_txfunaddr(void __iomem *mbase, u8 epnum)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXFUNCADDR));
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
musb_read_txhubaddr(void __iomem * mbase,u8 epnum)517*4882a593Smuzhiyun static inline u8 musb_read_txhubaddr(void __iomem *mbase, u8 epnum)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBADDR));
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
musb_read_txhubport(void __iomem * mbase,u8 epnum)522*4882a593Smuzhiyun static inline u8 musb_read_txhubport(void __iomem *mbase, u8 epnum)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun return musb_readb(mbase, MUSB_BUSCTL_OFFSET(epnum, MUSB_TXHUBPORT));
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun #endif /* __MUSB_REGS_H__ */
528