xref: /OK3568_Linux_fs/u-boot/drivers/usb/gadget/dwc2_udc_otg_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* linux/arch/arm/plat-s3c/include/plat/regs-otg.h
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (C) 2004 Herbert Poetzl <herbert@13thfloor.at>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Registers remapping:
6*4882a593Smuzhiyun  * Lukasz Majewski <l.majewski@samsumg.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef __ASM_ARCH_REGS_USB_OTG_HS_H
12*4882a593Smuzhiyun #define __ASM_ARCH_REGS_USB_OTG_HS_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /* USB2.0 OTG Controller register */
15*4882a593Smuzhiyun struct dwc2_usbotg_phy {
16*4882a593Smuzhiyun 	u32 phypwr;
17*4882a593Smuzhiyun 	u32 phyclk;
18*4882a593Smuzhiyun 	u32 rstcon;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Device Logical IN Endpoint-Specific Registers */
22*4882a593Smuzhiyun struct dwc2_dev_in_endp {
23*4882a593Smuzhiyun 	u32 diepctl;
24*4882a593Smuzhiyun 	u8  res1[4];
25*4882a593Smuzhiyun 	u32 diepint;
26*4882a593Smuzhiyun 	u8  res2[4];
27*4882a593Smuzhiyun 	u32 dieptsiz;
28*4882a593Smuzhiyun 	u32 diepdma;
29*4882a593Smuzhiyun 	u8  res3[4];
30*4882a593Smuzhiyun 	u32 diepdmab;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Device Logical OUT Endpoint-Specific Registers */
34*4882a593Smuzhiyun struct dwc2_dev_out_endp {
35*4882a593Smuzhiyun 	u32 doepctl;
36*4882a593Smuzhiyun 	u8  res1[4];
37*4882a593Smuzhiyun 	u32 doepint;
38*4882a593Smuzhiyun 	u8  res2[4];
39*4882a593Smuzhiyun 	u32 doeptsiz;
40*4882a593Smuzhiyun 	u32 doepdma;
41*4882a593Smuzhiyun 	u8  res3[4];
42*4882a593Smuzhiyun 	u32 doepdmab;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun struct ep_fifo {
46*4882a593Smuzhiyun 	u32 fifo;
47*4882a593Smuzhiyun 	u8  res[4092];
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* USB2.0 OTG Controller register */
51*4882a593Smuzhiyun struct dwc2_usbotg_reg {
52*4882a593Smuzhiyun 	/* Core Global Registers */
53*4882a593Smuzhiyun 	u32 gotgctl; /* OTG Control & Status */
54*4882a593Smuzhiyun 	u32 gotgint; /* OTG Interrupt */
55*4882a593Smuzhiyun 	u32 gahbcfg; /* Core AHB Configuration */
56*4882a593Smuzhiyun 	u32 gusbcfg; /* Core USB Configuration */
57*4882a593Smuzhiyun 	u32 grstctl; /* Core Reset */
58*4882a593Smuzhiyun 	u32 gintsts; /* Core Interrupt */
59*4882a593Smuzhiyun 	u32 gintmsk; /* Core Interrupt Mask */
60*4882a593Smuzhiyun 	u32 grxstsr; /* Receive Status Debug Read/Status Read */
61*4882a593Smuzhiyun 	u32 grxstsp; /* Receive Status Debug Pop/Status Pop */
62*4882a593Smuzhiyun 	u32 grxfsiz; /* Receive FIFO Size */
63*4882a593Smuzhiyun 	u32 gnptxfsiz; /* Non-Periodic Transmit FIFO Size */
64*4882a593Smuzhiyun 	u8  res0[12];
65*4882a593Smuzhiyun 	u32 ggpio;     /* 0x038 */
66*4882a593Smuzhiyun 	u8  res1[20];
67*4882a593Smuzhiyun 	u32 ghwcfg4; /* User HW Config4 */
68*4882a593Smuzhiyun 	u8  res2[176];
69*4882a593Smuzhiyun 	u32 dieptxf[15]; /* Device Periodic Transmit FIFO size register */
70*4882a593Smuzhiyun 	u8  res3[1728];
71*4882a593Smuzhiyun 	/* Device Configuration */
72*4882a593Smuzhiyun 	u32 dcfg; /* Device Configuration Register */
73*4882a593Smuzhiyun 	u32 dctl; /* Device Control */
74*4882a593Smuzhiyun 	u32 dsts; /* Device Status */
75*4882a593Smuzhiyun 	u8  res4[4];
76*4882a593Smuzhiyun 	u32 diepmsk; /* Device IN Endpoint Common Interrupt Mask */
77*4882a593Smuzhiyun 	u32 doepmsk; /* Device OUT Endpoint Common Interrupt Mask */
78*4882a593Smuzhiyun 	u32 daint; /* Device All Endpoints Interrupt */
79*4882a593Smuzhiyun 	u32 daintmsk; /* Device All Endpoints Interrupt Mask */
80*4882a593Smuzhiyun 	u8  res5[224];
81*4882a593Smuzhiyun 	struct dwc2_dev_in_endp in_endp[16];
82*4882a593Smuzhiyun 	struct dwc2_dev_out_endp out_endp[16];
83*4882a593Smuzhiyun 	u8  res6[768];
84*4882a593Smuzhiyun 	struct ep_fifo ep[16];
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*===================================================================== */
88*4882a593Smuzhiyun /*definitions related to CSR setting */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* DWC2_UDC_OTG_GOTGCTL */
91*4882a593Smuzhiyun #define B_SESSION_VALID			BIT(19)
92*4882a593Smuzhiyun #define A_SESSION_VALID			BIT(18)
93*4882a593Smuzhiyun #define B_VALOVAL			BIT(7)
94*4882a593Smuzhiyun #define B_VALOEN			BIT(6)
95*4882a593Smuzhiyun #define A_VALOVAL			BIT(5)
96*4882a593Smuzhiyun #define A_VALOEN			BIT(4)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* DWC2_UDC_OTG_GOTINT */
99*4882a593Smuzhiyun #define GOTGINT_SES_END_DET		(1<<2)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* DWC2_UDC_OTG_GAHBCFG */
102*4882a593Smuzhiyun #define PTXFE_HALF			(0<<8)
103*4882a593Smuzhiyun #define PTXFE_ZERO			(1<<8)
104*4882a593Smuzhiyun #define NPTXFE_HALF			(0<<7)
105*4882a593Smuzhiyun #define NPTXFE_ZERO			(1<<7)
106*4882a593Smuzhiyun #define MODE_SLAVE			(0<<5)
107*4882a593Smuzhiyun #define MODE_DMA			(1<<5)
108*4882a593Smuzhiyun #define BURST_SINGLE			(0<<1)
109*4882a593Smuzhiyun #define BURST_INCR			(1<<1)
110*4882a593Smuzhiyun #define BURST_INCR4			(3<<1)
111*4882a593Smuzhiyun #define BURST_INCR8			(5<<1)
112*4882a593Smuzhiyun #define BURST_INCR16			(7<<1)
113*4882a593Smuzhiyun #define GBL_INT_UNMASK			(1<<0)
114*4882a593Smuzhiyun #define GBL_INT_MASK			(0<<0)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* DWC2_UDC_OTG_GRSTCTL */
117*4882a593Smuzhiyun #define AHB_MASTER_IDLE		(1u<<31)
118*4882a593Smuzhiyun #define CORE_SOFT_RESET		(0x1<<0)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* DWC2_UDC_OTG_GINTSTS/DWC2_UDC_OTG_GINTMSK core interrupt register */
121*4882a593Smuzhiyun #define INT_RESUME			(1u<<31)
122*4882a593Smuzhiyun #define INT_DISCONN			(0x1<<29)
123*4882a593Smuzhiyun #define INT_CONN_ID_STS_CNG		(0x1<<28)
124*4882a593Smuzhiyun #define INT_OUT_EP			(0x1<<19)
125*4882a593Smuzhiyun #define INT_IN_EP			(0x1<<18)
126*4882a593Smuzhiyun #define INT_ENUMDONE			(0x1<<13)
127*4882a593Smuzhiyun #define INT_RESET			(0x1<<12)
128*4882a593Smuzhiyun #define INT_SUSPEND			(0x1<<11)
129*4882a593Smuzhiyun #define INT_EARLY_SUSPEND		(0x1<<10)
130*4882a593Smuzhiyun #define INT_NP_TX_FIFO_EMPTY		(0x1<<5)
131*4882a593Smuzhiyun #define INT_RX_FIFO_NOT_EMPTY		(0x1<<4)
132*4882a593Smuzhiyun #define INT_SOF			(0x1<<3)
133*4882a593Smuzhiyun #define INT_OTG			(0x1<<2)
134*4882a593Smuzhiyun #define INT_DEV_MODE			(0x0<<0)
135*4882a593Smuzhiyun #define INT_HOST_MODE			(0x1<<1)
136*4882a593Smuzhiyun #define INT_GOUTNakEff			(0x01<<7)
137*4882a593Smuzhiyun #define INT_GINNakEff			(0x01<<6)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define FULL_SPEED_CONTROL_PKT_SIZE	8
140*4882a593Smuzhiyun #define FULL_SPEED_BULK_PKT_SIZE	64
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define HIGH_SPEED_CONTROL_PKT_SIZE	64
143*4882a593Smuzhiyun #define HIGH_SPEED_BULK_PKT_SIZE	512
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define RX_FIFO_SIZE			(1024)
146*4882a593Smuzhiyun #define NPTX_FIFO_SIZE			(1024)
147*4882a593Smuzhiyun #define PTX_FIFO_SIZE			(384)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define DEPCTL_TXFNUM_0		(0x0<<22)
150*4882a593Smuzhiyun #define DEPCTL_TXFNUM_1		(0x1<<22)
151*4882a593Smuzhiyun #define DEPCTL_TXFNUM_2		(0x2<<22)
152*4882a593Smuzhiyun #define DEPCTL_TXFNUM_3		(0x3<<22)
153*4882a593Smuzhiyun #define DEPCTL_TXFNUM_4		(0x4<<22)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Enumeration speed */
156*4882a593Smuzhiyun #define USB_HIGH_30_60MHZ		(0x0<<1)
157*4882a593Smuzhiyun #define USB_FULL_30_60MHZ		(0x1<<1)
158*4882a593Smuzhiyun #define USB_LOW_6MHZ			(0x2<<1)
159*4882a593Smuzhiyun #define USB_FULL_48MHZ			(0x3<<1)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* DWC2_UDC_OTG_GRXSTSP STATUS */
162*4882a593Smuzhiyun #define OUT_PKT_RECEIVED		(0x2<<17)
163*4882a593Smuzhiyun #define OUT_TRANSFER_COMPLELTED	(0x3<<17)
164*4882a593Smuzhiyun #define SETUP_TRANSACTION_COMPLETED	(0x4<<17)
165*4882a593Smuzhiyun #define SETUP_PKT_RECEIVED		(0x6<<17)
166*4882a593Smuzhiyun #define GLOBAL_OUT_NAK			(0x1<<17)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* DWC2_UDC_OTG_DCTL device control register */
169*4882a593Smuzhiyun #define NORMAL_OPERATION		(0x1<<0)
170*4882a593Smuzhiyun #define SOFT_DISCONNECT		(0x1<<1)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* DWC2_UDC_OTG_DAINT device all endpoint interrupt register */
173*4882a593Smuzhiyun #define DAINT_OUT_BIT			(16)
174*4882a593Smuzhiyun #define DAINT_MASK			(0xFFFF)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* DWC2_UDC_OTG_DIEPCTL0/DOEPCTL0 device
177*4882a593Smuzhiyun    control IN/OUT endpoint 0 control register */
178*4882a593Smuzhiyun #define DEPCTL_EPENA			(0x1<<31)
179*4882a593Smuzhiyun #define DEPCTL_EPDIS			(0x1<<30)
180*4882a593Smuzhiyun #define DEPCTL_SETD1PID		(0x1<<29)
181*4882a593Smuzhiyun #define DEPCTL_SETD0PID		(0x1<<28)
182*4882a593Smuzhiyun #define DEPCTL_SNAK			(0x1<<27)
183*4882a593Smuzhiyun #define DEPCTL_CNAK			(0x1<<26)
184*4882a593Smuzhiyun #define DEPCTL_STALL			(0x1<<21)
185*4882a593Smuzhiyun #define DEPCTL_TYPE_BIT		(18)
186*4882a593Smuzhiyun #define DEPCTL_TYPE_MASK		(0x3<<18)
187*4882a593Smuzhiyun #define DEPCTL_CTRL_TYPE		(0x0<<18)
188*4882a593Smuzhiyun #define DEPCTL_ISO_TYPE		(0x1<<18)
189*4882a593Smuzhiyun #define DEPCTL_BULK_TYPE		(0x2<<18)
190*4882a593Smuzhiyun #define DEPCTL_INTR_TYPE		(0x3<<18)
191*4882a593Smuzhiyun #define DEPCTL_USBACTEP		(0x1<<15)
192*4882a593Smuzhiyun #define DEPCTL_NEXT_EP_BIT		(11)
193*4882a593Smuzhiyun #define DEPCTL_MPS_BIT			(0)
194*4882a593Smuzhiyun #define DEPCTL_MPS_MASK		(0x7FF)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define DEPCTL0_MPS_64			(0x0<<0)
197*4882a593Smuzhiyun #define DEPCTL0_MPS_32			(0x1<<0)
198*4882a593Smuzhiyun #define DEPCTL0_MPS_16			(0x2<<0)
199*4882a593Smuzhiyun #define DEPCTL0_MPS_8			(0x3<<0)
200*4882a593Smuzhiyun #define DEPCTL_MPS_BULK_512		(512<<0)
201*4882a593Smuzhiyun #define DEPCTL_MPS_INT_MPS_16		(16<<0)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define DIEPCTL0_NEXT_EP_BIT		(11)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* DWC2_UDC_OTG_DIEPMSK/DOEPMSK device IN/OUT endpoint
207*4882a593Smuzhiyun    common interrupt mask register */
208*4882a593Smuzhiyun /* DWC2_UDC_OTG_DIEPINTn/DOEPINTn device IN/OUT endpoint interrupt register */
209*4882a593Smuzhiyun #define BACK2BACK_SETUP_RECEIVED	(0x1<<6)
210*4882a593Smuzhiyun #define INTKNEPMIS			(0x1<<5)
211*4882a593Smuzhiyun #define INTKN_TXFEMP			(0x1<<4)
212*4882a593Smuzhiyun #define NON_ISO_IN_EP_TIMEOUT		(0x1<<3)
213*4882a593Smuzhiyun #define CTRL_OUT_EP_SETUP_PHASE_DONE	(0x1<<3)
214*4882a593Smuzhiyun #define AHB_ERROR			(0x1<<2)
215*4882a593Smuzhiyun #define EPDISBLD			(0x1<<1)
216*4882a593Smuzhiyun #define TRANSFER_DONE			(0x1<<0)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define USB_PHY_CTRL_EN0                (0x1 << 0)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* OPHYPWR */
221*4882a593Smuzhiyun #define PHY_0_SLEEP                     (0x1 << 5)
222*4882a593Smuzhiyun #define OTG_DISABLE_0                   (0x1 << 4)
223*4882a593Smuzhiyun #define ANALOG_PWRDOWN                  (0x1 << 3)
224*4882a593Smuzhiyun #define FORCE_SUSPEND_0                 (0x1 << 0)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* URSTCON */
227*4882a593Smuzhiyun #define HOST_SW_RST                     (0x1 << 4)
228*4882a593Smuzhiyun #define PHY_SW_RST1                     (0x1 << 3)
229*4882a593Smuzhiyun #define PHYLNK_SW_RST                   (0x1 << 2)
230*4882a593Smuzhiyun #define LINK_SW_RST                     (0x1 << 1)
231*4882a593Smuzhiyun #define PHY_SW_RST0                     (0x1 << 0)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* OPHYCLK */
234*4882a593Smuzhiyun #define COMMON_ON_N1                    (0x1 << 7)
235*4882a593Smuzhiyun #define COMMON_ON_N0                    (0x1 << 4)
236*4882a593Smuzhiyun #define ID_PULLUP0                      (0x1 << 2)
237*4882a593Smuzhiyun #define CLK_SEL_24MHZ                   (0x3 << 0)
238*4882a593Smuzhiyun #define CLK_SEL_12MHZ                   (0x2 << 0)
239*4882a593Smuzhiyun #define CLK_SEL_48MHZ                   (0x0 << 0)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define EXYNOS4X12_ID_PULLUP0		(0x01 << 3)
242*4882a593Smuzhiyun #define EXYNOS4X12_COMMON_ON_N0	(0x01 << 4)
243*4882a593Smuzhiyun #define EXYNOS4X12_CLK_SEL_12MHZ	(0x02 << 0)
244*4882a593Smuzhiyun #define EXYNOS4X12_CLK_SEL_24MHZ	(0x05 << 0)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Device Configuration Register DCFG */
247*4882a593Smuzhiyun #define DEV_SPEED_HIGH_SPEED_20         (0x0 << 0)
248*4882a593Smuzhiyun #define DEV_SPEED_FULL_SPEED_20         (0x1 << 0)
249*4882a593Smuzhiyun #define DEV_SPEED_LOW_SPEED_11          (0x2 << 0)
250*4882a593Smuzhiyun #define DEV_SPEED_FULL_SPEED_11         (0x3 << 0)
251*4882a593Smuzhiyun #define EP_MISS_CNT(x)                  (x << 18)
252*4882a593Smuzhiyun #define DEVICE_ADDRESS(x)               (x << 4)
253*4882a593Smuzhiyun #define DCFG_DEVADDR_MASK		(0x7f << 4)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* Core Reset Register (GRSTCTL) */
256*4882a593Smuzhiyun #define TX_FIFO_FLUSH                   (0x1 << 5)
257*4882a593Smuzhiyun #define RX_FIFO_FLUSH                   (0x1 << 4)
258*4882a593Smuzhiyun #define TX_FIFO_NUMBER(x)               (x << 6)
259*4882a593Smuzhiyun #define TX_FIFO_FLUSH_ALL               TX_FIFO_NUMBER(0x10)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /* Masks definitions */
262*4882a593Smuzhiyun #define GINTMSK_INIT	(INT_OUT_EP | INT_IN_EP | INT_RESUME | INT_ENUMDONE\
263*4882a593Smuzhiyun 			| INT_RESET | INT_SUSPEND | INT_OTG)
264*4882a593Smuzhiyun #define DOEPMSK_INIT	(CTRL_OUT_EP_SETUP_PHASE_DONE | AHB_ERROR|TRANSFER_DONE)
265*4882a593Smuzhiyun #define DIEPMSK_INIT	(NON_ISO_IN_EP_TIMEOUT|AHB_ERROR|TRANSFER_DONE)
266*4882a593Smuzhiyun #define GAHBCFG_INIT	(PTXFE_HALF | NPTXFE_HALF | MODE_DMA | BURST_INCR4\
267*4882a593Smuzhiyun 			| GBL_INT_UNMASK)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* Device Endpoint X Transfer Size Register (DIEPTSIZX) */
270*4882a593Smuzhiyun #define DIEPT_SIZ_PKT_CNT(x)                      (x << 19)
271*4882a593Smuzhiyun #define DIEPT_SIZ_XFER_SIZE(x)                    (x << 0)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* Device OUT Endpoint X Transfer Size Register (DOEPTSIZX) */
274*4882a593Smuzhiyun #define DOEPT_SIZ_PKT_CNT(x)                      (x << 19)
275*4882a593Smuzhiyun #define DOEPT_SIZ_XFER_SIZE(x)                    (x << 0)
276*4882a593Smuzhiyun #define DOEPT_SIZ_XFER_SIZE_MAX_EP0               (0x7F << 0)
277*4882a593Smuzhiyun #define DOEPT_SIZ_XFER_SIZE_MAX_EP                (0x7FFFF << 0)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* Device Endpoint-N Control Register (DIEPCTLn/DOEPCTLn) */
280*4882a593Smuzhiyun #define DIEPCTL_TX_FIFO_NUM(x)                    (x << 22)
281*4882a593Smuzhiyun #define DIEPCTL_TX_FIFO_NUM_MASK                  (~DIEPCTL_TX_FIFO_NUM(0xF))
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Device ALL Endpoints Interrupt Register (DAINT) */
284*4882a593Smuzhiyun #define DAINT_IN_EP_INT(x)                        (x << 0)
285*4882a593Smuzhiyun #define DAINT_OUT_EP_INT(x)                       (x << 16)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* User HW Config4 */
288*4882a593Smuzhiyun #define GHWCFG4_NUM_IN_EPS_MASK		(0xf << 26)
289*4882a593Smuzhiyun #define GHWCFG4_NUM_IN_EPS_SHIFT	26
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* OTG general core configuration register (OTG_GCCFG:0x38) for STM32MP1 */
292*4882a593Smuzhiyun #define GGPIO_STM32_OTG_GCCFG_VBDEN               BIT(21)
293*4882a593Smuzhiyun #define GGPIO_STM32_OTG_GCCFG_IDEN                BIT(22)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #endif
296