1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/compat.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/string.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "rkflash_debug.h"
12*4882a593Smuzhiyun #include "sfc_nor.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun static struct flash_info spi_flash_tbl[] = {
15*4882a593Smuzhiyun /* GD25Q40B */
16*4882a593Smuzhiyun { 0xc84013, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x05, 10, 9, 0 },
17*4882a593Smuzhiyun /* GD25Q32B */
18*4882a593Smuzhiyun { 0xc84016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
19*4882a593Smuzhiyun /* GD25Q64B/C/E */
20*4882a593Smuzhiyun { 0xc84017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
21*4882a593Smuzhiyun /* GD25Q127C and GD25Q128C/E */
22*4882a593Smuzhiyun { 0xc84018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
23*4882a593Smuzhiyun /* GD25Q256B/C/D/E */
24*4882a593Smuzhiyun { 0xc84019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1C, 16, 6, 0 },
25*4882a593Smuzhiyun /* GD25Q512MC */
26*4882a593Smuzhiyun { 0xc84020, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1C, 17, 6, 0 },
27*4882a593Smuzhiyun /* GD25LQ64C */
28*4882a593Smuzhiyun { 0xc86017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
29*4882a593Smuzhiyun /* GD25LQ128 */
30*4882a593Smuzhiyun { 0xc86018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 },
31*4882a593Smuzhiyun /* GD25LQ32E */
32*4882a593Smuzhiyun { 0xc86016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
33*4882a593Smuzhiyun /* GD25B512MEYIG */
34*4882a593Smuzhiyun { 0xc8471A, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 17, 0, 0 },
35*4882a593Smuzhiyun /* GD55B01GE */
36*4882a593Smuzhiyun { 0xc8471B, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 18, 0, 0 },
37*4882a593Smuzhiyun /* GD25LQ255E and GD25LQ256C */
38*4882a593Smuzhiyun { 0xc86019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1D, 16, 9, 0 },
39*4882a593Smuzhiyun /* GD25LB512MEYIG */
40*4882a593Smuzhiyun { 0xc8671A, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 17, 0, 0 },
41*4882a593Smuzhiyun /* GD55LB01GEFIRR */
42*4882a593Smuzhiyun { 0xc8671B, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 18, 0, 0 },
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* W25Q32JV */
45*4882a593Smuzhiyun { 0xef4016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
46*4882a593Smuzhiyun /* W25Q64JVSSIQ */
47*4882a593Smuzhiyun { 0xef4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
48*4882a593Smuzhiyun /* W25Q128FV and W25Q128JV*/
49*4882a593Smuzhiyun { 0xef4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
50*4882a593Smuzhiyun /* W25Q256F/J */
51*4882a593Smuzhiyun { 0xef4019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 },
52*4882a593Smuzhiyun /* W25Q32JW */
53*4882a593Smuzhiyun { 0xef6016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
54*4882a593Smuzhiyun /* W25Q64FWSSIG */
55*4882a593Smuzhiyun { 0xef6017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
56*4882a593Smuzhiyun /* W25Q128JWSQ */
57*4882a593Smuzhiyun { 0xef6018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
58*4882a593Smuzhiyun /* W25Q256JWEQ*/
59*4882a593Smuzhiyun { 0xef6019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 },
60*4882a593Smuzhiyun /* W25Q128JVSIM */
61*4882a593Smuzhiyun { 0xef7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
62*4882a593Smuzhiyun /* W25Q256JVEM */
63*4882a593Smuzhiyun { 0xef7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 16, 9, 0 },
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* MX25L3233FM2I-08G */
66*4882a593Smuzhiyun { 0xc22016, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 13, 6, 0 },
67*4882a593Smuzhiyun /* MX25L6433F */
68*4882a593Smuzhiyun { 0xc22017, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 14, 6, 0 },
69*4882a593Smuzhiyun /* MX25L12835E/F MX25L12833FMI-10G */
70*4882a593Smuzhiyun { 0xc22018, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 15, 6, 0 },
71*4882a593Smuzhiyun /* MX25L25635E/F MX25L25645G MX25L25645GMI-08G */
72*4882a593Smuzhiyun { 0xc22019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 16, 6, 0 },
73*4882a593Smuzhiyun /* MX25L51245GMI */
74*4882a593Smuzhiyun { 0xc2201a, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 17, 6, 0 },
75*4882a593Smuzhiyun /* MX25U51245G */
76*4882a593Smuzhiyun { 0xc2253a, 128, 8, 0x0C, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 17, 6, 0 },
77*4882a593Smuzhiyun /* MX25U3232F */
78*4882a593Smuzhiyun { 0xc22536, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 13, 6, 0 },
79*4882a593Smuzhiyun /* MX25U6432F */
80*4882a593Smuzhiyun { 0xc22537, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 14, 6, 0 },
81*4882a593Smuzhiyun /* MX25U12832F */
82*4882a593Smuzhiyun { 0xc22538, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 15, 6, 0 },
83*4882a593Smuzhiyun /* MX25U25645GZ4I-00 */
84*4882a593Smuzhiyun { 0xc22539, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 16, 6, 0 },
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* XM25QH32C */
87*4882a593Smuzhiyun { 0x204016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
88*4882a593Smuzhiyun /* XM25QH64C */
89*4882a593Smuzhiyun { 0x204017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
90*4882a593Smuzhiyun /* XM25QH128C */
91*4882a593Smuzhiyun { 0x204018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x05, 15, 9, 0 },
92*4882a593Smuzhiyun /* XM25QH256C */
93*4882a593Smuzhiyun { 0x204019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
94*4882a593Smuzhiyun /* XM25QH64B */
95*4882a593Smuzhiyun { 0x206017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 6, 0 },
96*4882a593Smuzhiyun /* XM25QH128B */
97*4882a593Smuzhiyun { 0x206018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 6, 0 },
98*4882a593Smuzhiyun /* XM25QH(QU)256B */
99*4882a593Smuzhiyun { 0x206019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1D, 16, 6, 0 },
100*4882a593Smuzhiyun /* XM25QH64A */
101*4882a593Smuzhiyun { 0x207017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
102*4882a593Smuzhiyun /* XM25QU128C */
103*4882a593Smuzhiyun { 0x204118, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
104*4882a593Smuzhiyun /* XM25QU64C */
105*4882a593Smuzhiyun { 0x204117, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* XT25F128A XM25QH128A */
108*4882a593Smuzhiyun { 0x207018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 },
109*4882a593Smuzhiyun /* XT25F64BSSIGU-5 XT25F64F */
110*4882a593Smuzhiyun { 0x0b4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
111*4882a593Smuzhiyun /* XT25F128BSSIGU */
112*4882a593Smuzhiyun { 0x0b4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 },
113*4882a593Smuzhiyun /* XT25F256BSFIGU */
114*4882a593Smuzhiyun { 0x0b4019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
115*4882a593Smuzhiyun /* XT25F32BS XT25F32F */
116*4882a593Smuzhiyun { 0x0b4016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
117*4882a593Smuzhiyun /* XT25F16BS */
118*4882a593Smuzhiyun { 0x0b4015, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 12, 9, 0 },
119*4882a593Smuzhiyun /* XT25Q64D */
120*4882a593Smuzhiyun { 0x0b6017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
121*4882a593Smuzhiyun /* XT25Q128D */
122*4882a593Smuzhiyun { 0x0b6018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* EN25QH64A */
125*4882a593Smuzhiyun { 0x1c7017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
126*4882a593Smuzhiyun /* EN25QH128A */
127*4882a593Smuzhiyun { 0x1c7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 },
128*4882a593Smuzhiyun /* EN25QH32B */
129*4882a593Smuzhiyun { 0x1c7016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 },
130*4882a593Smuzhiyun /* EN25S32A */
131*4882a593Smuzhiyun { 0x1c3816, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 },
132*4882a593Smuzhiyun /* EN25S64A */
133*4882a593Smuzhiyun { 0x1c3817, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
134*4882a593Smuzhiyun /* EN25QH256A */
135*4882a593Smuzhiyun { 0x1c7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 0, 0 },
136*4882a593Smuzhiyun /* EN25QX256A */
137*4882a593Smuzhiyun { 0x1c7119, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
138*4882a593Smuzhiyun /* EN25QX128A */
139*4882a593Smuzhiyun { 0x1c7118, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* P25Q64H */
142*4882a593Smuzhiyun { 0x856017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
143*4882a593Smuzhiyun /* P25Q128H */
144*4882a593Smuzhiyun { 0x856018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
145*4882a593Smuzhiyun /* P25Q16H-SUH-IT */
146*4882a593Smuzhiyun { 0x856015, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 12, 9, 0 },
147*4882a593Smuzhiyun /* P25Q32SL P25Q32SH-SSH-IT */
148*4882a593Smuzhiyun { 0x856016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
149*4882a593Smuzhiyun /* PY25Q64HA */
150*4882a593Smuzhiyun { 0x852017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
151*4882a593Smuzhiyun /* PY25Q128H */
152*4882a593Smuzhiyun { 0x852018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
153*4882a593Smuzhiyun /* PY25Q256H */
154*4882a593Smuzhiyun { 0x852019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* ZB25VQ64 */
157*4882a593Smuzhiyun { 0x5e4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
158*4882a593Smuzhiyun /* ZB25VQ128 */
159*4882a593Smuzhiyun { 0x5e4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
160*4882a593Smuzhiyun /* ZB25LQ128 */
161*4882a593Smuzhiyun { 0x5e5018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* BH25Q128AS */
164*4882a593Smuzhiyun { 0x684018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
165*4882a593Smuzhiyun /* BH25Q64BS */
166*4882a593Smuzhiyun { 0x684017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* FM25Q128A */
169*4882a593Smuzhiyun { 0xA14018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
170*4882a593Smuzhiyun /* FM25Q64-SOB-T-G */
171*4882a593Smuzhiyun { 0xA14017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
172*4882a593Smuzhiyun /* FM25Q256I3 */
173*4882a593Smuzhiyun { 0xA14019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* FM25Q64A */
176*4882a593Smuzhiyun { 0xf83217, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
177*4882a593Smuzhiyun /* FM25M4AA */
178*4882a593Smuzhiyun { 0xf84218, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 },
179*4882a593Smuzhiyun /* FM25M64C */
180*4882a593Smuzhiyun { 0xf84317, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* DS25M4AB-1AIB4 */
183*4882a593Smuzhiyun { 0xe54218, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* GM25Q128A */
186*4882a593Smuzhiyun { 0x1c4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* IS25LP512M */
189*4882a593Smuzhiyun { 0x9D601A, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 17, 6, 0 },
190*4882a593Smuzhiyun /* IS25WP512M */
191*4882a593Smuzhiyun { 0x9D701A, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 17, 6, 0 },
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* BY25Q256FSEIG */
194*4882a593Smuzhiyun { 0x684919, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* NM25Q128EVB */
197*4882a593Smuzhiyun { 0x522118, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 10, 0 },
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
snor_write_en(void)200*4882a593Smuzhiyun static int snor_write_en(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int ret;
203*4882a593Smuzhiyun struct rk_sfc_op op;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun op.sfcmd.d32 = 0;
206*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_WRITE_EN;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun op.sfctrl.d32 = 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ret = sfc_request(&op, 0, NULL, 0);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
snor_reset_device(void)215*4882a593Smuzhiyun int snor_reset_device(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct rk_sfc_op op;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun op.sfcmd.d32 = 0;
220*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_ENABLE_RESER;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun op.sfctrl.d32 = 0;
223*4882a593Smuzhiyun sfc_request(&op, 0, NULL, 0);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun op.sfcmd.d32 = 0;
226*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_RESET_DEVICE;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun op.sfctrl.d32 = 0;
229*4882a593Smuzhiyun sfc_request(&op, 0, NULL, 0);
230*4882a593Smuzhiyun /* tRST=30us , delay 1ms here */
231*4882a593Smuzhiyun sfc_delay(1000);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return SFC_OK;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
snor_enter_4byte_mode(void)236*4882a593Smuzhiyun static int snor_enter_4byte_mode(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun struct rk_sfc_op op;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun op.sfcmd.d32 = 0;
242*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_ENTER_4BYTE_MODE;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun op.sfctrl.d32 = 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = sfc_request(&op, 0, NULL, 0);
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
snor_read_status(u32 reg_index,u8 * status)250*4882a593Smuzhiyun static int snor_read_status(u32 reg_index, u8 *status)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun int ret;
253*4882a593Smuzhiyun struct rk_sfc_op op;
254*4882a593Smuzhiyun u8 read_stat_cmd[] = {CMD_READ_STATUS,
255*4882a593Smuzhiyun CMD_READ_STATUS2, CMD_READ_STATUS3};
256*4882a593Smuzhiyun op.sfcmd.d32 = 0;
257*4882a593Smuzhiyun op.sfcmd.b.cmd = read_stat_cmd[reg_index];
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun op.sfctrl.d32 = 0;
260*4882a593Smuzhiyun ret = sfc_request(&op, 0, status, 1);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
snor_wait_busy(int timeout)265*4882a593Smuzhiyun static int snor_wait_busy(int timeout)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun int ret;
268*4882a593Smuzhiyun struct rk_sfc_op op;
269*4882a593Smuzhiyun int i;
270*4882a593Smuzhiyun u32 status;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun op.sfcmd.d32 = 0;
273*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_READ_STATUS;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun op.sfctrl.d32 = 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun for (i = 0; i < timeout; i++) {
278*4882a593Smuzhiyun ret = sfc_request(&op, 0, &status, 1);
279*4882a593Smuzhiyun if (ret != SFC_OK)
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if ((status & 0x01) == 0)
283*4882a593Smuzhiyun return SFC_OK;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun sfc_delay(1);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun rkflash_print_error("%s error %x\n", __func__, timeout);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return SFC_BUSY_TIMEOUT;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
snor_write_status2(u32 reg_index,u8 status)292*4882a593Smuzhiyun static int snor_write_status2(u32 reg_index, u8 status)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun int ret;
295*4882a593Smuzhiyun struct rk_sfc_op op;
296*4882a593Smuzhiyun u8 status2[2];
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun status2[reg_index] = status;
299*4882a593Smuzhiyun if (reg_index == 0)
300*4882a593Smuzhiyun ret = snor_read_status(2, &status2[1]);
301*4882a593Smuzhiyun else
302*4882a593Smuzhiyun ret = snor_read_status(0, &status2[0]);
303*4882a593Smuzhiyun if (ret != SFC_OK)
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun snor_write_en();
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun op.sfcmd.d32 = 0;
309*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_WRITE_STATUS;
310*4882a593Smuzhiyun op.sfcmd.b.rw = SFC_WRITE;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun op.sfctrl.d32 = 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = sfc_request(&op, 0, &status2[0], 2);
315*4882a593Smuzhiyun if (ret != SFC_OK)
316*4882a593Smuzhiyun return ret;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ret = snor_wait_busy(10000); /* 10ms */
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return ret;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
snor_write_status1(u32 reg_index,u8 status)323*4882a593Smuzhiyun static int snor_write_status1(u32 reg_index, u8 status)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun int ret;
326*4882a593Smuzhiyun struct rk_sfc_op op;
327*4882a593Smuzhiyun u8 status2[2];
328*4882a593Smuzhiyun u8 read_index;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun status2[reg_index] = status;
331*4882a593Smuzhiyun read_index = (reg_index == 0) ? 1 : 0;
332*4882a593Smuzhiyun ret = snor_read_status(read_index, &status2[read_index]);
333*4882a593Smuzhiyun if (ret != SFC_OK)
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun snor_write_en();
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun op.sfcmd.d32 = 0;
339*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_WRITE_STATUS;
340*4882a593Smuzhiyun op.sfcmd.b.rw = SFC_WRITE;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun op.sfctrl.d32 = 0;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = sfc_request(&op, 0, &status2[0], 2);
345*4882a593Smuzhiyun if (ret != SFC_OK)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ret = snor_wait_busy(10000); /* 10ms */
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return ret;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
snor_write_status(u32 reg_index,u8 status)353*4882a593Smuzhiyun static int snor_write_status(u32 reg_index, u8 status)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun int ret;
356*4882a593Smuzhiyun struct rk_sfc_op op;
357*4882a593Smuzhiyun u8 write_stat_cmd[] = {CMD_WRITE_STATUS,
358*4882a593Smuzhiyun CMD_WRITE_STATUS2, CMD_WRITE_STATUS3};
359*4882a593Smuzhiyun snor_write_en();
360*4882a593Smuzhiyun op.sfcmd.d32 = 0;
361*4882a593Smuzhiyun op.sfcmd.b.cmd = write_stat_cmd[reg_index];
362*4882a593Smuzhiyun op.sfcmd.b.rw = SFC_WRITE;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun op.sfctrl.d32 = 0;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ret = sfc_request(&op, 0, &status, 1);
367*4882a593Smuzhiyun if (ret != SFC_OK)
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = snor_wait_busy(10000); /* 10ms */
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return ret;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
snor_erase(struct SFNOR_DEV * p_dev,u32 addr,enum NOR_ERASE_TYPE erase_type)375*4882a593Smuzhiyun int snor_erase(struct SFNOR_DEV *p_dev,
376*4882a593Smuzhiyun u32 addr,
377*4882a593Smuzhiyun enum NOR_ERASE_TYPE erase_type)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun int ret;
380*4882a593Smuzhiyun struct rk_sfc_op op;
381*4882a593Smuzhiyun int timeout[] = {400, 2000, 40000}; /* ms */
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, addr, erase_type);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (erase_type > ERASE_CHIP)
386*4882a593Smuzhiyun return SFC_PARAM_ERR;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun op.sfcmd.d32 = 0;
389*4882a593Smuzhiyun if (erase_type == ERASE_BLOCK64K)
390*4882a593Smuzhiyun op.sfcmd.b.cmd = p_dev->blk_erase_cmd;
391*4882a593Smuzhiyun else if (erase_type == ERASE_SECTOR)
392*4882a593Smuzhiyun op.sfcmd.b.cmd = p_dev->sec_erase_cmd;
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_CHIP_ERASE;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun op.sfcmd.b.addrbits = (erase_type != ERASE_CHIP) ?
397*4882a593Smuzhiyun SFC_ADDR_24BITS : SFC_ADDR_0BITS;
398*4882a593Smuzhiyun if (p_dev->addr_mode == ADDR_MODE_4BYTE && erase_type != ERASE_CHIP)
399*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
400*4882a593Smuzhiyun op.sfcmd.b.rw = SFC_WRITE;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun op.sfctrl.d32 = 0;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun snor_write_en();
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun ret = sfc_request(&op, addr, NULL, 0);
407*4882a593Smuzhiyun if (ret != SFC_OK)
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun ret = snor_wait_busy(timeout[erase_type] * 1000);
411*4882a593Smuzhiyun return ret;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
snor_prog_page(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)414*4882a593Smuzhiyun int snor_prog_page(struct SFNOR_DEV *p_dev,
415*4882a593Smuzhiyun u32 addr,
416*4882a593Smuzhiyun void *p_data,
417*4882a593Smuzhiyun u32 size)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun int ret;
420*4882a593Smuzhiyun struct rk_sfc_op op;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun op.sfcmd.d32 = 0;
425*4882a593Smuzhiyun op.sfcmd.b.cmd = p_dev->prog_cmd;
426*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
427*4882a593Smuzhiyun op.sfcmd.b.rw = SFC_WRITE;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun op.sfctrl.d32 = 0;
430*4882a593Smuzhiyun op.sfctrl.b.datalines = p_dev->prog_lines;
431*4882a593Smuzhiyun op.sfctrl.b.enbledma = 1;
432*4882a593Smuzhiyun op.sfctrl.b.addrlines = p_dev->prog_addr_lines;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (p_dev->addr_mode == ADDR_MODE_4BYTE)
435*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun snor_write_en();
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun ret = sfc_request(&op, addr, p_data, size);
440*4882a593Smuzhiyun if (ret != SFC_OK)
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = snor_wait_busy(10000);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun return ret;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
snor_prog(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)448*4882a593Smuzhiyun static int snor_prog(struct SFNOR_DEV *p_dev, u32 addr, void *p_data, u32 size)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int ret = SFC_OK;
451*4882a593Smuzhiyun u32 page_size, len;
452*4882a593Smuzhiyun u8 *p_buf = (u8 *)p_data;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun page_size = NOR_PAGE_SIZE;
455*4882a593Smuzhiyun while (size) {
456*4882a593Smuzhiyun len = page_size < size ? page_size : size;
457*4882a593Smuzhiyun ret = snor_prog_page(p_dev, addr, p_buf, len);
458*4882a593Smuzhiyun if (ret != SFC_OK)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun size -= len;
462*4882a593Smuzhiyun addr += len;
463*4882a593Smuzhiyun p_buf += len;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
snor_enable_QE(struct SFNOR_DEV * p_dev)469*4882a593Smuzhiyun static int snor_enable_QE(struct SFNOR_DEV *p_dev)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun int ret = SFC_OK;
472*4882a593Smuzhiyun int reg_index;
473*4882a593Smuzhiyun int bit_offset;
474*4882a593Smuzhiyun u8 status;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun reg_index = p_dev->QE_bits >> 3;
477*4882a593Smuzhiyun bit_offset = p_dev->QE_bits & 0x7;
478*4882a593Smuzhiyun ret = snor_read_status(reg_index, &status);
479*4882a593Smuzhiyun if (ret != SFC_OK)
480*4882a593Smuzhiyun return ret;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (status & (1 << bit_offset)) /* is QE bit set */
483*4882a593Smuzhiyun return SFC_OK;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun status |= (1 << bit_offset);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return p_dev->write_status(reg_index, status);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
snor_disable_QE(struct SFNOR_DEV * p_dev)490*4882a593Smuzhiyun int snor_disable_QE(struct SFNOR_DEV *p_dev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun int ret = SFC_OK;
493*4882a593Smuzhiyun int reg_index;
494*4882a593Smuzhiyun int bit_offset;
495*4882a593Smuzhiyun u8 status;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun reg_index = p_dev->QE_bits >> 3;
498*4882a593Smuzhiyun bit_offset = p_dev->QE_bits & 0x7;
499*4882a593Smuzhiyun ret = snor_read_status(reg_index, &status);
500*4882a593Smuzhiyun if (ret != SFC_OK)
501*4882a593Smuzhiyun return ret;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (!(status & (1 << bit_offset)))
504*4882a593Smuzhiyun return SFC_OK;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun status &= ~(1 << bit_offset);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return p_dev->write_status(reg_index, status);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
snor_read_data(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)511*4882a593Smuzhiyun int snor_read_data(struct SFNOR_DEV *p_dev,
512*4882a593Smuzhiyun u32 addr,
513*4882a593Smuzhiyun void *p_data,
514*4882a593Smuzhiyun u32 size)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun int ret;
517*4882a593Smuzhiyun struct rk_sfc_op op;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun op.sfcmd.d32 = 0;
520*4882a593Smuzhiyun op.sfcmd.b.cmd = p_dev->read_cmd;
521*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun op.sfctrl.d32 = 0;
524*4882a593Smuzhiyun op.sfctrl.b.datalines = p_dev->read_lines;
525*4882a593Smuzhiyun if (!(size & 0x3) && size >= 4)
526*4882a593Smuzhiyun op.sfctrl.b.enbledma = 1;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (p_dev->read_cmd == CMD_FAST_READ_X1 ||
529*4882a593Smuzhiyun p_dev->read_cmd == CMD_PAGE_FASTREAD4B ||
530*4882a593Smuzhiyun p_dev->read_cmd == CMD_FAST_READ_X4 ||
531*4882a593Smuzhiyun p_dev->read_cmd == CMD_FAST_READ_X2 ||
532*4882a593Smuzhiyun p_dev->read_cmd == CMD_FAST_4READ_X4) {
533*4882a593Smuzhiyun op.sfcmd.b.dummybits = 8;
534*4882a593Smuzhiyun } else if (p_dev->read_cmd == CMD_FAST_READ_A4) {
535*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
536*4882a593Smuzhiyun addr = (addr << 8) | 0xFF; /* Set M[7:0] = 0xFF */
537*4882a593Smuzhiyun op.sfcmd.b.dummybits = 4;
538*4882a593Smuzhiyun op.sfctrl.b.addrlines = SFC_4BITS_LINE;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (p_dev->addr_mode == ADDR_MODE_4BYTE)
542*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun ret = sfc_request(&op, addr, p_data, size);
545*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data));
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return ret;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
snor_read(struct SFNOR_DEV * p_dev,u32 sec,u32 n_sec,void * p_data)550*4882a593Smuzhiyun int snor_read(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun int ret = SFC_OK;
553*4882a593Smuzhiyun u32 addr, size, len;
554*4882a593Smuzhiyun u8 *p_buf = (u8 *)p_data;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if ((sec + n_sec) > p_dev->capacity)
559*4882a593Smuzhiyun return SFC_PARAM_ERR;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun addr = sec << 9;
562*4882a593Smuzhiyun size = n_sec << 9;
563*4882a593Smuzhiyun while (size) {
564*4882a593Smuzhiyun len = size < p_dev->max_iosize ? size : p_dev->max_iosize;
565*4882a593Smuzhiyun ret = snor_read_data(p_dev, addr, p_buf, len);
566*4882a593Smuzhiyun if (ret != SFC_OK) {
567*4882a593Smuzhiyun rkflash_print_error("snor_read_data %x ret= %x\n",
568*4882a593Smuzhiyun addr >> 9, ret);
569*4882a593Smuzhiyun goto out;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun size -= len;
573*4882a593Smuzhiyun addr += len;
574*4882a593Smuzhiyun p_buf += len;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun out:
577*4882a593Smuzhiyun if (!ret)
578*4882a593Smuzhiyun ret = n_sec;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return ret;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
snor_write(struct SFNOR_DEV * p_dev,u32 sec,u32 n_sec,void * p_data)583*4882a593Smuzhiyun int snor_write(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun int ret = SFC_OK;
586*4882a593Smuzhiyun u32 len, blk_size, offset;
587*4882a593Smuzhiyun u8 *p_buf = (u8 *)p_data;
588*4882a593Smuzhiyun u32 total_sec = n_sec;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if ((sec + n_sec) > p_dev->capacity)
593*4882a593Smuzhiyun return SFC_PARAM_ERR;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun while (n_sec) {
596*4882a593Smuzhiyun if (sec < 512 || sec >= p_dev->capacity - 512)
597*4882a593Smuzhiyun blk_size = 8;
598*4882a593Smuzhiyun else
599*4882a593Smuzhiyun blk_size = p_dev->blk_size;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun offset = (sec & (blk_size - 1));
602*4882a593Smuzhiyun if (!offset) {
603*4882a593Smuzhiyun ret = snor_erase(p_dev, sec << 9, (blk_size == 8) ?
604*4882a593Smuzhiyun ERASE_SECTOR : ERASE_BLOCK64K);
605*4882a593Smuzhiyun if (ret != SFC_OK) {
606*4882a593Smuzhiyun rkflash_print_error("snor_erase %x ret= %x\n",
607*4882a593Smuzhiyun sec, ret);
608*4882a593Smuzhiyun goto out;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun len = (blk_size - offset) < n_sec ?
612*4882a593Smuzhiyun (blk_size - offset) : n_sec;
613*4882a593Smuzhiyun ret = snor_prog(p_dev, sec << 9, p_buf, len << 9);
614*4882a593Smuzhiyun if (ret != SFC_OK) {
615*4882a593Smuzhiyun rkflash_print_error("snor_prog %x ret= %x\n", sec, ret);
616*4882a593Smuzhiyun goto out;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun n_sec -= len;
619*4882a593Smuzhiyun sec += len;
620*4882a593Smuzhiyun p_buf += len << 9;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun out:
623*4882a593Smuzhiyun if (!ret)
624*4882a593Smuzhiyun ret = total_sec;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
snor_read_id(u8 * data)629*4882a593Smuzhiyun int snor_read_id(u8 *data)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun int ret;
632*4882a593Smuzhiyun struct rk_sfc_op op;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun op.sfcmd.d32 = 0;
635*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_READ_JEDECID;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun op.sfctrl.d32 = 0;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun ret = sfc_request(&op, 0, data, 3);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return ret;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
snor_read_parameter(u32 addr,u8 * data)644*4882a593Smuzhiyun static int snor_read_parameter(u32 addr, u8 *data)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun int ret;
647*4882a593Smuzhiyun struct rk_sfc_op op;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun op.sfcmd.d32 = 0;
650*4882a593Smuzhiyun op.sfcmd.b.cmd = CMD_READ_PARAMETER;
651*4882a593Smuzhiyun op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
652*4882a593Smuzhiyun op.sfcmd.b.dummybits = 8;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun op.sfctrl.d32 = 0;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ret = sfc_request(&op, addr, data, 1);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return ret;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
snor_get_capacity(struct SFNOR_DEV * p_dev)661*4882a593Smuzhiyun u32 snor_get_capacity(struct SFNOR_DEV *p_dev)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun return p_dev->capacity;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
snor_get_flash_info(u8 * flash_id)666*4882a593Smuzhiyun static struct flash_info *snor_get_flash_info(u8 *flash_id)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun u32 i;
669*4882a593Smuzhiyun u32 id = (flash_id[0] << 16) | (flash_id[1] << 8) | (flash_id[2] << 0);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(spi_flash_tbl); i++) {
672*4882a593Smuzhiyun if (spi_flash_tbl[i].id == id)
673*4882a593Smuzhiyun return &spi_flash_tbl[i];
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun return NULL;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* Adjust flash info in ram base on parameter */
snor_flash_info_adjust(struct flash_info * spi_flash_info)679*4882a593Smuzhiyun static void *snor_flash_info_adjust(struct flash_info *spi_flash_info)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun u32 addr;
682*4882a593Smuzhiyun u8 para_version;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (spi_flash_info->id == 0xc84019) {
685*4882a593Smuzhiyun addr = 0x09;
686*4882a593Smuzhiyun snor_read_parameter(addr, ¶_version);
687*4882a593Smuzhiyun if (para_version == 0x06) {
688*4882a593Smuzhiyun spi_flash_info->QE_bits = 9;
689*4882a593Smuzhiyun spi_flash_info->prog_cmd_4 = 0x34;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
snor_parse_flash_table(struct SFNOR_DEV * p_dev,struct flash_info * g_spi_flash_info)695*4882a593Smuzhiyun static int snor_parse_flash_table(struct SFNOR_DEV *p_dev,
696*4882a593Smuzhiyun struct flash_info *g_spi_flash_info)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun int i, ret;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (g_spi_flash_info) {
701*4882a593Smuzhiyun snor_flash_info_adjust(g_spi_flash_info);
702*4882a593Smuzhiyun p_dev->manufacturer = (g_spi_flash_info->id >> 16) & 0xFF;
703*4882a593Smuzhiyun p_dev->mem_type = (g_spi_flash_info->id >> 8) & 0xFF;
704*4882a593Smuzhiyun p_dev->capacity = 1 << g_spi_flash_info->density;
705*4882a593Smuzhiyun p_dev->blk_size = g_spi_flash_info->block_size;
706*4882a593Smuzhiyun p_dev->page_size = NOR_SECS_PAGE;
707*4882a593Smuzhiyun p_dev->read_cmd = g_spi_flash_info->read_cmd;
708*4882a593Smuzhiyun p_dev->prog_cmd = g_spi_flash_info->prog_cmd;
709*4882a593Smuzhiyun p_dev->sec_erase_cmd = g_spi_flash_info->sector_erase_cmd;
710*4882a593Smuzhiyun p_dev->blk_erase_cmd = g_spi_flash_info->block_erase_cmd;
711*4882a593Smuzhiyun p_dev->prog_lines = DATA_LINES_X1;
712*4882a593Smuzhiyun p_dev->read_lines = DATA_LINES_X1;
713*4882a593Smuzhiyun p_dev->QE_bits = g_spi_flash_info->QE_bits;
714*4882a593Smuzhiyun p_dev->addr_mode = ADDR_MODE_3BYTE;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun i = g_spi_flash_info->feature & FEA_READ_STATUE_MASK;
717*4882a593Smuzhiyun if (i == 0)
718*4882a593Smuzhiyun p_dev->write_status = snor_write_status;
719*4882a593Smuzhiyun else if (i == 1)
720*4882a593Smuzhiyun p_dev->write_status = snor_write_status1;
721*4882a593Smuzhiyun else if (i == 2)
722*4882a593Smuzhiyun p_dev->write_status = snor_write_status2;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun if (g_spi_flash_info->feature & FEA_4BIT_READ) {
725*4882a593Smuzhiyun ret = SFC_OK;
726*4882a593Smuzhiyun if (g_spi_flash_info->QE_bits)
727*4882a593Smuzhiyun ret = snor_enable_QE(p_dev);
728*4882a593Smuzhiyun if (ret == SFC_OK) {
729*4882a593Smuzhiyun p_dev->read_lines = DATA_LINES_X4;
730*4882a593Smuzhiyun p_dev->read_cmd = g_spi_flash_info->read_cmd_4;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun if (g_spi_flash_info->feature & FEA_4BIT_PROG &&
734*4882a593Smuzhiyun p_dev->read_lines == DATA_LINES_X4) {
735*4882a593Smuzhiyun p_dev->prog_lines = DATA_LINES_X4;
736*4882a593Smuzhiyun p_dev->prog_cmd = g_spi_flash_info->prog_cmd_4;
737*4882a593Smuzhiyun if ((p_dev->manufacturer == MID_MACRONIX) &&
738*4882a593Smuzhiyun (p_dev->prog_cmd == CMD_PAGE_PROG_A4 ||
739*4882a593Smuzhiyun p_dev->prog_cmd == CMD_PAGE_PROG_4PP))
740*4882a593Smuzhiyun p_dev->prog_addr_lines = DATA_LINES_X4;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun if (g_spi_flash_info->feature & FEA_4BYTE_ADDR)
744*4882a593Smuzhiyun p_dev->addr_mode = ADDR_MODE_4BYTE;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if ((g_spi_flash_info->feature & FEA_4BYTE_ADDR_MODE))
747*4882a593Smuzhiyun snor_enter_4byte_mode();
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return SFC_OK;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
snor_init(struct SFNOR_DEV * p_dev)753*4882a593Smuzhiyun int snor_init(struct SFNOR_DEV *p_dev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct flash_info *g_spi_flash_info;
756*4882a593Smuzhiyun u8 id_byte[5];
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun if (!p_dev)
759*4882a593Smuzhiyun return SFC_PARAM_ERR;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun memset((void *)p_dev, 0, sizeof(struct SFNOR_DEV));
762*4882a593Smuzhiyun p_dev->max_iosize = sfc_get_max_iosize();
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun snor_read_id(id_byte);
765*4882a593Smuzhiyun rkflash_print_error("sfc nor id: %x %x %x\n",
766*4882a593Smuzhiyun id_byte[0], id_byte[1], id_byte[2]);
767*4882a593Smuzhiyun if (0xFF == id_byte[0] || 0x00 == id_byte[0] || 0xFF == id_byte[1] || 0x00 == id_byte[1])
768*4882a593Smuzhiyun return SFC_ERROR;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun g_spi_flash_info = snor_get_flash_info(id_byte);
771*4882a593Smuzhiyun if (g_spi_flash_info) {
772*4882a593Smuzhiyun snor_parse_flash_table(p_dev, g_spi_flash_info);
773*4882a593Smuzhiyun } else {
774*4882a593Smuzhiyun pr_err("The device not support yet!\n");
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun p_dev->manufacturer = id_byte[0];
777*4882a593Smuzhiyun p_dev->mem_type = id_byte[1];
778*4882a593Smuzhiyun p_dev->capacity = 1 << (id_byte[2] - 9);
779*4882a593Smuzhiyun p_dev->QE_bits = 0;
780*4882a593Smuzhiyun p_dev->blk_size = NOR_SECS_BLK;
781*4882a593Smuzhiyun p_dev->page_size = NOR_SECS_PAGE;
782*4882a593Smuzhiyun p_dev->read_cmd = CMD_READ_DATA;
783*4882a593Smuzhiyun p_dev->prog_cmd = CMD_PAGE_PROG;
784*4882a593Smuzhiyun p_dev->sec_erase_cmd = CMD_SECTOR_ERASE;
785*4882a593Smuzhiyun p_dev->blk_erase_cmd = CMD_BLOCK_ERASE;
786*4882a593Smuzhiyun p_dev->prog_lines = DATA_LINES_X1;
787*4882a593Smuzhiyun p_dev->prog_addr_lines = DATA_LINES_X1;
788*4882a593Smuzhiyun p_dev->read_lines = DATA_LINES_X1;
789*4882a593Smuzhiyun p_dev->write_status = snor_write_status;
790*4882a593Smuzhiyun snor_reset_device();
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun rkflash_print_info("addr_mode: %x\n", p_dev->addr_mode);
794*4882a593Smuzhiyun rkflash_print_info("read_lines: %x\n", p_dev->read_lines);
795*4882a593Smuzhiyun rkflash_print_info("prog_lines: %x\n", p_dev->prog_lines);
796*4882a593Smuzhiyun rkflash_print_info("read_cmd: %x\n", p_dev->read_cmd);
797*4882a593Smuzhiyun rkflash_print_info("prog_cmd: %x\n", p_dev->prog_cmd);
798*4882a593Smuzhiyun rkflash_print_info("blk_erase_cmd: %x\n", p_dev->blk_erase_cmd);
799*4882a593Smuzhiyun rkflash_print_info("sec_erase_cmd: %x\n", p_dev->sec_erase_cmd);
800*4882a593Smuzhiyun rkflash_print_info("capacity: %x\n", p_dev->capacity);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return SFC_OK;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
snor_reinit_from_table_packet(struct SFNOR_DEV * p_dev,struct snor_info_packet * packet)805*4882a593Smuzhiyun int snor_reinit_from_table_packet(struct SFNOR_DEV *p_dev,
806*4882a593Smuzhiyun struct snor_info_packet *packet)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun struct flash_info g_spi_flash_info;
809*4882a593Smuzhiyun u8 id_byte[5];
810*4882a593Smuzhiyun int ret;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (!p_dev || packet->id != SNOR_INFO_PACKET_ID)
813*4882a593Smuzhiyun return SFC_PARAM_ERR;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun snor_read_id(id_byte);
816*4882a593Smuzhiyun if (0xFF == id_byte[0] || 0x00 == id_byte[0])
817*4882a593Smuzhiyun return SFC_ERROR;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun g_spi_flash_info.id = id_byte[0] << 16 | id_byte[1] << 8 | id_byte[2];
820*4882a593Smuzhiyun g_spi_flash_info.block_size = NOR_SECS_BLK;
821*4882a593Smuzhiyun g_spi_flash_info.sector_size = NOR_SECS_PAGE;
822*4882a593Smuzhiyun g_spi_flash_info.read_cmd = packet->read_cmd;
823*4882a593Smuzhiyun g_spi_flash_info.prog_cmd = packet->prog_cmd;
824*4882a593Smuzhiyun g_spi_flash_info.read_cmd_4 = packet->read_cmd_4;
825*4882a593Smuzhiyun g_spi_flash_info.prog_cmd_4 = packet->prog_cmd_4;
826*4882a593Smuzhiyun if (id_byte[2] >= 0x19)
827*4882a593Smuzhiyun g_spi_flash_info.read_cmd_4 = CMD_FAST_4READ_X4;
828*4882a593Smuzhiyun g_spi_flash_info.sector_erase_cmd = packet->sector_erase_cmd;
829*4882a593Smuzhiyun g_spi_flash_info.block_erase_cmd = packet->block_erase_cmd;
830*4882a593Smuzhiyun g_spi_flash_info.feature = packet->feature;
831*4882a593Smuzhiyun g_spi_flash_info.density = id_byte[2] - 9;
832*4882a593Smuzhiyun g_spi_flash_info.QE_bits = packet->QE_bits;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun ret = snor_parse_flash_table(p_dev, &g_spi_flash_info);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return ret;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839