xref: /OK3568_Linux_fs/u-boot/drivers/rkflash/flash.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "flash.h"
11*4882a593Smuzhiyun #include "flash_com.h"
12*4882a593Smuzhiyun #include "nandc.h"
13*4882a593Smuzhiyun #include "rkflash_debug.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define FLASH_STRESS_TEST_EN		0
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static u8 id_byte[MAX_FLASH_NUM][8];
18*4882a593Smuzhiyun static u8 die_cs_index[MAX_FLASH_NUM];
19*4882a593Smuzhiyun static u8 g_nand_max_die;
20*4882a593Smuzhiyun static u16 g_totle_block;
21*4882a593Smuzhiyun static u8 g_nand_flash_ecc_bits;
22*4882a593Smuzhiyun static u8 g_nand_idb_res_blk_num;
23*4882a593Smuzhiyun static u8 g_nand_ecc_en;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static struct NAND_PARA_INFO_T nand_para = {
26*4882a593Smuzhiyun 	2,
27*4882a593Smuzhiyun 	{0x98, 0xF1, 0, 0, 0, 0},
28*4882a593Smuzhiyun 	TOSHIBA,
29*4882a593Smuzhiyun 	1,
30*4882a593Smuzhiyun 	4,
31*4882a593Smuzhiyun 	64,
32*4882a593Smuzhiyun 	1,
33*4882a593Smuzhiyun 	1,
34*4882a593Smuzhiyun 	1024,
35*4882a593Smuzhiyun 	0x100,
36*4882a593Smuzhiyun 	LSB_0,
37*4882a593Smuzhiyun 	RR_NONE,
38*4882a593Smuzhiyun 	16,
39*4882a593Smuzhiyun 	40,
40*4882a593Smuzhiyun 	1,
41*4882a593Smuzhiyun 	0,
42*4882a593Smuzhiyun 	BBF_1,
43*4882a593Smuzhiyun 	MPM_0,
44*4882a593Smuzhiyun 	{0}
45*4882a593Smuzhiyun };	/* TC58NVG0S3HTA00 */
46*4882a593Smuzhiyun 
flash_read_id_raw(u8 cs,u8 * buf)47*4882a593Smuzhiyun static void flash_read_id_raw(u8 cs, u8 *buf)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	u8 *ptr = (u8 *)buf;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	nandc_flash_reset(cs);
52*4882a593Smuzhiyun 	nandc_flash_cs(cs);
53*4882a593Smuzhiyun 	nandc_writel(READ_ID_CMD, NANDC_CHIP_CMD(cs));
54*4882a593Smuzhiyun 	nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
55*4882a593Smuzhiyun 	nandc_delayns(200);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	ptr[0] = nandc_readl(NANDC_CHIP_DATA(cs));
58*4882a593Smuzhiyun 	ptr[1] = nandc_readl(NANDC_CHIP_DATA(cs));
59*4882a593Smuzhiyun 	ptr[2] = nandc_readl(NANDC_CHIP_DATA(cs));
60*4882a593Smuzhiyun 	ptr[3] = nandc_readl(NANDC_CHIP_DATA(cs));
61*4882a593Smuzhiyun 	ptr[4] = nandc_readl(NANDC_CHIP_DATA(cs));
62*4882a593Smuzhiyun 	ptr[5] = nandc_readl(NANDC_CHIP_DATA(cs));
63*4882a593Smuzhiyun 	ptr[6] = nandc_readl(NANDC_CHIP_DATA(cs));
64*4882a593Smuzhiyun 	ptr[7] = nandc_readl(NANDC_CHIP_DATA(cs));
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	nandc_flash_de_cs(cs);
67*4882a593Smuzhiyun 	if (ptr[0] != 0xFF && ptr[0] && ptr[1] != 0xFF)
68*4882a593Smuzhiyun 		rkflash_print_error("No.%d FLASH ID:%x %x %x %x %x %x\n",
69*4882a593Smuzhiyun 				    cs + 1, ptr[0], ptr[1], ptr[2],
70*4882a593Smuzhiyun 				    ptr[3], ptr[4], ptr[5]);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
flash_bch_sel(u8 bits)73*4882a593Smuzhiyun static void flash_bch_sel(u8 bits)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	g_nand_flash_ecc_bits = bits;
76*4882a593Smuzhiyun 	nandc_bch_sel(bits);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
flash_set_sector(u8 num)79*4882a593Smuzhiyun static void flash_set_sector(u8 num)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	nand_para.sec_per_page = num;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
flash_timing_cfg(u32 ahb_khz)84*4882a593Smuzhiyun static __maybe_unused void flash_timing_cfg(u32 ahb_khz)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	nandc_time_cfg(nand_para.access_freq);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
flash_read_cmd(u8 cs,u32 page_addr)89*4882a593Smuzhiyun static void flash_read_cmd(u8 cs, u32 page_addr)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	nandc_writel(READ_CMD >> 8, NANDC_CHIP_CMD(cs));
92*4882a593Smuzhiyun 	nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
93*4882a593Smuzhiyun 	nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
94*4882a593Smuzhiyun 	nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
95*4882a593Smuzhiyun 	nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
96*4882a593Smuzhiyun 	nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
97*4882a593Smuzhiyun 	nandc_writel(READ_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
flash_prog_first_cmd(u8 cs,u32 page_addr)100*4882a593Smuzhiyun static void flash_prog_first_cmd(u8 cs, u32 page_addr)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	nandc_writel(PAGE_PROG_CMD >> 8, NANDC_CHIP_CMD(cs));
103*4882a593Smuzhiyun 	nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
104*4882a593Smuzhiyun 	nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
105*4882a593Smuzhiyun 	nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
106*4882a593Smuzhiyun 	nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
107*4882a593Smuzhiyun 	nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
flash_erase_cmd(u8 cs,u32 page_addr)110*4882a593Smuzhiyun static void flash_erase_cmd(u8 cs, u32 page_addr)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	nandc_writel(BLOCK_ERASE_CMD >> 8, NANDC_CHIP_CMD(cs));
113*4882a593Smuzhiyun 	nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
114*4882a593Smuzhiyun 	nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
115*4882a593Smuzhiyun 	nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
116*4882a593Smuzhiyun 	nandc_writel(BLOCK_ERASE_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
flash_prog_second_cmd(u8 cs,u32 page_addr)119*4882a593Smuzhiyun static void flash_prog_second_cmd(u8 cs, u32 page_addr)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	udelay(100);
122*4882a593Smuzhiyun 	nandc_writel(PAGE_PROG_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
flash_read_status(u8 cs,u32 page_addr)125*4882a593Smuzhiyun static u32 flash_read_status(u8 cs, u32 page_addr)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	nandc_writel(READ_STATUS_CMD, NANDC_CHIP_CMD(cs));
128*4882a593Smuzhiyun 	nandc_delayns(80);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return nandc_readl(NANDC_CHIP_DATA(cs));
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
flash_read_random_dataout_cmd(u8 cs,u32 col_addr)133*4882a593Smuzhiyun static void flash_read_random_dataout_cmd(u8 cs, u32 col_addr)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	nandc_writel(READ_DP_OUT_CMD >> 8, NANDC_CHIP_CMD(cs));
136*4882a593Smuzhiyun 	nandc_writel(col_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
137*4882a593Smuzhiyun 	nandc_writel(col_addr >> 8, NANDC_CHIP_ADDR(cs));
138*4882a593Smuzhiyun 	nandc_writel(READ_DP_OUT_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
flash_read_ecc(u8 cs)141*4882a593Smuzhiyun static u32 flash_read_ecc(u8 cs)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u32 ecc0, ecc1;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	nandc_writel(READ_ECC_STATUS_CMD, NANDC_CHIP_CMD(cs));
146*4882a593Smuzhiyun 	nandc_delayns(80);
147*4882a593Smuzhiyun 	ecc0 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
148*4882a593Smuzhiyun 	ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
149*4882a593Smuzhiyun 	if (ecc1 > ecc0)
150*4882a593Smuzhiyun 		ecc0 = ecc1;
151*4882a593Smuzhiyun 	ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
152*4882a593Smuzhiyun 	if (ecc1 > ecc0)
153*4882a593Smuzhiyun 		ecc0 = ecc1;
154*4882a593Smuzhiyun 	ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
155*4882a593Smuzhiyun 	if (ecc1 > ecc0)
156*4882a593Smuzhiyun 		ecc0 = ecc1;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return ecc0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
flash_read_page_raw(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)161*4882a593Smuzhiyun static u32 flash_read_page_raw(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	u32 error_ecc_bits, ret;
164*4882a593Smuzhiyun 	u32 sec_per_page = nand_para.sec_per_page;
165*4882a593Smuzhiyun 	u32 nand_ecc = 0;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
168*4882a593Smuzhiyun 	nandc_flash_cs(cs);
169*4882a593Smuzhiyun 	flash_read_cmd(cs, page_addr);
170*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
171*4882a593Smuzhiyun 	flash_read_random_dataout_cmd(cs, 0);
172*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	error_ecc_bits = nandc_xfer_data(cs, NANDC_READ, sec_per_page,
175*4882a593Smuzhiyun 					 p_data, p_spare);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	nandc_flash_de_cs(cs);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (error_ecc_bits != NAND_STS_ECC_ERR) {
180*4882a593Smuzhiyun 		if (error_ecc_bits >= (u32)nand_para.ecc_bits - 3) {
181*4882a593Smuzhiyun 			ret = NAND_STS_REFRESH;
182*4882a593Smuzhiyun 		} else {
183*4882a593Smuzhiyun 			ret = NAND_STS_OK;
184*4882a593Smuzhiyun 			if (g_nand_ecc_en) {
185*4882a593Smuzhiyun 				nand_ecc = flash_read_ecc(cs);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 				if (nand_ecc >= 6) {
188*4882a593Smuzhiyun 					rkflash_print_error("%s nand ecc %x ecc %d\n",
189*4882a593Smuzhiyun 							    __func__, page_addr, nand_ecc);
190*4882a593Smuzhiyun 					ret = NAND_STS_REFRESH;
191*4882a593Smuzhiyun 				}
192*4882a593Smuzhiyun 			}
193*4882a593Smuzhiyun 		}
194*4882a593Smuzhiyun 	} else {
195*4882a593Smuzhiyun 		ret = NAND_STS_ECC_ERR;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 	if (nand_ecc > 4 || error_ecc_bits > 4)
198*4882a593Smuzhiyun 		rkflash_print_info("%s %x %x nandc ecc= %d, internal ecc= %d\n",
199*4882a593Smuzhiyun 				   __func__, cs, page_addr, error_ecc_bits, nand_ecc);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return ret;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
flash_read_page(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)204*4882a593Smuzhiyun static u32 flash_read_page(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u32 ret, i = 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ret = flash_read_page_raw(cs, page_addr, p_data, p_spare);
209*4882a593Smuzhiyun 	if (ret == NAND_STS_ECC_ERR) {
210*4882a593Smuzhiyun 		for (; i < 50; i++) {
211*4882a593Smuzhiyun 			ret = flash_read_page_raw(cs, page_addr, p_data, p_spare);
212*4882a593Smuzhiyun 			if (ret != NAND_STS_ECC_ERR) {
213*4882a593Smuzhiyun 				ret = NAND_STS_REFRESH;
214*4882a593Smuzhiyun 				break;
215*4882a593Smuzhiyun 			}
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 		rkflash_print_error("%s %x err_ecc %d\n",
218*4882a593Smuzhiyun 				    __func__, page_addr, ret);
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x retry=%x\n",
221*4882a593Smuzhiyun 			  __func__, page_addr, p_data[0], i);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
flash_prog_page(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)226*4882a593Smuzhiyun static u32 flash_prog_page(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	u32 status;
229*4882a593Smuzhiyun 	u32 sec_per_page = nand_para.sec_per_page;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, page_addr, p_data[0]);
232*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
233*4882a593Smuzhiyun 	nandc_flash_cs(cs);
234*4882a593Smuzhiyun 	flash_prog_first_cmd(cs, page_addr);
235*4882a593Smuzhiyun 	nandc_xfer_data(cs, NANDC_WRITE, sec_per_page, p_data, p_spare);
236*4882a593Smuzhiyun 	flash_prog_second_cmd(cs, page_addr);
237*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
238*4882a593Smuzhiyun 	status = flash_read_status(cs, page_addr);
239*4882a593Smuzhiyun 	nandc_flash_de_cs(cs);
240*4882a593Smuzhiyun 	status &= 0x01;
241*4882a593Smuzhiyun 	if (status)
242*4882a593Smuzhiyun 		rkflash_print_info("%s addr=%x status=%x\n",
243*4882a593Smuzhiyun 				   __func__, page_addr, status);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return status;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
flash_erase_block(u8 cs,u32 page_addr)248*4882a593Smuzhiyun static u32 flash_erase_block(u8 cs, u32 page_addr)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	u32 status;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	rkflash_print_dio("%s %x\n", __func__, page_addr);
253*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
254*4882a593Smuzhiyun 	nandc_flash_cs(cs);
255*4882a593Smuzhiyun 	flash_erase_cmd(cs, page_addr);
256*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
257*4882a593Smuzhiyun 	status = flash_read_status(cs, page_addr);
258*4882a593Smuzhiyun 	nandc_flash_de_cs(cs);
259*4882a593Smuzhiyun 	status &= 0x01;
260*4882a593Smuzhiyun 	if (status)
261*4882a593Smuzhiyun 		rkflash_print_info("%s pageadd=%x status=%x\n",
262*4882a593Smuzhiyun 				   __func__, page_addr, status);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return status;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
flash_read_spare(u8 cs,u32 page_addr,u8 * spare)267*4882a593Smuzhiyun static void flash_read_spare(u8 cs, u32 page_addr, u8 *spare)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	u32 col = nand_para.sec_per_page << 9;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	nandc_writel(READ_CMD >> 8, NANDC_CHIP_CMD(cs));
272*4882a593Smuzhiyun 	nandc_writel(col, NANDC_CHIP_ADDR(cs));
273*4882a593Smuzhiyun 	nandc_writel(col >> 8, NANDC_CHIP_ADDR(cs));
274*4882a593Smuzhiyun 	nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
275*4882a593Smuzhiyun 	nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
276*4882a593Smuzhiyun 	nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
277*4882a593Smuzhiyun 	nandc_writel(READ_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	*spare = nandc_readl(NANDC_CHIP_DATA(cs));
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun  * Read the 1st page's 1st spare byte of a phy_blk
286*4882a593Smuzhiyun  * If not FF, it's bad blk
287*4882a593Smuzhiyun  */
flash_get_bad_blk_list(u16 * table,u32 die)288*4882a593Smuzhiyun static s32 flash_get_bad_blk_list(u16 *table, u32 die)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u16 blk;
291*4882a593Smuzhiyun 	u32 bad_cnt, page_addr0, page_addr1, page_addr2;
292*4882a593Smuzhiyun 	u32 blk_per_die;
293*4882a593Smuzhiyun 	u8 bad_flag0, bad_flag1, bad_flag2;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	bad_cnt = 0;
296*4882a593Smuzhiyun 	blk_per_die = nand_para.plane_per_die * nand_para.blk_per_plane;
297*4882a593Smuzhiyun 	for (blk = 0; blk < blk_per_die; blk++) {
298*4882a593Smuzhiyun 		bad_flag0 = 0xFF;
299*4882a593Smuzhiyun 		bad_flag1 = 0xFF;
300*4882a593Smuzhiyun 		bad_flag2 = 0xFF;
301*4882a593Smuzhiyun 		page_addr0 = (blk + blk_per_die * die) *
302*4882a593Smuzhiyun 			nand_para.page_per_blk + 0;
303*4882a593Smuzhiyun 		page_addr1 = page_addr0 + 1;
304*4882a593Smuzhiyun 		page_addr2 = page_addr0 + nand_para.page_per_blk - 1;
305*4882a593Smuzhiyun 		flash_read_spare(die, page_addr0, &bad_flag0);
306*4882a593Smuzhiyun 		flash_read_spare(die, page_addr1, &bad_flag1);
307*4882a593Smuzhiyun 		flash_read_spare(die, page_addr2, &bad_flag2);
308*4882a593Smuzhiyun 		if (bad_flag0 != 0xFF ||
309*4882a593Smuzhiyun 		    bad_flag1 != 0xFF ||
310*4882a593Smuzhiyun 		    bad_flag2 != 0xFF) {
311*4882a593Smuzhiyun 			table[bad_cnt++] = blk;
312*4882a593Smuzhiyun 			rkflash_print_error("die[%d], bad_blk[%d]\n", die, blk);
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 	return bad_cnt;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
flash_die_info_init(void)318*4882a593Smuzhiyun static void flash_die_info_init(void)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	u32 cs;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	g_nand_max_die = 0;
323*4882a593Smuzhiyun 	for (cs = 0; cs < MAX_FLASH_NUM; cs++) {
324*4882a593Smuzhiyun 		if (nand_para.nand_id[1] == id_byte[cs][1]) {
325*4882a593Smuzhiyun 			die_cs_index[g_nand_max_die] = cs;
326*4882a593Smuzhiyun 			g_nand_max_die++;
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 	g_totle_block = g_nand_max_die *  nand_para.plane_per_die *
330*4882a593Smuzhiyun 			nand_para.blk_per_plane;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
flash_show_info(void)333*4882a593Smuzhiyun static void flash_show_info(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	rkflash_print_info("No.0 FLASH ID: %x %x %x %x %x %x\n",
336*4882a593Smuzhiyun 			   nand_para.nand_id[0],
337*4882a593Smuzhiyun 			   nand_para.nand_id[1],
338*4882a593Smuzhiyun 			   nand_para.nand_id[2],
339*4882a593Smuzhiyun 			   nand_para.nand_id[3],
340*4882a593Smuzhiyun 			   nand_para.nand_id[4],
341*4882a593Smuzhiyun 			   nand_para.nand_id[5]);
342*4882a593Smuzhiyun 	rkflash_print_info("die_per_chip: %x\n", nand_para.die_per_chip);
343*4882a593Smuzhiyun 	rkflash_print_info("sec_per_page: %x\n", nand_para.sec_per_page);
344*4882a593Smuzhiyun 	rkflash_print_info("page_per_blk: %x\n", nand_para.page_per_blk);
345*4882a593Smuzhiyun 	rkflash_print_info("cell: %x\n", nand_para.cell);
346*4882a593Smuzhiyun 	rkflash_print_info("plane_per_die: %x\n", nand_para.plane_per_die);
347*4882a593Smuzhiyun 	rkflash_print_info("blk_per_plane: %x\n", nand_para.blk_per_plane);
348*4882a593Smuzhiyun 	rkflash_print_info("TotleBlock: %x\n", g_totle_block);
349*4882a593Smuzhiyun 	rkflash_print_info("die gap: %x\n", nand_para.die_gap);
350*4882a593Smuzhiyun 	rkflash_print_info("lsb_mode: %x\n", nand_para.lsb_mode);
351*4882a593Smuzhiyun 	rkflash_print_info("read_retry_mode: %x\n", nand_para.read_retry_mode);
352*4882a593Smuzhiyun 	rkflash_print_info("ecc_bits: %x\n", nand_para.ecc_bits);
353*4882a593Smuzhiyun 	rkflash_print_info("Use ecc_bits: %x\n", g_nand_flash_ecc_bits);
354*4882a593Smuzhiyun 	rkflash_print_info("access_freq: %x\n", nand_para.access_freq);
355*4882a593Smuzhiyun 	rkflash_print_info("opt_mode: %x\n", nand_para.opt_mode);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	rkflash_print_info("Cache read enable: %x\n",
358*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_CACHE_READ_EN ? 1 : 0);
359*4882a593Smuzhiyun 	rkflash_print_info("Cache random read enable: %x\n",
360*4882a593Smuzhiyun 			   nand_para.operation_opt &
361*4882a593Smuzhiyun 			   NAND_CACHE_RANDOM_READ_EN ? 1 : 0);
362*4882a593Smuzhiyun 	rkflash_print_info("Cache prog enable: %x\n",
363*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_CACHE_PROG_EN ? 1 : 0);
364*4882a593Smuzhiyun 	rkflash_print_info("multi read enable: %x\n",
365*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_MULTI_READ_EN ? 1 : 0);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	rkflash_print_info("multi prog enable: %x\n",
368*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_MULTI_PROG_EN ? 1 : 0);
369*4882a593Smuzhiyun 	rkflash_print_info("interleave enable: %x\n",
370*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_INTERLEAVE_EN ? 1 : 0);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	rkflash_print_info("read retry enable: %x\n",
373*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_READ_RETRY_EN ? 1 : 0);
374*4882a593Smuzhiyun 	rkflash_print_info("randomizer enable: %x\n",
375*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_RANDOMIZER_EN ? 1 : 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	rkflash_print_info("SDR enable: %x\n",
378*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_SDR_EN ? 1 : 0);
379*4882a593Smuzhiyun 	rkflash_print_info("ONFI enable: %x\n",
380*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_ONFI_EN ? 1 : 0);
381*4882a593Smuzhiyun 	rkflash_print_info("TOGGLE enable: %x\n",
382*4882a593Smuzhiyun 			   nand_para.operation_opt & NAND_TOGGLE_EN ? 1 : 0);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	rkflash_print_info("g_nand_idb_res_blk_num: %x\n", g_nand_idb_res_blk_num);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
flash_ftl_ops_init(void)387*4882a593Smuzhiyun static void flash_ftl_ops_init(void)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	u8 nandc_ver = nandc_get_version();
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* para init */
392*4882a593Smuzhiyun 	g_nand_phy_info.nand_type	= nand_para.cell;
393*4882a593Smuzhiyun 	g_nand_phy_info.die_num		= nand_para.die_per_chip;
394*4882a593Smuzhiyun 	g_nand_phy_info.plane_per_die	= nand_para.plane_per_die;
395*4882a593Smuzhiyun 	g_nand_phy_info.blk_per_plane	= nand_para.blk_per_plane;
396*4882a593Smuzhiyun 	g_nand_phy_info.page_per_blk	= nand_para.page_per_blk;
397*4882a593Smuzhiyun 	g_nand_phy_info.page_per_slc_blk	= nand_para.page_per_blk /
398*4882a593Smuzhiyun 						  nand_para.cell;
399*4882a593Smuzhiyun 	g_nand_phy_info.byte_per_sec	= 512;
400*4882a593Smuzhiyun 	g_nand_phy_info.sec_per_page	= nand_para.sec_per_page;
401*4882a593Smuzhiyun 	g_nand_phy_info.sec_per_blk	= nand_para.sec_per_page *
402*4882a593Smuzhiyun 					  nand_para.page_per_blk;
403*4882a593Smuzhiyun 	g_nand_phy_info.reserved_blk	= 8;
404*4882a593Smuzhiyun 	g_nand_phy_info.blk_per_die	= nand_para.plane_per_die *
405*4882a593Smuzhiyun 					  nand_para.blk_per_plane;
406*4882a593Smuzhiyun 	g_nand_phy_info.ecc_bits	= nand_para.ecc_bits;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* driver register */
409*4882a593Smuzhiyun 	g_nand_ops.get_bad_blk_list	= flash_get_bad_blk_list;
410*4882a593Smuzhiyun 	g_nand_ops.erase_blk		= flash_erase_block;
411*4882a593Smuzhiyun 	g_nand_ops.prog_page		= flash_prog_page;
412*4882a593Smuzhiyun 	g_nand_ops.read_page		= flash_read_page;
413*4882a593Smuzhiyun 	if (nandc_ver == 9) {
414*4882a593Smuzhiyun 		g_nand_ops.bch_sel = flash_bch_sel;
415*4882a593Smuzhiyun 		g_nand_ops.set_sec_num = flash_set_sector;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
nandc_flash_reset(u8 cs)419*4882a593Smuzhiyun void nandc_flash_reset(u8 cs)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	nandc_flash_cs(cs);
422*4882a593Smuzhiyun 	nandc_writel(RESET_CMD, NANDC_CHIP_CMD(cs));
423*4882a593Smuzhiyun 	nandc_wait_flash_ready(cs);
424*4882a593Smuzhiyun 	nandc_flash_de_cs(cs);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
nandc_flash_init(void __iomem * nandc_addr)427*4882a593Smuzhiyun u32 nandc_flash_init(void __iomem *nandc_addr)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	u32 cs;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	rkflash_print_error("...%s enter...\n", __func__);
432*4882a593Smuzhiyun 	g_nand_idb_res_blk_num = MAX_IDB_RESERVED_BLOCK;
433*4882a593Smuzhiyun 	g_nand_ecc_en = 0;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	nandc_init(nandc_addr);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for (cs = 0; cs < MAX_FLASH_NUM; cs++) {
438*4882a593Smuzhiyun 		flash_read_id_raw(cs, id_byte[cs]);
439*4882a593Smuzhiyun 		if (cs == 0) {
440*4882a593Smuzhiyun 			if (id_byte[0][0] == 0xFF ||
441*4882a593Smuzhiyun 			    id_byte[0][0] == 0 ||
442*4882a593Smuzhiyun 			    id_byte[0][1] == 0xFF)
443*4882a593Smuzhiyun 				return FTL_NO_FLASH;
444*4882a593Smuzhiyun 			if (id_byte[0][1] != 0xF1 &&
445*4882a593Smuzhiyun 			    id_byte[0][1] != 0xDA &&
446*4882a593Smuzhiyun 			    id_byte[0][1] != 0xD1 &&
447*4882a593Smuzhiyun 			    id_byte[0][1] != 0x95 &&
448*4882a593Smuzhiyun 			    id_byte[0][1] != 0xDC &&
449*4882a593Smuzhiyun 			    id_byte[0][1] != 0xD3 &&
450*4882a593Smuzhiyun 			    id_byte[0][1] != 0x48 &&
451*4882a593Smuzhiyun 			    id_byte[0][1] != 0xA1 &&
452*4882a593Smuzhiyun 			    id_byte[0][1] != 0xAA &&
453*4882a593Smuzhiyun 			    id_byte[0][1] != 0xAC &&
454*4882a593Smuzhiyun 			    id_byte[0][1] != 0x6A &&
455*4882a593Smuzhiyun 			    id_byte[0][1] != 0xD7) {
456*4882a593Smuzhiyun 				pr_err("The device not support yet!\n");
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 				return FTL_UNSUPPORTED_FLASH;
459*4882a593Smuzhiyun 			}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 			if (id_byte[0][1] == 0xD7 && nandc_get_version() != 9) {
462*4882a593Smuzhiyun 				pr_err("This device is not compatible, Insufficient ECC capability\n");
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 				return FTL_UNSUPPORTED_FLASH;
465*4882a593Smuzhiyun 			}
466*4882a593Smuzhiyun 		}
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	if (id_byte[0][0] == 0x98 && (id_byte[0][4] & 0x80))
469*4882a593Smuzhiyun 		g_nand_ecc_en = 1;
470*4882a593Smuzhiyun 	nand_para.nand_id[1] = id_byte[0][1];
471*4882a593Smuzhiyun 	if (id_byte[0][1] == 0xDA || id_byte[0][1] == 0xAA || id_byte[0][1] == 0x6A) {
472*4882a593Smuzhiyun 		nand_para.plane_per_die = 2;
473*4882a593Smuzhiyun 		nand_para.nand_id[1] = id_byte[0][1];
474*4882a593Smuzhiyun 	} else if (id_byte[0][1] == 0xDC || id_byte[0][1] == 0xAC) {
475*4882a593Smuzhiyun 		nand_para.nand_id[1] = id_byte[0][1];
476*4882a593Smuzhiyun 		if ((id_byte[0][0] == 0x2C && id_byte[0][3] == 0xA6) ||
477*4882a593Smuzhiyun 		    (id_byte[0][0] == 0xC2 && id_byte[0][3] == 0xA2)) {
478*4882a593Smuzhiyun 			nand_para.plane_per_die = 2;
479*4882a593Smuzhiyun 			nand_para.sec_per_page = 8;
480*4882a593Smuzhiyun 		} else if ((id_byte[0][0] == 0x98 && id_byte[0][3] == 0x26) ||
481*4882a593Smuzhiyun 			   (id_byte[0][0] == 0xC8 && id_byte[0][2] == 0x80 && ((id_byte[0][3] & 0x3) == 1)) || /* F59L4G81KA (2R) */
482*4882a593Smuzhiyun 			   (id_byte[0][0] == 0xC8 && id_byte[0][2] == 0x90 && ((id_byte[0][3] & 0x3) == 2))) { /* GD9F4GxF2A */
483*4882a593Smuzhiyun 			nand_para.blk_per_plane = 1024;
484*4882a593Smuzhiyun 			nand_para.sec_per_page = 8;
485*4882a593Smuzhiyun 			nand_para.plane_per_die = 2;
486*4882a593Smuzhiyun 		} else {
487*4882a593Smuzhiyun 			nand_para.plane_per_die = 2;
488*4882a593Smuzhiyun 			nand_para.blk_per_plane = 2048;
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	} else if (id_byte[0][1] == 0x48) {
491*4882a593Smuzhiyun 		nand_para.sec_per_page = 8;
492*4882a593Smuzhiyun 		nand_para.page_per_blk = 128;
493*4882a593Smuzhiyun 		nand_para.plane_per_die = 2;
494*4882a593Smuzhiyun 		nand_para.blk_per_plane = 2048;
495*4882a593Smuzhiyun 	} else if (id_byte[0][1] == 0xD3) {
496*4882a593Smuzhiyun 		if ((id_byte[0][2] == 0xD1 && id_byte[0][4] == 0x5a) || /* S34ML08G2 */
497*4882a593Smuzhiyun 		    (id_byte[0][3] == 0x05 && id_byte[0][4] == 0x04)) { /* S34ML08G3 */
498*4882a593Smuzhiyun 			nand_para.sec_per_page = 4;
499*4882a593Smuzhiyun 			nand_para.page_per_blk = 64;
500*4882a593Smuzhiyun 			nand_para.plane_per_die = 2;
501*4882a593Smuzhiyun 			nand_para.blk_per_plane = 4096;
502*4882a593Smuzhiyun 		} else {
503*4882a593Smuzhiyun 			nand_para.sec_per_page = 8;
504*4882a593Smuzhiyun 			nand_para.page_per_blk = 64;
505*4882a593Smuzhiyun 			nand_para.plane_per_die = 2;
506*4882a593Smuzhiyun 			nand_para.blk_per_plane = 2048;
507*4882a593Smuzhiyun 		}
508*4882a593Smuzhiyun 	} else if (id_byte[0][1] == 0xD7 && id_byte[0][3] == 0x32) { /* TC58NVG5H2HTAI0 */
509*4882a593Smuzhiyun 		nand_para.ecc_bits = 70;
510*4882a593Smuzhiyun 		nand_para.blk_per_plane = 2048;
511*4882a593Smuzhiyun 		nand_para.sec_per_page = 16;
512*4882a593Smuzhiyun 		nand_para.page_per_blk = 128;
513*4882a593Smuzhiyun 		nand_para.plane_per_die = 2;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 	flash_die_info_init();
516*4882a593Smuzhiyun 	flash_bch_sel(nand_para.ecc_bits);
517*4882a593Smuzhiyun 	flash_show_info();
518*4882a593Smuzhiyun 	flash_ftl_ops_init();
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
nandc_flash_get_id(u8 cs,void * buf)523*4882a593Smuzhiyun void nandc_flash_get_id(u8 cs, void *buf)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	memcpy(buf, id_byte[cs], 5);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
nandc_flash_deinit(void)528*4882a593Smuzhiyun u32 nandc_flash_deinit(void)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	return 0;
531*4882a593Smuzhiyun }
532