xref: /OK3568_Linux_fs/u-boot/drivers/pinctrl/rockchip/pinctrl-rk322x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2019 Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <dm/pinctrl.h>
9*4882a593Smuzhiyun #include <regmap.h>
10*4882a593Smuzhiyun #include <syscon.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "pinctrl-rockchip.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static struct rockchip_mux_route_data rk3228_mux_route_data[] = {
15*4882a593Smuzhiyun 	{
16*4882a593Smuzhiyun 		/* pwm0-0 */
17*4882a593Smuzhiyun 		.bank_num = 0,
18*4882a593Smuzhiyun 		.pin = 26,
19*4882a593Smuzhiyun 		.func = 1,
20*4882a593Smuzhiyun 		.route_offset = 0x50,
21*4882a593Smuzhiyun 		.route_val = BIT(16),
22*4882a593Smuzhiyun 	}, {
23*4882a593Smuzhiyun 		/* pwm0-1 */
24*4882a593Smuzhiyun 		.bank_num = 3,
25*4882a593Smuzhiyun 		.pin = 21,
26*4882a593Smuzhiyun 		.func = 1,
27*4882a593Smuzhiyun 		.route_offset = 0x50,
28*4882a593Smuzhiyun 		.route_val = BIT(16) | BIT(0),
29*4882a593Smuzhiyun 	}, {
30*4882a593Smuzhiyun 		/* pwm1-0 */
31*4882a593Smuzhiyun 		.bank_num = 0,
32*4882a593Smuzhiyun 		.pin = 27,
33*4882a593Smuzhiyun 		.func = 1,
34*4882a593Smuzhiyun 		.route_offset = 0x50,
35*4882a593Smuzhiyun 		.route_val = BIT(16 + 1),
36*4882a593Smuzhiyun 	}, {
37*4882a593Smuzhiyun 		/* pwm1-1 */
38*4882a593Smuzhiyun 		.bank_num = 0,
39*4882a593Smuzhiyun 		.pin = 30,
40*4882a593Smuzhiyun 		.func = 2,
41*4882a593Smuzhiyun 		.route_offset = 0x50,
42*4882a593Smuzhiyun 		.route_val = BIT(16 + 1) | BIT(1),
43*4882a593Smuzhiyun 	}, {
44*4882a593Smuzhiyun 		/* pwm2-0 */
45*4882a593Smuzhiyun 		.bank_num = 0,
46*4882a593Smuzhiyun 		.pin = 28,
47*4882a593Smuzhiyun 		.func = 1,
48*4882a593Smuzhiyun 		.route_offset = 0x50,
49*4882a593Smuzhiyun 		.route_val = BIT(16 + 2),
50*4882a593Smuzhiyun 	}, {
51*4882a593Smuzhiyun 		/* pwm2-1 */
52*4882a593Smuzhiyun 		.bank_num = 1,
53*4882a593Smuzhiyun 		.pin = 12,
54*4882a593Smuzhiyun 		.func = 2,
55*4882a593Smuzhiyun 		.route_offset = 0x50,
56*4882a593Smuzhiyun 		.route_val = BIT(16 + 2) | BIT(2),
57*4882a593Smuzhiyun 	}, {
58*4882a593Smuzhiyun 		/* pwm3-0 */
59*4882a593Smuzhiyun 		.bank_num = 3,
60*4882a593Smuzhiyun 		.pin = 26,
61*4882a593Smuzhiyun 		.func = 1,
62*4882a593Smuzhiyun 		.route_offset = 0x50,
63*4882a593Smuzhiyun 		.route_val = BIT(16 + 3),
64*4882a593Smuzhiyun 	}, {
65*4882a593Smuzhiyun 		/* pwm3-1 */
66*4882a593Smuzhiyun 		.bank_num = 1,
67*4882a593Smuzhiyun 		.pin = 11,
68*4882a593Smuzhiyun 		.func = 2,
69*4882a593Smuzhiyun 		.route_offset = 0x50,
70*4882a593Smuzhiyun 		.route_val = BIT(16 + 3) | BIT(3),
71*4882a593Smuzhiyun 	}, {
72*4882a593Smuzhiyun 		/* sdio-0_d0 */
73*4882a593Smuzhiyun 		.bank_num = 1,
74*4882a593Smuzhiyun 		.pin = 1,
75*4882a593Smuzhiyun 		.func = 1,
76*4882a593Smuzhiyun 		.route_offset = 0x50,
77*4882a593Smuzhiyun 		.route_val = BIT(16 + 4),
78*4882a593Smuzhiyun 	}, {
79*4882a593Smuzhiyun 		/* sdio-1_d0 */
80*4882a593Smuzhiyun 		.bank_num = 3,
81*4882a593Smuzhiyun 		.pin = 2,
82*4882a593Smuzhiyun 		.func = 1,
83*4882a593Smuzhiyun 		.route_offset = 0x50,
84*4882a593Smuzhiyun 		.route_val = BIT(16 + 4) | BIT(4),
85*4882a593Smuzhiyun 	}, {
86*4882a593Smuzhiyun 		/* spi-0_rx */
87*4882a593Smuzhiyun 		.bank_num = 0,
88*4882a593Smuzhiyun 		.pin = 13,
89*4882a593Smuzhiyun 		.func = 2,
90*4882a593Smuzhiyun 		.route_offset = 0x50,
91*4882a593Smuzhiyun 		.route_val = BIT(16 + 5),
92*4882a593Smuzhiyun 	}, {
93*4882a593Smuzhiyun 		/* spi-1_rx */
94*4882a593Smuzhiyun 		.bank_num = 2,
95*4882a593Smuzhiyun 		.pin = 0,
96*4882a593Smuzhiyun 		.func = 2,
97*4882a593Smuzhiyun 		.route_offset = 0x50,
98*4882a593Smuzhiyun 		.route_val = BIT(16 + 5) | BIT(5),
99*4882a593Smuzhiyun 	}, {
100*4882a593Smuzhiyun 		/* emmc-0_cmd */
101*4882a593Smuzhiyun 		.bank_num = 1,
102*4882a593Smuzhiyun 		.pin = 22,
103*4882a593Smuzhiyun 		.func = 2,
104*4882a593Smuzhiyun 		.route_offset = 0x50,
105*4882a593Smuzhiyun 		.route_val = BIT(16 + 7),
106*4882a593Smuzhiyun 	}, {
107*4882a593Smuzhiyun 		/* emmc-1_cmd */
108*4882a593Smuzhiyun 		.bank_num = 2,
109*4882a593Smuzhiyun 		.pin = 4,
110*4882a593Smuzhiyun 		.func = 2,
111*4882a593Smuzhiyun 		.route_offset = 0x50,
112*4882a593Smuzhiyun 		.route_val = BIT(16 + 7) | BIT(7),
113*4882a593Smuzhiyun 	}, {
114*4882a593Smuzhiyun 		/* uart2-0_rx */
115*4882a593Smuzhiyun 		.bank_num = 1,
116*4882a593Smuzhiyun 		.pin = 19,
117*4882a593Smuzhiyun 		.func = 2,
118*4882a593Smuzhiyun 		.route_offset = 0x50,
119*4882a593Smuzhiyun 		.route_val = BIT(16 + 8),
120*4882a593Smuzhiyun 	}, {
121*4882a593Smuzhiyun 		/* uart2-1_rx */
122*4882a593Smuzhiyun 		.bank_num = 1,
123*4882a593Smuzhiyun 		.pin = 10,
124*4882a593Smuzhiyun 		.func = 2,
125*4882a593Smuzhiyun 		.route_offset = 0x50,
126*4882a593Smuzhiyun 		.route_val = BIT(16 + 8) | BIT(8),
127*4882a593Smuzhiyun 	}, {
128*4882a593Smuzhiyun 		/* uart1-0_rx */
129*4882a593Smuzhiyun 		.bank_num = 1,
130*4882a593Smuzhiyun 		.pin = 10,
131*4882a593Smuzhiyun 		.func = 1,
132*4882a593Smuzhiyun 		.route_offset = 0x50,
133*4882a593Smuzhiyun 		.route_val = BIT(16 + 11),
134*4882a593Smuzhiyun 	}, {
135*4882a593Smuzhiyun 		/* uart1-1_rx */
136*4882a593Smuzhiyun 		.bank_num = 3,
137*4882a593Smuzhiyun 		.pin = 13,
138*4882a593Smuzhiyun 		.func = 1,
139*4882a593Smuzhiyun 		.route_offset = 0x50,
140*4882a593Smuzhiyun 		.route_val = BIT(16 + 11) | BIT(11),
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
rk3228_set_mux(struct rockchip_pin_bank * bank,int pin,int mux)144*4882a593Smuzhiyun static int rk3228_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
147*4882a593Smuzhiyun 	int iomux_num = (pin / 8);
148*4882a593Smuzhiyun 	struct regmap *regmap;
149*4882a593Smuzhiyun 	int reg, ret, mask, mux_type;
150*4882a593Smuzhiyun 	u8 bit;
151*4882a593Smuzhiyun 	u32 data;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
154*4882a593Smuzhiyun 				? priv->regmap_pmu : priv->regmap_base;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* get basic quadrupel of mux registers and the correct reg inside */
157*4882a593Smuzhiyun 	mux_type = bank->iomux[iomux_num].type;
158*4882a593Smuzhiyun 	reg = bank->iomux[iomux_num].offset;
159*4882a593Smuzhiyun 	reg += rockchip_get_mux_data(mux_type, pin, &bit, &mask);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	data = (mask << (bit + 16));
162*4882a593Smuzhiyun 	data |= (mux & mask) << bit;
163*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define RK3228_PULL_OFFSET		0x100
169*4882a593Smuzhiyun 
rk3228_calc_pull_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)170*4882a593Smuzhiyun static void rk3228_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
171*4882a593Smuzhiyun 					 int pin_num, struct regmap **regmap,
172*4882a593Smuzhiyun 					 int *reg, u8 *bit)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	*regmap = priv->regmap_base;
177*4882a593Smuzhiyun 	*reg = RK3228_PULL_OFFSET;
178*4882a593Smuzhiyun 	*reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
179*4882a593Smuzhiyun 	*reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	*bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
182*4882a593Smuzhiyun 	*bit *= ROCKCHIP_PULL_BITS_PER_PIN;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
rk3228_set_pull(struct rockchip_pin_bank * bank,int pin_num,int pull)185*4882a593Smuzhiyun static int rk3228_set_pull(struct rockchip_pin_bank *bank,
186*4882a593Smuzhiyun 			   int pin_num, int pull)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct regmap *regmap;
189*4882a593Smuzhiyun 	int reg, ret;
190*4882a593Smuzhiyun 	u8 bit, type;
191*4882a593Smuzhiyun 	u32 data;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
194*4882a593Smuzhiyun 		return -ENOTSUPP;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	rk3228_calc_pull_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
197*4882a593Smuzhiyun 	type = bank->pull_type[pin_num / 8];
198*4882a593Smuzhiyun 	ret = rockchip_translate_pull_value(type, pull);
199*4882a593Smuzhiyun 	if (ret < 0) {
200*4882a593Smuzhiyun 		debug("unsupported pull setting %d\n", pull);
201*4882a593Smuzhiyun 		return ret;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
205*4882a593Smuzhiyun 	data = ((1 << ROCKCHIP_PULL_BITS_PER_PIN) - 1) << (bit + 16);
206*4882a593Smuzhiyun 	data |= (ret << bit);
207*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define RK3228_DRV_GRF_OFFSET		0x200
213*4882a593Smuzhiyun 
rk3228_calc_drv_reg_and_bit(struct rockchip_pin_bank * bank,int pin_num,struct regmap ** regmap,int * reg,u8 * bit)214*4882a593Smuzhiyun static void rk3228_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
215*4882a593Smuzhiyun 					int pin_num, struct regmap **regmap,
216*4882a593Smuzhiyun 					int *reg, u8 *bit)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *priv = bank->priv;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	*regmap = priv->regmap_base;
221*4882a593Smuzhiyun 	*reg = RK3228_DRV_GRF_OFFSET;
222*4882a593Smuzhiyun 	*reg += bank->bank_num * ROCKCHIP_DRV_BANK_STRIDE;
223*4882a593Smuzhiyun 	*reg += ((pin_num / ROCKCHIP_DRV_PINS_PER_REG) * 4);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	*bit = (pin_num % ROCKCHIP_DRV_PINS_PER_REG);
226*4882a593Smuzhiyun 	*bit *= ROCKCHIP_DRV_BITS_PER_PIN;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
rk3228_set_drive(struct rockchip_pin_bank * bank,int pin_num,int strength)229*4882a593Smuzhiyun static int rk3228_set_drive(struct rockchip_pin_bank *bank,
230*4882a593Smuzhiyun 			    int pin_num, int strength)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct regmap *regmap;
233*4882a593Smuzhiyun 	int reg, ret;
234*4882a593Smuzhiyun 	u32 data;
235*4882a593Smuzhiyun 	u8 bit;
236*4882a593Smuzhiyun 	int type = bank->drv[pin_num / 8].drv_type;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	rk3228_calc_drv_reg_and_bit(bank, pin_num, &regmap, &reg, &bit);
239*4882a593Smuzhiyun 	ret = rockchip_translate_drive_value(type, strength);
240*4882a593Smuzhiyun 	if (ret < 0) {
241*4882a593Smuzhiyun 		debug("unsupported driver strength %d\n", strength);
242*4882a593Smuzhiyun 		return ret;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* enable the write to the equivalent lower bits */
246*4882a593Smuzhiyun 	data = ((1 << ROCKCHIP_DRV_BITS_PER_PIN) - 1) << (bit + 16);
247*4882a593Smuzhiyun 	data |= (ret << bit);
248*4882a593Smuzhiyun 	ret = regmap_write(regmap, reg, data);
249*4882a593Smuzhiyun 	return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static struct rockchip_pin_bank rk3228_pin_banks[] = {
253*4882a593Smuzhiyun 	PIN_BANK(0, 32, "gpio0"),
254*4882a593Smuzhiyun 	PIN_BANK(1, 32, "gpio1"),
255*4882a593Smuzhiyun 	PIN_BANK(2, 32, "gpio2"),
256*4882a593Smuzhiyun 	PIN_BANK(3, 32, "gpio3"),
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static struct rockchip_pin_ctrl rk3228_pin_ctrl = {
260*4882a593Smuzhiyun 	.pin_banks		= rk3228_pin_banks,
261*4882a593Smuzhiyun 	.nr_banks		= ARRAY_SIZE(rk3228_pin_banks),
262*4882a593Smuzhiyun 	.nr_pins		= 128,
263*4882a593Smuzhiyun 	.grf_mux_offset		= 0x0,
264*4882a593Smuzhiyun 	.iomux_routes		= rk3228_mux_route_data,
265*4882a593Smuzhiyun 	.niomux_routes		= ARRAY_SIZE(rk3228_mux_route_data),
266*4882a593Smuzhiyun 	.set_mux		= rk3228_set_mux,
267*4882a593Smuzhiyun 	.set_pull		= rk3228_set_pull,
268*4882a593Smuzhiyun 	.set_drive		= rk3228_set_drive,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const struct udevice_id rk3228_pinctrl_ids[] = {
272*4882a593Smuzhiyun 	{
273*4882a593Smuzhiyun 		.compatible = "rockchip,rk3228-pinctrl",
274*4882a593Smuzhiyun 		.data = (ulong)&rk3228_pin_ctrl
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun 	{ }
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun U_BOOT_DRIVER(pinctrl_rk3228) = {
280*4882a593Smuzhiyun 	.name		= "rockchip_rk3228_pinctrl",
281*4882a593Smuzhiyun 	.id		= UCLASS_PINCTRL,
282*4882a593Smuzhiyun 	.of_match	= rk3228_pinctrl_ids,
283*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
284*4882a593Smuzhiyun 	.ops		= &rockchip_pinctrl_ops,
285*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
286*4882a593Smuzhiyun 	.bind		= dm_scan_fdt_dev,
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun 	.probe		= rockchip_pinctrl_probe,
289*4882a593Smuzhiyun };
290