1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016, NVIDIA CORPORATION.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Portions based on U-Boot's rtl8169.c.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun * This driver supports the Synopsys Designware Ethernet QOS (Quality Of
11*4882a593Smuzhiyun * Service) IP block. The IP supports multiple options for bus type, clocking/
12*4882a593Smuzhiyun * reset structure, and feature list.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The driver is written such that generic core logic is kept separate from
15*4882a593Smuzhiyun * configuration-specific logic. Code that interacts with configuration-
16*4882a593Smuzhiyun * specific resources is split out into separate functions to avoid polluting
17*4882a593Smuzhiyun * common code. If/when this driver is enhanced to support multiple
18*4882a593Smuzhiyun * configurations, the core code should be adapted to call all configuration-
19*4882a593Smuzhiyun * specific functions through function pointers, with the definition of those
20*4882a593Smuzhiyun * function pointers being supplied by struct udevice_id eqos_ids[]'s .data
21*4882a593Smuzhiyun * field.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * The following configurations are currently supported:
24*4882a593Smuzhiyun * tegra186:
25*4882a593Smuzhiyun * NVIDIA's Tegra186 chip. This configuration uses an AXI master/DMA bus, an
26*4882a593Smuzhiyun * AHB slave/register bus, contains the DMA, MTL, and MAC sub-blocks, and
27*4882a593Smuzhiyun * supports a single RGMII PHY. This configuration also has SW control over
28*4882a593Smuzhiyun * all clock and reset signals to the HW block.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun #include <common.h>
31*4882a593Smuzhiyun #include <clk.h>
32*4882a593Smuzhiyun #include <dm.h>
33*4882a593Smuzhiyun #include <errno.h>
34*4882a593Smuzhiyun #include <memalign.h>
35*4882a593Smuzhiyun #include <miiphy.h>
36*4882a593Smuzhiyun #include <net.h>
37*4882a593Smuzhiyun #include <netdev.h>
38*4882a593Smuzhiyun #include <phy.h>
39*4882a593Smuzhiyun #include <reset.h>
40*4882a593Smuzhiyun #include <wait_bit.h>
41*4882a593Smuzhiyun #include <asm/io.h>
42*4882a593Smuzhiyun #include <eth_phy.h>
43*4882a593Smuzhiyun #ifdef CONFIG_ARCH_IMX8M
44*4882a593Smuzhiyun #include <asm/arch/clock.h>
45*4882a593Smuzhiyun #include <asm/mach-imx/sys_proto.h>
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #include "dwc_eth_qos.h"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Core registers */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define EQOS_MAC_REGS_BASE 0x000
52*4882a593Smuzhiyun struct eqos_mac_regs {
53*4882a593Smuzhiyun uint32_t configuration; /* 0x000 */
54*4882a593Smuzhiyun uint32_t unused_004[(0x070 - 0x004) / 4]; /* 0x004 */
55*4882a593Smuzhiyun uint32_t q0_tx_flow_ctrl; /* 0x070 */
56*4882a593Smuzhiyun uint32_t unused_070[(0x090 - 0x074) / 4]; /* 0x074 */
57*4882a593Smuzhiyun uint32_t rx_flow_ctrl; /* 0x090 */
58*4882a593Smuzhiyun uint32_t unused_094; /* 0x094 */
59*4882a593Smuzhiyun uint32_t txq_prty_map0; /* 0x098 */
60*4882a593Smuzhiyun uint32_t unused_09c; /* 0x09c */
61*4882a593Smuzhiyun uint32_t rxq_ctrl0; /* 0x0a0 */
62*4882a593Smuzhiyun uint32_t unused_0a4; /* 0x0a4 */
63*4882a593Smuzhiyun uint32_t rxq_ctrl2; /* 0x0a8 */
64*4882a593Smuzhiyun uint32_t unused_0ac[(0x0dc - 0x0ac) / 4]; /* 0x0ac */
65*4882a593Smuzhiyun uint32_t us_tic_counter; /* 0x0dc */
66*4882a593Smuzhiyun uint32_t unused_0e0[(0x11c - 0x0e0) / 4]; /* 0x0e0 */
67*4882a593Smuzhiyun uint32_t hw_feature0; /* 0x11c */
68*4882a593Smuzhiyun uint32_t hw_feature1; /* 0x120 */
69*4882a593Smuzhiyun uint32_t hw_feature2; /* 0x124 */
70*4882a593Smuzhiyun uint32_t unused_128[(0x200 - 0x128) / 4]; /* 0x128 */
71*4882a593Smuzhiyun uint32_t mdio_address; /* 0x200 */
72*4882a593Smuzhiyun uint32_t mdio_data; /* 0x204 */
73*4882a593Smuzhiyun uint32_t unused_208[(0x300 - 0x208) / 4]; /* 0x208 */
74*4882a593Smuzhiyun uint32_t address0_high; /* 0x300 */
75*4882a593Smuzhiyun uint32_t address0_low; /* 0x304 */
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_GPSLCE BIT(23)
79*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_CST BIT(21)
80*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_ACS BIT(20)
81*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_WD BIT(19)
82*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_JD BIT(17)
83*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_JE BIT(16)
84*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_PS BIT(15)
85*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_FES BIT(14)
86*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_DM BIT(13)
87*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_LM BIT(12)
88*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_TE BIT(1)
89*4882a593Smuzhiyun #define EQOS_MAC_CONFIGURATION_RE BIT(0)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT 16
92*4882a593Smuzhiyun #define EQOS_MAC_Q0_TX_FLOW_CTRL_PT_MASK 0xffff
93*4882a593Smuzhiyun #define EQOS_MAC_Q0_TX_FLOW_CTRL_TFE BIT(1)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define EQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT 0
98*4882a593Smuzhiyun #define EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK 0xff
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT 0
101*4882a593Smuzhiyun #define EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK 3
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT 0
104*4882a593Smuzhiyun #define EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK 0xff
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE0_MMCSEL_SHIFT 8
107*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE0_HDSEL_SHIFT 2
108*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE0_GMIISEL_SHIFT 1
109*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE0_MIISEL_SHIFT 0
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT 6
112*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK 0x1f
113*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT 0
114*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK 0x1f
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE3_ASP_SHIFT 28
117*4882a593Smuzhiyun #define EQOS_MAC_HW_FEATURE3_ASP_MASK 0x3
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_PA_SHIFT 21
120*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT 16
121*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_CR_SHIFT 8
122*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_SKAP BIT(4)
123*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT 2
124*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_GOC_READ 3
125*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_GOC_WRITE 1
126*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_C45E BIT(1)
127*4882a593Smuzhiyun #define EQOS_MAC_MDIO_ADDRESS_GB BIT(0)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define EQOS_MAC_MDIO_DATA_GD_MASK 0xffff
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define EQOS_MTL_REGS_BASE 0xd00
132*4882a593Smuzhiyun struct eqos_mtl_regs {
133*4882a593Smuzhiyun uint32_t txq0_operation_mode; /* 0xd00 */
134*4882a593Smuzhiyun uint32_t unused_d04; /* 0xd04 */
135*4882a593Smuzhiyun uint32_t txq0_debug; /* 0xd08 */
136*4882a593Smuzhiyun uint32_t unused_d0c[(0xd18 - 0xd0c) / 4]; /* 0xd0c */
137*4882a593Smuzhiyun uint32_t txq0_quantum_weight; /* 0xd18 */
138*4882a593Smuzhiyun uint32_t unused_d1c[(0xd30 - 0xd1c) / 4]; /* 0xd1c */
139*4882a593Smuzhiyun uint32_t rxq0_operation_mode; /* 0xd30 */
140*4882a593Smuzhiyun uint32_t unused_d34; /* 0xd34 */
141*4882a593Smuzhiyun uint32_t rxq0_debug; /* 0xd38 */
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT 16
145*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK 0x1ff
146*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT 2
147*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_MASK 3
148*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED 2
149*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_TSF BIT(1)
150*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_OPERATION_MODE_FTQ BIT(0)
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_DEBUG_TXQSTS BIT(4)
153*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT 1
154*4882a593Smuzhiyun #define EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK 3
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT 20
157*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK 0x3ff
158*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT 14
159*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK 0x3f
160*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT 8
161*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK 0x3f
162*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_EHFC BIT(7)
163*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_RSF BIT(5)
164*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_FEP BIT(4)
165*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_OPERATION_MODE_FUP BIT(3)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT 16
168*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK 0x7fff
169*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT 4
170*4882a593Smuzhiyun #define EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK 3
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define EQOS_DMA_REGS_BASE 0x1000
173*4882a593Smuzhiyun struct eqos_dma_regs {
174*4882a593Smuzhiyun uint32_t mode; /* 0x1000 */
175*4882a593Smuzhiyun uint32_t sysbus_mode; /* 0x1004 */
176*4882a593Smuzhiyun uint32_t unused_1008[(0x1100 - 0x1008) / 4]; /* 0x1008 */
177*4882a593Smuzhiyun uint32_t ch0_control; /* 0x1100 */
178*4882a593Smuzhiyun uint32_t ch0_tx_control; /* 0x1104 */
179*4882a593Smuzhiyun uint32_t ch0_rx_control; /* 0x1108 */
180*4882a593Smuzhiyun uint32_t unused_110c; /* 0x110c */
181*4882a593Smuzhiyun uint32_t ch0_txdesc_list_haddress; /* 0x1110 */
182*4882a593Smuzhiyun uint32_t ch0_txdesc_list_address; /* 0x1114 */
183*4882a593Smuzhiyun uint32_t ch0_rxdesc_list_haddress; /* 0x1118 */
184*4882a593Smuzhiyun uint32_t ch0_rxdesc_list_address; /* 0x111c */
185*4882a593Smuzhiyun uint32_t ch0_txdesc_tail_pointer; /* 0x1120 */
186*4882a593Smuzhiyun uint32_t unused_1124; /* 0x1124 */
187*4882a593Smuzhiyun uint32_t ch0_rxdesc_tail_pointer; /* 0x1128 */
188*4882a593Smuzhiyun uint32_t ch0_txdesc_ring_length; /* 0x112c */
189*4882a593Smuzhiyun uint32_t ch0_rxdesc_ring_length; /* 0x1130 */
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define EQOS_DMA_MODE_SWR BIT(0)
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT 16
195*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_MASK 0xf
196*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_EAME BIT(11)
197*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_BLEN16 BIT(3)
198*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_BLEN8 BIT(2)
199*4882a593Smuzhiyun #define EQOS_DMA_SYSBUS_MODE_BLEN4 BIT(1)
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define EQOS_DMA_CH0_CONTROL_PBLX8 BIT(16)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT 16
204*4882a593Smuzhiyun #define EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK 0x3f
205*4882a593Smuzhiyun #define EQOS_DMA_CH0_TX_CONTROL_OSP BIT(4)
206*4882a593Smuzhiyun #define EQOS_DMA_CH0_TX_CONTROL_ST BIT(0)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT 16
209*4882a593Smuzhiyun #define EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK 0x3f
210*4882a593Smuzhiyun #define EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT 1
211*4882a593Smuzhiyun #define EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK 0x3fff
212*4882a593Smuzhiyun #define EQOS_DMA_CH0_RX_CONTROL_SR BIT(0)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* These registers are Tegra186-specific */
215*4882a593Smuzhiyun #define EQOS_TEGRA186_REGS_BASE 0x8800
216*4882a593Smuzhiyun struct eqos_tegra186_regs {
217*4882a593Smuzhiyun uint32_t sdmemcomppadctrl; /* 0x8800 */
218*4882a593Smuzhiyun uint32_t auto_cal_config; /* 0x8804 */
219*4882a593Smuzhiyun uint32_t unused_8808; /* 0x8808 */
220*4882a593Smuzhiyun uint32_t auto_cal_status; /* 0x880c */
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD BIT(31)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define EQOS_AUTO_CAL_CONFIG_START BIT(31)
226*4882a593Smuzhiyun #define EQOS_AUTO_CAL_CONFIG_ENABLE BIT(29)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define EQOS_AUTO_CAL_STATUS_ACTIVE BIT(31)
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Descriptors */
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define EQOS_DESCRIPTOR_WORDS 4
233*4882a593Smuzhiyun #define EQOS_DESCRIPTOR_SIZE (EQOS_DESCRIPTOR_WORDS * 4)
234*4882a593Smuzhiyun /* We assume ARCH_DMA_MINALIGN >= 16; 16 is the EQOS HW minimum */
235*4882a593Smuzhiyun #define EQOS_DESCRIPTOR_ALIGN ARCH_DMA_MINALIGN
236*4882a593Smuzhiyun #define EQOS_DESCRIPTORS_TX 4
237*4882a593Smuzhiyun #define EQOS_DESCRIPTORS_RX 4
238*4882a593Smuzhiyun #define EQOS_DESCRIPTORS_NUM (EQOS_DESCRIPTORS_TX + EQOS_DESCRIPTORS_RX)
239*4882a593Smuzhiyun #define EQOS_DESCRIPTORS_SIZE ALIGN(EQOS_DESCRIPTORS_NUM * \
240*4882a593Smuzhiyun EQOS_DESCRIPTOR_SIZE, ARCH_DMA_MINALIGN)
241*4882a593Smuzhiyun #define EQOS_BUFFER_ALIGN ARCH_DMA_MINALIGN
242*4882a593Smuzhiyun #define EQOS_MAX_PACKET_SIZE ALIGN(1568, ARCH_DMA_MINALIGN)
243*4882a593Smuzhiyun #define EQOS_RX_BUFFER_SIZE (EQOS_DESCRIPTORS_RX * EQOS_MAX_PACKET_SIZE)
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * Warn if the cache-line size is larger than the descriptor size. In such
247*4882a593Smuzhiyun * cases the driver will likely fail because the CPU needs to flush the cache
248*4882a593Smuzhiyun * when requeuing RX buffers, therefore descriptors written by the hardware
249*4882a593Smuzhiyun * may be discarded. Architectures with full IO coherence, such as x86, do not
250*4882a593Smuzhiyun * experience this issue, and hence are excluded from this condition.
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause
253*4882a593Smuzhiyun * the driver to allocate descriptors from a pool of non-cached memory.
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun #if EQOS_DESCRIPTOR_SIZE < ARCH_DMA_MINALIGN
256*4882a593Smuzhiyun #if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \
257*4882a593Smuzhiyun !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_X86)
258*4882a593Smuzhiyun #warning Cache line size is larger than descriptor size
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun struct eqos_desc {
263*4882a593Smuzhiyun u32 des0;
264*4882a593Smuzhiyun u32 des1;
265*4882a593Smuzhiyun u32 des2;
266*4882a593Smuzhiyun u32 des3;
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define EQOS_DESC3_OWN BIT(31)
270*4882a593Smuzhiyun #define EQOS_DESC3_FD BIT(29)
271*4882a593Smuzhiyun #define EQOS_DESC3_LD BIT(28)
272*4882a593Smuzhiyun #define EQOS_DESC3_BUF1V BIT(24)
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * TX and RX descriptors are 16 bytes. This causes problems with the cache
276*4882a593Smuzhiyun * maintenance on CPUs where the cache-line size exceeds the size of these
277*4882a593Smuzhiyun * descriptors. What will happen is that when the driver receives a packet
278*4882a593Smuzhiyun * it will be immediately requeued for the hardware to reuse. The CPU will
279*4882a593Smuzhiyun * therefore need to flush the cache-line containing the descriptor, which
280*4882a593Smuzhiyun * will cause all other descriptors in the same cache-line to be flushed
281*4882a593Smuzhiyun * along with it. If one of those descriptors had been written to by the
282*4882a593Smuzhiyun * device those changes (and the associated packet) will be lost.
283*4882a593Smuzhiyun *
284*4882a593Smuzhiyun * To work around this, we make use of non-cached memory if available. If
285*4882a593Smuzhiyun * descriptors are mapped uncached there's no need to manually flush them
286*4882a593Smuzhiyun * or invalidate them.
287*4882a593Smuzhiyun *
288*4882a593Smuzhiyun * Note that this only applies to descriptors. The packet data buffers do
289*4882a593Smuzhiyun * not have the same constraints since they are 1536 bytes large, so they
290*4882a593Smuzhiyun * are unlikely to share cache-lines.
291*4882a593Smuzhiyun */
eqos_alloc_descs(unsigned int num)292*4882a593Smuzhiyun static void *eqos_alloc_descs(unsigned int num)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun #ifdef CONFIG_SYS_NONCACHED_MEMORY
295*4882a593Smuzhiyun return (void *)noncached_alloc(EQOS_DESCRIPTORS_SIZE,
296*4882a593Smuzhiyun EQOS_DESCRIPTOR_ALIGN);
297*4882a593Smuzhiyun #else
298*4882a593Smuzhiyun return memalign(EQOS_DESCRIPTOR_ALIGN, EQOS_DESCRIPTORS_SIZE);
299*4882a593Smuzhiyun #endif
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
eqos_free_descs(void * descs)302*4882a593Smuzhiyun static void eqos_free_descs(void *descs)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun #ifdef CONFIG_SYS_NONCACHED_MEMORY
305*4882a593Smuzhiyun /* FIXME: noncached_alloc() has no opposite */
306*4882a593Smuzhiyun #else
307*4882a593Smuzhiyun free(descs);
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_inval_desc_tegra186(void * desc)312*4882a593Smuzhiyun static void eqos_inval_desc_tegra186(void *desc)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun #ifndef CONFIG_SYS_NONCACHED_MEMORY
315*4882a593Smuzhiyun unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
316*4882a593Smuzhiyun unsigned long end = ALIGN(start + EQOS_DESCRIPTOR_SIZE,
317*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun invalidate_dcache_range(start, end);
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun
eqos_inval_desc_generic(void * desc)324*4882a593Smuzhiyun static void eqos_inval_desc_generic(void *desc)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun #ifndef CONFIG_SYS_NONCACHED_MEMORY
327*4882a593Smuzhiyun unsigned long start = rounddown((unsigned long)desc, ARCH_DMA_MINALIGN);
328*4882a593Smuzhiyun unsigned long end = roundup((unsigned long)desc + EQOS_DESCRIPTOR_SIZE,
329*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun invalidate_dcache_range(start, end);
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_flush_desc_tegra186(void * desc)336*4882a593Smuzhiyun static void eqos_flush_desc_tegra186(void *desc)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun #ifndef CONFIG_SYS_NONCACHED_MEMORY
339*4882a593Smuzhiyun flush_cache((unsigned long)desc, EQOS_DESCRIPTOR_SIZE);
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun
eqos_flush_desc_generic(void * desc)344*4882a593Smuzhiyun static void eqos_flush_desc_generic(void *desc)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun #ifndef CONFIG_SYS_NONCACHED_MEMORY
347*4882a593Smuzhiyun unsigned long start = rounddown((unsigned long)desc, ARCH_DMA_MINALIGN);
348*4882a593Smuzhiyun unsigned long end = roundup((unsigned long)desc + EQOS_DESCRIPTOR_SIZE,
349*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun flush_dcache_range(start, end);
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_inval_buffer_tegra186(void * buf,size_t size)356*4882a593Smuzhiyun static void eqos_inval_buffer_tegra186(void *buf, size_t size)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1);
359*4882a593Smuzhiyun unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun invalidate_dcache_range(start, end);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun
eqos_inval_buffer_generic(void * buf,size_t size)365*4882a593Smuzhiyun static void eqos_inval_buffer_generic(void *buf, size_t size)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
368*4882a593Smuzhiyun unsigned long end = roundup((unsigned long)buf + size,
369*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun invalidate_dcache_range(start, end);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_flush_buffer_tegra186(void * buf,size_t size)375*4882a593Smuzhiyun static void eqos_flush_buffer_tegra186(void *buf, size_t size)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun flush_cache((unsigned long)buf, size);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun
eqos_flush_buffer_generic(void * buf,size_t size)381*4882a593Smuzhiyun static void eqos_flush_buffer_generic(void *buf, size_t size)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
384*4882a593Smuzhiyun unsigned long end = roundup((unsigned long)buf + size,
385*4882a593Smuzhiyun ARCH_DMA_MINALIGN);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun flush_dcache_range(start, end);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
eqos_mdio_wait_idle(struct eqos_priv * eqos)390*4882a593Smuzhiyun static int eqos_mdio_wait_idle(struct eqos_priv *eqos)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun return wait_for_bit_le32(&eqos->mac_regs->mdio_address,
393*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_GB, false,
394*4882a593Smuzhiyun 1000000, true);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
eqos_mdio_read(struct mii_dev * bus,int mdio_addr,int mdio_devad,int mdio_reg)397*4882a593Smuzhiyun static int eqos_mdio_read(struct mii_dev *bus, int mdio_addr, int mdio_devad,
398*4882a593Smuzhiyun int mdio_reg)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct eqos_priv *eqos = bus->priv;
401*4882a593Smuzhiyun u32 val;
402*4882a593Smuzhiyun int ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun debug("%s(dev=%p, addr=%x, reg=%d):\n", __func__, eqos->dev, mdio_addr,
405*4882a593Smuzhiyun mdio_reg);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = eqos_mdio_wait_idle(eqos);
408*4882a593Smuzhiyun if (ret) {
409*4882a593Smuzhiyun pr_err("MDIO not idle at entry");
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun val = readl(&eqos->mac_regs->mdio_address);
414*4882a593Smuzhiyun val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
415*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_C45E;
416*4882a593Smuzhiyun val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
417*4882a593Smuzhiyun (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
418*4882a593Smuzhiyun (eqos->config->config_mac_mdio <<
419*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
420*4882a593Smuzhiyun (EQOS_MAC_MDIO_ADDRESS_GOC_READ <<
421*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
422*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_GB;
423*4882a593Smuzhiyun writel(val, &eqos->mac_regs->mdio_address);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun udelay(eqos->config->mdio_wait);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun ret = eqos_mdio_wait_idle(eqos);
428*4882a593Smuzhiyun if (ret) {
429*4882a593Smuzhiyun pr_err("MDIO read didn't complete");
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun val = readl(&eqos->mac_regs->mdio_data);
434*4882a593Smuzhiyun val &= EQOS_MAC_MDIO_DATA_GD_MASK;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun debug("%s: val=%x\n", __func__, val);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return val;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
eqos_mdio_write(struct mii_dev * bus,int mdio_addr,int mdio_devad,int mdio_reg,u16 mdio_val)441*4882a593Smuzhiyun static int eqos_mdio_write(struct mii_dev *bus, int mdio_addr, int mdio_devad,
442*4882a593Smuzhiyun int mdio_reg, u16 mdio_val)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct eqos_priv *eqos = bus->priv;
445*4882a593Smuzhiyun u32 val;
446*4882a593Smuzhiyun int ret;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun debug("%s(dev=%p, addr=%x, reg=%d, val=%x):\n", __func__, eqos->dev,
449*4882a593Smuzhiyun mdio_addr, mdio_reg, mdio_val);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ret = eqos_mdio_wait_idle(eqos);
452*4882a593Smuzhiyun if (ret) {
453*4882a593Smuzhiyun pr_err("MDIO not idle at entry");
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun writel(mdio_val, &eqos->mac_regs->mdio_data);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun val = readl(&eqos->mac_regs->mdio_address);
460*4882a593Smuzhiyun val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
461*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_C45E;
462*4882a593Smuzhiyun val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
463*4882a593Smuzhiyun (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
464*4882a593Smuzhiyun (eqos->config->config_mac_mdio <<
465*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
466*4882a593Smuzhiyun (EQOS_MAC_MDIO_ADDRESS_GOC_WRITE <<
467*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
468*4882a593Smuzhiyun EQOS_MAC_MDIO_ADDRESS_GB;
469*4882a593Smuzhiyun writel(val, &eqos->mac_regs->mdio_address);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun udelay(eqos->config->mdio_wait);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ret = eqos_mdio_wait_idle(eqos);
474*4882a593Smuzhiyun if (ret) {
475*4882a593Smuzhiyun pr_err("MDIO read didn't complete");
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_start_clks_tegra186(struct udevice * dev)483*4882a593Smuzhiyun static int eqos_start_clks_tegra186(struct udevice *dev)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun #ifdef CONFIG_CLK
486*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
487*4882a593Smuzhiyun int ret;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_slave_bus);
492*4882a593Smuzhiyun if (ret < 0) {
493*4882a593Smuzhiyun pr_err("clk_enable(clk_slave_bus) failed: %d", ret);
494*4882a593Smuzhiyun goto err;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_master_bus);
498*4882a593Smuzhiyun if (ret < 0) {
499*4882a593Smuzhiyun pr_err("clk_enable(clk_master_bus) failed: %d", ret);
500*4882a593Smuzhiyun goto err_disable_clk_slave_bus;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_rx);
504*4882a593Smuzhiyun if (ret < 0) {
505*4882a593Smuzhiyun pr_err("clk_enable(clk_rx) failed: %d", ret);
506*4882a593Smuzhiyun goto err_disable_clk_master_bus;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_ptp_ref);
510*4882a593Smuzhiyun if (ret < 0) {
511*4882a593Smuzhiyun pr_err("clk_enable(clk_ptp_ref) failed: %d", ret);
512*4882a593Smuzhiyun goto err_disable_clk_rx;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun ret = clk_set_rate(&eqos->clk_ptp_ref, 125 * 1000 * 1000);
516*4882a593Smuzhiyun if (ret < 0) {
517*4882a593Smuzhiyun pr_err("clk_set_rate(clk_ptp_ref) failed: %d", ret);
518*4882a593Smuzhiyun goto err_disable_clk_ptp_ref;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_tx);
522*4882a593Smuzhiyun if (ret < 0) {
523*4882a593Smuzhiyun pr_err("clk_enable(clk_tx) failed: %d", ret);
524*4882a593Smuzhiyun goto err_disable_clk_ptp_ref;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun debug("%s: OK\n", __func__);
529*4882a593Smuzhiyun return 0;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun #ifdef CONFIG_CLK
532*4882a593Smuzhiyun err_disable_clk_ptp_ref:
533*4882a593Smuzhiyun clk_disable(&eqos->clk_ptp_ref);
534*4882a593Smuzhiyun err_disable_clk_rx:
535*4882a593Smuzhiyun clk_disable(&eqos->clk_rx);
536*4882a593Smuzhiyun err_disable_clk_master_bus:
537*4882a593Smuzhiyun clk_disable(&eqos->clk_master_bus);
538*4882a593Smuzhiyun err_disable_clk_slave_bus:
539*4882a593Smuzhiyun clk_disable(&eqos->clk_slave_bus);
540*4882a593Smuzhiyun err:
541*4882a593Smuzhiyun debug("%s: FAILED: %d\n", __func__, ret);
542*4882a593Smuzhiyun return ret;
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
eqos_start_clks_stm32(struct udevice * dev)546*4882a593Smuzhiyun static int eqos_start_clks_stm32(struct udevice *dev)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun #ifdef CONFIG_CLK
549*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
550*4882a593Smuzhiyun int ret;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_master_bus);
555*4882a593Smuzhiyun if (ret < 0) {
556*4882a593Smuzhiyun pr_err("clk_enable(clk_master_bus) failed: %d", ret);
557*4882a593Smuzhiyun goto err;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (clk_valid(&eqos->clk_rx)) {
561*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_rx);
562*4882a593Smuzhiyun if (ret < 0) {
563*4882a593Smuzhiyun pr_err("clk_enable(clk_rx) failed: %d", ret);
564*4882a593Smuzhiyun goto err_disable_clk_master_bus;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (clk_valid(&eqos->clk_tx)) {
569*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_tx);
570*4882a593Smuzhiyun if (ret < 0) {
571*4882a593Smuzhiyun pr_err("clk_enable(clk_tx) failed: %d", ret);
572*4882a593Smuzhiyun goto err_disable_clk_rx;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun if (clk_valid(&eqos->clk_ck)) {
577*4882a593Smuzhiyun ret = clk_enable(&eqos->clk_ck);
578*4882a593Smuzhiyun if (ret < 0) {
579*4882a593Smuzhiyun pr_err("clk_enable(clk_ck) failed: %d", ret);
580*4882a593Smuzhiyun goto err_disable_clk_tx;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun #endif
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun debug("%s: OK\n", __func__);
586*4882a593Smuzhiyun return 0;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #ifdef CONFIG_CLK
589*4882a593Smuzhiyun err_disable_clk_tx:
590*4882a593Smuzhiyun if (clk_valid(&eqos->clk_tx))
591*4882a593Smuzhiyun clk_disable(&eqos->clk_tx);
592*4882a593Smuzhiyun err_disable_clk_rx:
593*4882a593Smuzhiyun if (clk_valid(&eqos->clk_rx))
594*4882a593Smuzhiyun clk_disable(&eqos->clk_rx);
595*4882a593Smuzhiyun err_disable_clk_master_bus:
596*4882a593Smuzhiyun clk_disable(&eqos->clk_master_bus);
597*4882a593Smuzhiyun err:
598*4882a593Smuzhiyun debug("%s: FAILED: %d\n", __func__, ret);
599*4882a593Smuzhiyun return ret;
600*4882a593Smuzhiyun #endif
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
eqos_start_clks_imx(struct udevice * dev)603*4882a593Smuzhiyun static int eqos_start_clks_imx(struct udevice *dev)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
eqos_stop_clks_tegra186(struct udevice * dev)608*4882a593Smuzhiyun static void eqos_stop_clks_tegra186(struct udevice *dev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun #ifdef CONFIG_CLK
611*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun clk_disable(&eqos->clk_tx);
616*4882a593Smuzhiyun clk_disable(&eqos->clk_ptp_ref);
617*4882a593Smuzhiyun clk_disable(&eqos->clk_rx);
618*4882a593Smuzhiyun clk_disable(&eqos->clk_master_bus);
619*4882a593Smuzhiyun clk_disable(&eqos->clk_slave_bus);
620*4882a593Smuzhiyun #endif
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun debug("%s: OK\n", __func__);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
eqos_stop_clks_stm32(struct udevice * dev)625*4882a593Smuzhiyun static void eqos_stop_clks_stm32(struct udevice *dev)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun #ifdef CONFIG_CLK
628*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (clk_valid(&eqos->clk_tx))
633*4882a593Smuzhiyun clk_disable(&eqos->clk_tx);
634*4882a593Smuzhiyun if (clk_valid(&eqos->clk_rx))
635*4882a593Smuzhiyun clk_disable(&eqos->clk_rx);
636*4882a593Smuzhiyun clk_disable(&eqos->clk_master_bus);
637*4882a593Smuzhiyun if (clk_valid(&eqos->clk_ck))
638*4882a593Smuzhiyun clk_disable(&eqos->clk_ck);
639*4882a593Smuzhiyun #endif
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun debug("%s: OK\n", __func__);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
eqos_stop_clks_imx(struct udevice * dev)644*4882a593Smuzhiyun static void eqos_stop_clks_imx(struct udevice *dev)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun /* empty */
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
eqos_start_resets_tegra186(struct udevice * dev)649*4882a593Smuzhiyun static int eqos_start_resets_tegra186(struct udevice *dev)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
652*4882a593Smuzhiyun int ret;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
657*4882a593Smuzhiyun if (ret < 0) {
658*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d", ret);
659*4882a593Smuzhiyun return ret;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun udelay(2);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
665*4882a593Smuzhiyun if (ret < 0) {
666*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d", ret);
667*4882a593Smuzhiyun return ret;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ret = reset_assert(&eqos->reset_ctl);
671*4882a593Smuzhiyun if (ret < 0) {
672*4882a593Smuzhiyun pr_err("reset_assert() failed: %d", ret);
673*4882a593Smuzhiyun return ret;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun udelay(2);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun ret = reset_deassert(&eqos->reset_ctl);
679*4882a593Smuzhiyun if (ret < 0) {
680*4882a593Smuzhiyun pr_err("reset_deassert() failed: %d", ret);
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun debug("%s: OK\n", __func__);
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun #endif
688*4882a593Smuzhiyun
eqos_start_resets_stm32(struct udevice * dev)689*4882a593Smuzhiyun static int eqos_start_resets_stm32(struct udevice *dev)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
692*4882a593Smuzhiyun int ret;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
695*4882a593Smuzhiyun if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
696*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
697*4882a593Smuzhiyun if (ret < 0) {
698*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d",
699*4882a593Smuzhiyun ret);
700*4882a593Smuzhiyun return ret;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun udelay(eqos->reset_delays[0]);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
706*4882a593Smuzhiyun if (ret < 0) {
707*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d",
708*4882a593Smuzhiyun ret);
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun udelay(eqos->reset_delays[1]);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
715*4882a593Smuzhiyun if (ret < 0) {
716*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d",
717*4882a593Smuzhiyun ret);
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun udelay(eqos->reset_delays[2]);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun debug("%s: OK\n", __func__);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun return 0;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_start_resets_imx(struct udevice * dev)729*4882a593Smuzhiyun static int eqos_start_resets_imx(struct udevice *dev)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun return 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
eqos_stop_resets_tegra186(struct udevice * dev)734*4882a593Smuzhiyun static int eqos_stop_resets_tegra186(struct udevice *dev)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun reset_assert(&eqos->reset_ctl);
739*4882a593Smuzhiyun dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun #endif
744*4882a593Smuzhiyun
eqos_stop_resets_stm32(struct udevice * dev)745*4882a593Smuzhiyun static int eqos_stop_resets_stm32(struct udevice *dev)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
748*4882a593Smuzhiyun int ret;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
751*4882a593Smuzhiyun ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
752*4882a593Smuzhiyun if (ret < 0) {
753*4882a593Smuzhiyun pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d",
754*4882a593Smuzhiyun ret);
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_stop_resets_imx(struct udevice * dev)763*4882a593Smuzhiyun static int eqos_stop_resets_imx(struct udevice *dev)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
eqos_calibrate_pads_tegra186(struct udevice * dev)768*4882a593Smuzhiyun static int eqos_calibrate_pads_tegra186(struct udevice *dev)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
771*4882a593Smuzhiyun int ret;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun setbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
776*4882a593Smuzhiyun EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun udelay(1);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun setbits_le32(&eqos->tegra186_regs->auto_cal_config,
781*4882a593Smuzhiyun EQOS_AUTO_CAL_CONFIG_START | EQOS_AUTO_CAL_CONFIG_ENABLE);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
784*4882a593Smuzhiyun EQOS_AUTO_CAL_STATUS_ACTIVE, true, 10, false);
785*4882a593Smuzhiyun if (ret) {
786*4882a593Smuzhiyun pr_err("calibrate didn't start");
787*4882a593Smuzhiyun goto failed;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
791*4882a593Smuzhiyun EQOS_AUTO_CAL_STATUS_ACTIVE, false, 10, false);
792*4882a593Smuzhiyun if (ret) {
793*4882a593Smuzhiyun pr_err("calibrate didn't finish");
794*4882a593Smuzhiyun goto failed;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun ret = 0;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun failed:
800*4882a593Smuzhiyun clrbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
801*4882a593Smuzhiyun EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun debug("%s: returns %d\n", __func__, ret);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return ret;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
eqos_disable_calibration_tegra186(struct udevice * dev)808*4882a593Smuzhiyun static int eqos_disable_calibration_tegra186(struct udevice *dev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun clrbits_le32(&eqos->tegra186_regs->auto_cal_config,
815*4882a593Smuzhiyun EQOS_AUTO_CAL_CONFIG_ENABLE);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
eqos_get_tick_clk_rate_tegra186(struct udevice * dev)820*4882a593Smuzhiyun static ulong eqos_get_tick_clk_rate_tegra186(struct udevice *dev)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun #ifdef CONFIG_CLK
823*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return clk_get_rate(&eqos->clk_slave_bus);
826*4882a593Smuzhiyun #else
827*4882a593Smuzhiyun return 0;
828*4882a593Smuzhiyun #endif
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun
eqos_get_tick_clk_rate_stm32(struct udevice * dev)832*4882a593Smuzhiyun static ulong eqos_get_tick_clk_rate_stm32(struct udevice *dev)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun #ifdef CONFIG_CLK
835*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return clk_get_rate(&eqos->clk_master_bus);
838*4882a593Smuzhiyun #else
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun #endif
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
imx_get_eqos_csr_clk(void)844*4882a593Smuzhiyun __weak u32 imx_get_eqos_csr_clk(void)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun return 100 * 1000000;
847*4882a593Smuzhiyun }
imx_eqos_txclk_set_rate(unsigned long rate)848*4882a593Smuzhiyun __weak int imx_eqos_txclk_set_rate(unsigned long rate)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
eqos_get_tick_clk_rate_imx(struct udevice * dev)853*4882a593Smuzhiyun static ulong eqos_get_tick_clk_rate_imx(struct udevice *dev)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun return imx_get_eqos_csr_clk();
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun #endif
858*4882a593Smuzhiyun
eqos_calibrate_pads_stm32(struct udevice * dev)859*4882a593Smuzhiyun static int eqos_calibrate_pads_stm32(struct udevice *dev)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_calibrate_pads_imx(struct udevice * dev)865*4882a593Smuzhiyun static int eqos_calibrate_pads_imx(struct udevice *dev)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun #endif
870*4882a593Smuzhiyun
eqos_disable_calibration_stm32(struct udevice * dev)871*4882a593Smuzhiyun static int eqos_disable_calibration_stm32(struct udevice *dev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun return 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_disable_calibration_imx(struct udevice * dev)877*4882a593Smuzhiyun static int eqos_disable_calibration_imx(struct udevice *dev)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun #endif
882*4882a593Smuzhiyun
eqos_set_full_duplex(struct udevice * dev)883*4882a593Smuzhiyun static int eqos_set_full_duplex(struct udevice *dev)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
eqos_set_half_duplex(struct udevice * dev)894*4882a593Smuzhiyun static int eqos_set_half_duplex(struct udevice *dev)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun clrbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* WAR: Flush TX queue when switching to half-duplex */
903*4882a593Smuzhiyun setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
904*4882a593Smuzhiyun EQOS_MTL_TXQ0_OPERATION_MODE_FTQ);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return 0;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
eqos_set_gmii_speed(struct udevice * dev)909*4882a593Smuzhiyun static int eqos_set_gmii_speed(struct udevice *dev)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun clrbits_le32(&eqos->mac_regs->configuration,
916*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun return 0;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
eqos_set_mii_speed_100(struct udevice * dev)921*4882a593Smuzhiyun static int eqos_set_mii_speed_100(struct udevice *dev)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->configuration,
928*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
eqos_set_mii_speed_10(struct udevice * dev)933*4882a593Smuzhiyun static int eqos_set_mii_speed_10(struct udevice *dev)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun clrsetbits_le32(&eqos->mac_regs->configuration,
940*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_FES, EQOS_MAC_CONFIGURATION_PS);
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_set_tx_clk_speed_tegra186(struct udevice * dev)946*4882a593Smuzhiyun static int eqos_set_tx_clk_speed_tegra186(struct udevice *dev)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun #ifdef CONFIG_CLK
949*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
950*4882a593Smuzhiyun ulong rate;
951*4882a593Smuzhiyun int ret;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun switch (eqos->phy->speed) {
956*4882a593Smuzhiyun case SPEED_1000:
957*4882a593Smuzhiyun rate = 125 * 1000 * 1000;
958*4882a593Smuzhiyun break;
959*4882a593Smuzhiyun case SPEED_100:
960*4882a593Smuzhiyun rate = 25 * 1000 * 1000;
961*4882a593Smuzhiyun break;
962*4882a593Smuzhiyun case SPEED_10:
963*4882a593Smuzhiyun rate = 2.5 * 1000 * 1000;
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun default:
966*4882a593Smuzhiyun pr_err("invalid speed %d", eqos->phy->speed);
967*4882a593Smuzhiyun return -EINVAL;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun ret = clk_set_rate(&eqos->clk_tx, rate);
971*4882a593Smuzhiyun if (ret < 0) {
972*4882a593Smuzhiyun pr_err("clk_set_rate(tx_clk, %lu) failed: %d", rate, ret);
973*4882a593Smuzhiyun return ret;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun #endif
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun #endif
980*4882a593Smuzhiyun
eqos_set_tx_clk_speed_stm32(struct udevice * dev)981*4882a593Smuzhiyun static int eqos_set_tx_clk_speed_stm32(struct udevice *dev)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun return 0;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_set_tx_clk_speed_imx(struct udevice * dev)987*4882a593Smuzhiyun static int eqos_set_tx_clk_speed_imx(struct udevice *dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
990*4882a593Smuzhiyun ulong rate;
991*4882a593Smuzhiyun int ret;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun switch (eqos->phy->speed) {
996*4882a593Smuzhiyun case SPEED_1000:
997*4882a593Smuzhiyun rate = 125 * 1000 * 1000;
998*4882a593Smuzhiyun break;
999*4882a593Smuzhiyun case SPEED_100:
1000*4882a593Smuzhiyun rate = 25 * 1000 * 1000;
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun case SPEED_10:
1003*4882a593Smuzhiyun rate = 2.5 * 1000 * 1000;
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun default:
1006*4882a593Smuzhiyun pr_err("invalid speed %d", eqos->phy->speed);
1007*4882a593Smuzhiyun return -EINVAL;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun ret = imx_eqos_txclk_set_rate(rate);
1011*4882a593Smuzhiyun if (ret < 0) {
1012*4882a593Smuzhiyun pr_err("imx (tx_clk, %lu) failed: %d", rate, ret);
1013*4882a593Smuzhiyun return ret;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun return 0;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun #endif
1019*4882a593Smuzhiyun
eqos_adjust_link(struct udevice * dev)1020*4882a593Smuzhiyun static int eqos_adjust_link(struct udevice *dev)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1023*4882a593Smuzhiyun int ret;
1024*4882a593Smuzhiyun bool en_calibration;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (eqos->phy->duplex)
1029*4882a593Smuzhiyun ret = eqos_set_full_duplex(dev);
1030*4882a593Smuzhiyun else
1031*4882a593Smuzhiyun ret = eqos_set_half_duplex(dev);
1032*4882a593Smuzhiyun if (ret < 0) {
1033*4882a593Smuzhiyun pr_err("eqos_set_*_duplex() failed: %d", ret);
1034*4882a593Smuzhiyun return ret;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun switch (eqos->phy->speed) {
1038*4882a593Smuzhiyun case SPEED_1000:
1039*4882a593Smuzhiyun en_calibration = true;
1040*4882a593Smuzhiyun ret = eqos_set_gmii_speed(dev);
1041*4882a593Smuzhiyun break;
1042*4882a593Smuzhiyun case SPEED_100:
1043*4882a593Smuzhiyun en_calibration = true;
1044*4882a593Smuzhiyun ret = eqos_set_mii_speed_100(dev);
1045*4882a593Smuzhiyun break;
1046*4882a593Smuzhiyun case SPEED_10:
1047*4882a593Smuzhiyun en_calibration = false;
1048*4882a593Smuzhiyun ret = eqos_set_mii_speed_10(dev);
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun default:
1051*4882a593Smuzhiyun pr_err("invalid speed %d", eqos->phy->speed);
1052*4882a593Smuzhiyun return -EINVAL;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun if (ret < 0) {
1055*4882a593Smuzhiyun pr_err("eqos_set_*mii_speed*() failed: %d", ret);
1056*4882a593Smuzhiyun return ret;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (en_calibration) {
1060*4882a593Smuzhiyun ret = eqos->config->ops->eqos_calibrate_pads(dev);
1061*4882a593Smuzhiyun if (ret < 0) {
1062*4882a593Smuzhiyun pr_err("eqos_calibrate_pads() failed: %d",
1063*4882a593Smuzhiyun ret);
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun } else {
1067*4882a593Smuzhiyun ret = eqos->config->ops->eqos_disable_calibration(dev);
1068*4882a593Smuzhiyun if (ret < 0) {
1069*4882a593Smuzhiyun pr_err("eqos_disable_calibration() failed: %d",
1070*4882a593Smuzhiyun ret);
1071*4882a593Smuzhiyun return ret;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun ret = eqos->config->ops->eqos_set_tx_clk_speed(dev);
1075*4882a593Smuzhiyun if (ret < 0) {
1076*4882a593Smuzhiyun pr_err("eqos_set_tx_clk_speed() failed: %d", ret);
1077*4882a593Smuzhiyun return ret;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
eqos_write_hwaddr(struct udevice * dev)1083*4882a593Smuzhiyun int eqos_write_hwaddr(struct udevice *dev)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct eth_pdata *plat = dev_get_platdata(dev);
1086*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1087*4882a593Smuzhiyun uint32_t val;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun /*
1090*4882a593Smuzhiyun * This function may be called before start() or after stop(). At that
1091*4882a593Smuzhiyun * time, on at least some configurations of the EQoS HW, all clocks to
1092*4882a593Smuzhiyun * the EQoS HW block will be stopped, and a reset signal applied. If
1093*4882a593Smuzhiyun * any register access is attempted in this state, bus timeouts or CPU
1094*4882a593Smuzhiyun * hangs may occur. This check prevents that.
1095*4882a593Smuzhiyun *
1096*4882a593Smuzhiyun * A simple solution to this problem would be to not implement
1097*4882a593Smuzhiyun * write_hwaddr(), since start() always writes the MAC address into HW
1098*4882a593Smuzhiyun * anyway. However, it is desirable to implement write_hwaddr() to
1099*4882a593Smuzhiyun * support the case of SW that runs subsequent to U-Boot which expects
1100*4882a593Smuzhiyun * the MAC address to already be programmed into the EQoS registers,
1101*4882a593Smuzhiyun * which must happen irrespective of whether the U-Boot user (or
1102*4882a593Smuzhiyun * scripts) actually made use of the EQoS device, and hence
1103*4882a593Smuzhiyun * irrespective of whether start() was ever called.
1104*4882a593Smuzhiyun *
1105*4882a593Smuzhiyun * Note that this requirement by subsequent SW is not valid for
1106*4882a593Smuzhiyun * Tegra186, and is likely not valid for any non-PCI instantiation of
1107*4882a593Smuzhiyun * the EQoS HW block. This function is implemented solely as
1108*4882a593Smuzhiyun * future-proofing with the expectation the driver will eventually be
1109*4882a593Smuzhiyun * ported to some system where the expectation above is true.
1110*4882a593Smuzhiyun */
1111*4882a593Smuzhiyun if (!eqos->config->reg_access_always_ok && !eqos->reg_access_ok)
1112*4882a593Smuzhiyun return 0;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* Update the MAC address */
1115*4882a593Smuzhiyun val = (plat->enetaddr[5] << 8) |
1116*4882a593Smuzhiyun (plat->enetaddr[4]);
1117*4882a593Smuzhiyun writel(val, &eqos->mac_regs->address0_high);
1118*4882a593Smuzhiyun val = (plat->enetaddr[3] << 24) |
1119*4882a593Smuzhiyun (plat->enetaddr[2] << 16) |
1120*4882a593Smuzhiyun (plat->enetaddr[1] << 8) |
1121*4882a593Smuzhiyun (plat->enetaddr[0]);
1122*4882a593Smuzhiyun writel(val, &eqos->mac_regs->address0_low);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_read_rom_hwaddr(struct udevice * dev)1128*4882a593Smuzhiyun static int eqos_read_rom_hwaddr(struct udevice *dev)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun #ifdef CONFIG_ARCH_IMX8M
1133*4882a593Smuzhiyun imx_get_mac_from_fuse(dev->req_seq, pdata->enetaddr);
1134*4882a593Smuzhiyun #endif
1135*4882a593Smuzhiyun return !is_valid_ethaddr(pdata->enetaddr);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun #endif
1138*4882a593Smuzhiyun
eqos_init(struct udevice * dev)1139*4882a593Smuzhiyun int eqos_init(struct udevice *dev)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1142*4882a593Smuzhiyun int ret = 0, limit = 10;
1143*4882a593Smuzhiyun ulong rate;
1144*4882a593Smuzhiyun u32 val;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun if (eqos->config->ops->eqos_start_clks) {
1149*4882a593Smuzhiyun ret = eqos->config->ops->eqos_start_clks(dev);
1150*4882a593Smuzhiyun if (ret < 0) {
1151*4882a593Smuzhiyun pr_err("eqos_start_clks() failed: %d", ret);
1152*4882a593Smuzhiyun goto err;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun if (!eqos->mii_reseted) {
1157*4882a593Smuzhiyun ret = eqos->config->ops->eqos_start_resets(dev);
1158*4882a593Smuzhiyun if (ret < 0) {
1159*4882a593Smuzhiyun pr_err("eqos_start_resets() failed: %d", ret);
1160*4882a593Smuzhiyun goto err_stop_clks;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun eqos->mii_reseted = true;
1164*4882a593Smuzhiyun udelay(10);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun eqos->reg_access_ok = true;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /* DMA SW reset */
1170*4882a593Smuzhiyun val = readl(&eqos->dma_regs->mode);
1171*4882a593Smuzhiyun val |= EQOS_DMA_MODE_SWR;
1172*4882a593Smuzhiyun writel(val, &eqos->dma_regs->mode);
1173*4882a593Smuzhiyun while (limit--) {
1174*4882a593Smuzhiyun if (!(readl(&eqos->dma_regs->mode) & EQOS_DMA_MODE_SWR))
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun mdelay(10);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (limit < 0) {
1180*4882a593Smuzhiyun pr_err("EQOS_DMA_MODE_SWR stuck");
1181*4882a593Smuzhiyun ret = -EAGAIN;
1182*4882a593Smuzhiyun goto err_stop_resets;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun ret = eqos->config->ops->eqos_calibrate_pads(dev);
1186*4882a593Smuzhiyun if (ret < 0) {
1187*4882a593Smuzhiyun pr_err("eqos_calibrate_pads() failed: %d", ret);
1188*4882a593Smuzhiyun goto err_stop_resets;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun rate = eqos->config->ops->eqos_get_tick_clk_rate(dev);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun val = (rate / 1000000) - 1;
1193*4882a593Smuzhiyun writel(val, &eqos->mac_regs->us_tic_counter);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun /*
1196*4882a593Smuzhiyun * if PHY was already connected and configured,
1197*4882a593Smuzhiyun * don't need to reconnect/reconfigure again
1198*4882a593Smuzhiyun */
1199*4882a593Smuzhiyun if (!eqos->phy) {
1200*4882a593Smuzhiyun int addr = -1;
1201*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH_PHY
1202*4882a593Smuzhiyun addr = eth_phy_get_addr(dev);
1203*4882a593Smuzhiyun #endif
1204*4882a593Smuzhiyun #ifdef DWC_NET_PHYADDR
1205*4882a593Smuzhiyun addr = DWC_NET_PHYADDR;
1206*4882a593Smuzhiyun #endif
1207*4882a593Smuzhiyun eqos->phy = phy_connect(eqos->mii, addr, dev,
1208*4882a593Smuzhiyun eqos->config->ops->eqos_get_interface(dev));
1209*4882a593Smuzhiyun if (!eqos->phy) {
1210*4882a593Smuzhiyun pr_err("phy_connect() failed");
1211*4882a593Smuzhiyun ret = -ENODEV;
1212*4882a593Smuzhiyun goto err_stop_resets;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (eqos->max_speed) {
1216*4882a593Smuzhiyun ret = phy_set_supported(eqos->phy, eqos->max_speed);
1217*4882a593Smuzhiyun if (ret) {
1218*4882a593Smuzhiyun pr_err("phy_set_supported() failed: %d", ret);
1219*4882a593Smuzhiyun goto err_shutdown_phy;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun ret = phy_config(eqos->phy);
1224*4882a593Smuzhiyun if (ret < 0) {
1225*4882a593Smuzhiyun pr_err("phy_config() failed: %d", ret);
1226*4882a593Smuzhiyun goto err_shutdown_phy;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun ret = phy_startup(eqos->phy);
1231*4882a593Smuzhiyun if (ret < 0) {
1232*4882a593Smuzhiyun pr_err("phy_startup() failed: %d", ret);
1233*4882a593Smuzhiyun goto err_shutdown_phy;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (!eqos->phy->link) {
1237*4882a593Smuzhiyun pr_err("No link");
1238*4882a593Smuzhiyun ret = -EINVAL;
1239*4882a593Smuzhiyun goto err_shutdown_phy;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = eqos_adjust_link(dev);
1243*4882a593Smuzhiyun if (ret < 0) {
1244*4882a593Smuzhiyun pr_err("eqos_adjust_link() failed: %d", ret);
1245*4882a593Smuzhiyun goto err_shutdown_phy;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1249*4882a593Smuzhiyun return 0;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun err_shutdown_phy:
1252*4882a593Smuzhiyun phy_shutdown(eqos->phy);
1253*4882a593Smuzhiyun err_stop_resets:
1254*4882a593Smuzhiyun eqos->config->ops->eqos_stop_resets(dev);
1255*4882a593Smuzhiyun eqos->mii_reseted = false;
1256*4882a593Smuzhiyun err_stop_clks:
1257*4882a593Smuzhiyun if (eqos->config->ops->eqos_stop_clks)
1258*4882a593Smuzhiyun eqos->config->ops->eqos_stop_clks(dev);
1259*4882a593Smuzhiyun err:
1260*4882a593Smuzhiyun pr_err("FAILED: %d", ret);
1261*4882a593Smuzhiyun return ret;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
eqos_enable(struct udevice * dev)1264*4882a593Smuzhiyun void eqos_enable(struct udevice *dev)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1267*4882a593Smuzhiyun u32 val, tx_fifo_sz, rx_fifo_sz, tqs, rqs, pbl;
1268*4882a593Smuzhiyun ulong last_rx_desc;
1269*4882a593Smuzhiyun int i;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun eqos->tx_desc_idx = 0;
1272*4882a593Smuzhiyun eqos->rx_desc_idx = 0;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun /* Configure MTL */
1275*4882a593Smuzhiyun writel(0x60, &eqos->mtl_regs->txq0_quantum_weight - 0x100);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /* Enable Store and Forward mode for TX */
1278*4882a593Smuzhiyun /* Program Tx operating mode */
1279*4882a593Smuzhiyun setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
1280*4882a593Smuzhiyun EQOS_MTL_TXQ0_OPERATION_MODE_TSF |
1281*4882a593Smuzhiyun (EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED <<
1282*4882a593Smuzhiyun EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT));
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Transmit Queue weight */
1285*4882a593Smuzhiyun writel(0x10, &eqos->mtl_regs->txq0_quantum_weight);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Enable Store and Forward mode for RX, since no jumbo frame */
1288*4882a593Smuzhiyun setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1289*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RSF |
1290*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_FEP |
1291*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_FUP);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* Transmit/Receive queue fifo size; use all RAM for 1 queue */
1294*4882a593Smuzhiyun val = readl(&eqos->mac_regs->hw_feature1);
1295*4882a593Smuzhiyun tx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT) &
1296*4882a593Smuzhiyun EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK;
1297*4882a593Smuzhiyun rx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT) &
1298*4882a593Smuzhiyun EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /*
1301*4882a593Smuzhiyun * r/tx_fifo_sz is encoded as log2(n / 128). Undo that by shifting.
1302*4882a593Smuzhiyun * r/tqs is encoded as (n / 256) - 1.
1303*4882a593Smuzhiyun */
1304*4882a593Smuzhiyun tqs = (128 << tx_fifo_sz) / 256 - 1;
1305*4882a593Smuzhiyun rqs = (128 << rx_fifo_sz) / 256 - 1;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun clrsetbits_le32(&eqos->mtl_regs->txq0_operation_mode,
1308*4882a593Smuzhiyun EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK <<
1309*4882a593Smuzhiyun EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT,
1310*4882a593Smuzhiyun tqs << EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT);
1311*4882a593Smuzhiyun clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1312*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK <<
1313*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT,
1314*4882a593Smuzhiyun rqs << EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun /* Flow control used only if each channel gets 4KB or more FIFO */
1317*4882a593Smuzhiyun if (rqs >= ((4096 / 256) - 1)) {
1318*4882a593Smuzhiyun u32 rfd, rfa;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1321*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_EHFC);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun /*
1324*4882a593Smuzhiyun * Set Threshold for Activating Flow Contol space for min 2
1325*4882a593Smuzhiyun * frames ie, (1500 * 1) = 1500 bytes.
1326*4882a593Smuzhiyun *
1327*4882a593Smuzhiyun * Set Threshold for Deactivating Flow Contol for space of
1328*4882a593Smuzhiyun * min 1 frame (frame size 1500bytes) in receive fifo
1329*4882a593Smuzhiyun */
1330*4882a593Smuzhiyun if (rqs == ((4096 / 256) - 1)) {
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * This violates the above formula because of FIFO size
1333*4882a593Smuzhiyun * limit therefore overflow may occur inspite of this.
1334*4882a593Smuzhiyun */
1335*4882a593Smuzhiyun rfd = 0x3; /* Full-3K */
1336*4882a593Smuzhiyun rfa = 0x1; /* Full-1.5K */
1337*4882a593Smuzhiyun } else if (rqs == ((8192 / 256) - 1)) {
1338*4882a593Smuzhiyun rfd = 0x6; /* Full-4K */
1339*4882a593Smuzhiyun rfa = 0xa; /* Full-6K */
1340*4882a593Smuzhiyun } else if (rqs == ((16384 / 256) - 1)) {
1341*4882a593Smuzhiyun rfd = 0x6; /* Full-4K */
1342*4882a593Smuzhiyun rfa = 0x12; /* Full-10K */
1343*4882a593Smuzhiyun } else {
1344*4882a593Smuzhiyun rfd = 0x6; /* Full-4K */
1345*4882a593Smuzhiyun rfa = 0x1E; /* Full-16K */
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
1349*4882a593Smuzhiyun (EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK <<
1350*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
1351*4882a593Smuzhiyun (EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK <<
1352*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT),
1353*4882a593Smuzhiyun (rfd <<
1354*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
1355*4882a593Smuzhiyun (rfa <<
1356*4882a593Smuzhiyun EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT));
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /* Configure MAC */
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
1362*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
1363*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
1364*4882a593Smuzhiyun eqos->config->config_mac <<
1365*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
1368*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
1369*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
1370*4882a593Smuzhiyun 0x2 <<
1371*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* Multicast and Broadcast Queue Enable */
1374*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->unused_0a4,
1375*4882a593Smuzhiyun 0x00100000);
1376*4882a593Smuzhiyun /* enable promise mode */
1377*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->unused_004[1],
1378*4882a593Smuzhiyun 0x1);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* Set TX flow control parameters */
1381*4882a593Smuzhiyun /* Set Pause Time */
1382*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
1383*4882a593Smuzhiyun 0xffff << EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT);
1384*4882a593Smuzhiyun /* Assign priority for TX flow control */
1385*4882a593Smuzhiyun clrbits_le32(&eqos->mac_regs->txq_prty_map0,
1386*4882a593Smuzhiyun EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK <<
1387*4882a593Smuzhiyun EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT);
1388*4882a593Smuzhiyun /* Assign priority for RX flow control */
1389*4882a593Smuzhiyun clrbits_le32(&eqos->mac_regs->rxq_ctrl2,
1390*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK <<
1391*4882a593Smuzhiyun EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT);
1392*4882a593Smuzhiyun /* Enable flow control */
1393*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
1394*4882a593Smuzhiyun EQOS_MAC_Q0_TX_FLOW_CTRL_TFE);
1395*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->rx_flow_ctrl,
1396*4882a593Smuzhiyun EQOS_MAC_RX_FLOW_CTRL_RFE);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun clrsetbits_le32(&eqos->mac_regs->configuration,
1399*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_GPSLCE |
1400*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_WD |
1401*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_JD |
1402*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_JE,
1403*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_CST |
1404*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_ACS);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun eqos_write_hwaddr(dev);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /* Configure DMA */
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* Enable OSP mode */
1411*4882a593Smuzhiyun setbits_le32(&eqos->dma_regs->ch0_tx_control,
1412*4882a593Smuzhiyun EQOS_DMA_CH0_TX_CONTROL_OSP);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* RX buffer size. Must be a multiple of bus width */
1415*4882a593Smuzhiyun clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1416*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK <<
1417*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT,
1418*4882a593Smuzhiyun EQOS_MAX_PACKET_SIZE <<
1419*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun setbits_le32(&eqos->dma_regs->ch0_control,
1422*4882a593Smuzhiyun EQOS_DMA_CH0_CONTROL_PBLX8);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun /*
1425*4882a593Smuzhiyun * Burst length must be < 1/2 FIFO size.
1426*4882a593Smuzhiyun * FIFO size in tqs is encoded as (n / 256) - 1.
1427*4882a593Smuzhiyun * Each burst is n * 8 (PBLX8) * 16 (AXI width) == 128 bytes.
1428*4882a593Smuzhiyun * Half of n * 256 is n * 128, so pbl == tqs, modulo the -1.
1429*4882a593Smuzhiyun */
1430*4882a593Smuzhiyun pbl = tqs + 1;
1431*4882a593Smuzhiyun if (pbl > 32)
1432*4882a593Smuzhiyun pbl = 32;
1433*4882a593Smuzhiyun clrsetbits_le32(&eqos->dma_regs->ch0_tx_control,
1434*4882a593Smuzhiyun EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK <<
1435*4882a593Smuzhiyun EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT,
1436*4882a593Smuzhiyun pbl << EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1439*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK <<
1440*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT,
1441*4882a593Smuzhiyun 8 << EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* DMA performance configuration */
1444*4882a593Smuzhiyun val = (2 << EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT) |
1445*4882a593Smuzhiyun EQOS_DMA_SYSBUS_MODE_EAME | EQOS_DMA_SYSBUS_MODE_BLEN16 |
1446*4882a593Smuzhiyun EQOS_DMA_SYSBUS_MODE_BLEN8 | EQOS_DMA_SYSBUS_MODE_BLEN4;
1447*4882a593Smuzhiyun writel(val, &eqos->dma_regs->sysbus_mode);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* Set up descriptors */
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun memset(eqos->descs, 0, EQOS_DESCRIPTORS_SIZE);
1452*4882a593Smuzhiyun for (i = 0; i < EQOS_DESCRIPTORS_RX; i++) {
1453*4882a593Smuzhiyun struct eqos_desc *rx_desc = &(eqos->rx_descs[i]);
1454*4882a593Smuzhiyun rx_desc->des0 = (u32)(ulong)(eqos->rx_dma_buf +
1455*4882a593Smuzhiyun (i * EQOS_MAX_PACKET_SIZE));
1456*4882a593Smuzhiyun rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
1457*4882a593Smuzhiyun mb();
1458*4882a593Smuzhiyun eqos->config->ops->eqos_flush_desc(rx_desc);
1459*4882a593Smuzhiyun eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf +
1460*4882a593Smuzhiyun (i * EQOS_MAX_PACKET_SIZE),
1461*4882a593Smuzhiyun EQOS_MAX_PACKET_SIZE);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun writel(0, &eqos->dma_regs->ch0_txdesc_list_haddress);
1465*4882a593Smuzhiyun writel((ulong)eqos->tx_descs, &eqos->dma_regs->ch0_txdesc_list_address);
1466*4882a593Smuzhiyun writel(EQOS_DESCRIPTORS_TX - 1,
1467*4882a593Smuzhiyun &eqos->dma_regs->ch0_txdesc_ring_length);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun writel(0, &eqos->dma_regs->ch0_rxdesc_list_haddress);
1470*4882a593Smuzhiyun writel((ulong)eqos->rx_descs, &eqos->dma_regs->ch0_rxdesc_list_address);
1471*4882a593Smuzhiyun writel(EQOS_DESCRIPTORS_RX - 1,
1472*4882a593Smuzhiyun &eqos->dma_regs->ch0_rxdesc_ring_length);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* Enable everything */
1475*4882a593Smuzhiyun setbits_le32(&eqos->dma_regs->ch0_tx_control,
1476*4882a593Smuzhiyun EQOS_DMA_CH0_TX_CONTROL_ST);
1477*4882a593Smuzhiyun setbits_le32(&eqos->dma_regs->ch0_rx_control,
1478*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_SR);
1479*4882a593Smuzhiyun setbits_le32(&eqos->mac_regs->configuration,
1480*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* TX tail pointer not written until we need to TX a packet */
1483*4882a593Smuzhiyun /*
1484*4882a593Smuzhiyun * Point RX tail pointer at last descriptor. Ideally, we'd point at the
1485*4882a593Smuzhiyun * first descriptor, implying all descriptors were available. However,
1486*4882a593Smuzhiyun * that's not distinguishable from none of the descriptors being
1487*4882a593Smuzhiyun * available.
1488*4882a593Smuzhiyun */
1489*4882a593Smuzhiyun last_rx_desc = (ulong)&(eqos->rx_descs[(EQOS_DESCRIPTORS_RX - 1)]);
1490*4882a593Smuzhiyun writel(last_rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun eqos->started = true;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
eqos_start(struct udevice * dev)1495*4882a593Smuzhiyun static int __maybe_unused eqos_start(struct udevice *dev)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun int ret;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun ret = eqos_init(dev);
1500*4882a593Smuzhiyun if (ret)
1501*4882a593Smuzhiyun return ret;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun eqos_enable(dev);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
eqos_stop(struct udevice * dev)1508*4882a593Smuzhiyun void eqos_stop(struct udevice *dev)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1511*4882a593Smuzhiyun int i;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun if (!eqos->started)
1516*4882a593Smuzhiyun return;
1517*4882a593Smuzhiyun eqos->started = false;
1518*4882a593Smuzhiyun eqos->reg_access_ok = false;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* Disable TX DMA */
1521*4882a593Smuzhiyun clrbits_le32(&eqos->dma_regs->ch0_tx_control,
1522*4882a593Smuzhiyun EQOS_DMA_CH0_TX_CONTROL_ST);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* Wait for TX all packets to drain out of MTL */
1525*4882a593Smuzhiyun for (i = 0; i < 1000000; i++) {
1526*4882a593Smuzhiyun u32 val = readl(&eqos->mtl_regs->txq0_debug);
1527*4882a593Smuzhiyun u32 trcsts = (val >> EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT) &
1528*4882a593Smuzhiyun EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK;
1529*4882a593Smuzhiyun u32 txqsts = val & EQOS_MTL_TXQ0_DEBUG_TXQSTS;
1530*4882a593Smuzhiyun if ((trcsts != 1) && (!txqsts))
1531*4882a593Smuzhiyun break;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* Turn off MAC TX and RX */
1535*4882a593Smuzhiyun clrbits_le32(&eqos->mac_regs->configuration,
1536*4882a593Smuzhiyun EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun /* Wait for all RX packets to drain out of MTL */
1539*4882a593Smuzhiyun for (i = 0; i < 1000000; i++) {
1540*4882a593Smuzhiyun u32 val = readl(&eqos->mtl_regs->rxq0_debug);
1541*4882a593Smuzhiyun u32 prxq = (val >> EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT) &
1542*4882a593Smuzhiyun EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK;
1543*4882a593Smuzhiyun u32 rxqsts = (val >> EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT) &
1544*4882a593Smuzhiyun EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK;
1545*4882a593Smuzhiyun if ((!prxq) && (!rxqsts))
1546*4882a593Smuzhiyun break;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* Turn off RX DMA */
1550*4882a593Smuzhiyun clrbits_le32(&eqos->dma_regs->ch0_rx_control,
1551*4882a593Smuzhiyun EQOS_DMA_CH0_RX_CONTROL_SR);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun if (eqos->phy) {
1554*4882a593Smuzhiyun phy_shutdown(eqos->phy);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun if (eqos->config->ops->eqos_stop_clks)
1557*4882a593Smuzhiyun eqos->config->ops->eqos_stop_clks(dev);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
eqos_send(struct udevice * dev,void * packet,int length)1562*4882a593Smuzhiyun int eqos_send(struct udevice *dev, void *packet, int length)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1565*4882a593Smuzhiyun struct eqos_desc *tx_desc;
1566*4882a593Smuzhiyun int i;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun debug("%s(dev=%p, packet=%p, length=%d):\n", __func__, dev, packet,
1569*4882a593Smuzhiyun length);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun memcpy(eqos->tx_dma_buf, packet, length);
1572*4882a593Smuzhiyun eqos->config->ops->eqos_flush_buffer(eqos->tx_dma_buf, length);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun tx_desc = &(eqos->tx_descs[eqos->tx_desc_idx]);
1575*4882a593Smuzhiyun eqos->tx_desc_idx++;
1576*4882a593Smuzhiyun eqos->tx_desc_idx %= EQOS_DESCRIPTORS_TX;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun tx_desc->des0 = (ulong)eqos->tx_dma_buf;
1579*4882a593Smuzhiyun tx_desc->des1 = 0;
1580*4882a593Smuzhiyun tx_desc->des2 = length;
1581*4882a593Smuzhiyun /*
1582*4882a593Smuzhiyun * Make sure that if HW sees the _OWN write below, it will see all the
1583*4882a593Smuzhiyun * writes to the rest of the descriptor too.
1584*4882a593Smuzhiyun */
1585*4882a593Smuzhiyun mb();
1586*4882a593Smuzhiyun tx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_FD | EQOS_DESC3_LD | length;
1587*4882a593Smuzhiyun eqos->config->ops->eqos_flush_desc(tx_desc);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun writel((ulong)(&(eqos->tx_descs[eqos->tx_desc_idx])),
1590*4882a593Smuzhiyun &eqos->dma_regs->ch0_txdesc_tail_pointer);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun for (i = 0; i < 1000000; i++) {
1593*4882a593Smuzhiyun eqos->config->ops->eqos_inval_desc(tx_desc);
1594*4882a593Smuzhiyun if (!(readl(&tx_desc->des3) & EQOS_DESC3_OWN))
1595*4882a593Smuzhiyun return 0;
1596*4882a593Smuzhiyun udelay(1);
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun debug("%s: TX timeout\n", __func__);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun return -ETIMEDOUT;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
eqos_recv(struct udevice * dev,int flags,uchar ** packetp)1604*4882a593Smuzhiyun int eqos_recv(struct udevice *dev, int flags, uchar **packetp)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1607*4882a593Smuzhiyun struct eqos_desc *rx_desc;
1608*4882a593Smuzhiyun int length;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun debug("%s(dev=%p, flags=%x):\n", __func__, dev, flags);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun rx_desc = &(eqos->rx_descs[eqos->rx_desc_idx]);
1613*4882a593Smuzhiyun eqos->config->ops->eqos_inval_desc(rx_desc);
1614*4882a593Smuzhiyun if (rx_desc->des3 & EQOS_DESC3_OWN) {
1615*4882a593Smuzhiyun debug("%s: RX packet not available\n", __func__);
1616*4882a593Smuzhiyun return -EAGAIN;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun *packetp = eqos->rx_dma_buf +
1620*4882a593Smuzhiyun (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1621*4882a593Smuzhiyun length = rx_desc->des3 & 0x7fff;
1622*4882a593Smuzhiyun debug("%s: *packetp=%p, length=%d\n", __func__, *packetp, length);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun eqos->config->ops->eqos_inval_buffer(*packetp, length);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun return length;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
eqos_free_pkt(struct udevice * dev,uchar * packet,int length)1629*4882a593Smuzhiyun int eqos_free_pkt(struct udevice *dev, uchar *packet, int length)
1630*4882a593Smuzhiyun {
1631*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1632*4882a593Smuzhiyun uchar *packet_expected;
1633*4882a593Smuzhiyun struct eqos_desc *rx_desc;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun debug("%s(packet=%p, length=%d)\n", __func__, packet, length);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun packet_expected = eqos->rx_dma_buf +
1638*4882a593Smuzhiyun (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1639*4882a593Smuzhiyun if (packet != packet_expected) {
1640*4882a593Smuzhiyun debug("%s: Unexpected packet (expected %p)\n", __func__,
1641*4882a593Smuzhiyun packet_expected);
1642*4882a593Smuzhiyun return -EINVAL;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun eqos->config->ops->eqos_inval_buffer(packet, length);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun rx_desc = &(eqos->rx_descs[eqos->rx_desc_idx]);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun rx_desc->des0 = 0;
1650*4882a593Smuzhiyun mb();
1651*4882a593Smuzhiyun eqos->config->ops->eqos_flush_desc(rx_desc);
1652*4882a593Smuzhiyun eqos->config->ops->eqos_inval_buffer(packet, length);
1653*4882a593Smuzhiyun rx_desc->des0 = (u32)(ulong)packet;
1654*4882a593Smuzhiyun rx_desc->des1 = 0;
1655*4882a593Smuzhiyun rx_desc->des2 = 0;
1656*4882a593Smuzhiyun /*
1657*4882a593Smuzhiyun * Make sure that if HW sees the _OWN write below, it will see all the
1658*4882a593Smuzhiyun * writes to the rest of the descriptor too.
1659*4882a593Smuzhiyun */
1660*4882a593Smuzhiyun mb();
1661*4882a593Smuzhiyun rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
1662*4882a593Smuzhiyun eqos->config->ops->eqos_flush_desc(rx_desc);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun writel((ulong)rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun eqos->rx_desc_idx++;
1667*4882a593Smuzhiyun eqos->rx_desc_idx %= EQOS_DESCRIPTORS_RX;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun return 0;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
eqos_probe_resources_core(struct udevice * dev)1672*4882a593Smuzhiyun static int eqos_probe_resources_core(struct udevice *dev)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1675*4882a593Smuzhiyun int ret;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun eqos->descs = eqos_alloc_descs(EQOS_DESCRIPTORS_TX +
1680*4882a593Smuzhiyun EQOS_DESCRIPTORS_RX);
1681*4882a593Smuzhiyun if (!eqos->descs) {
1682*4882a593Smuzhiyun debug("%s: eqos_alloc_descs() failed\n", __func__);
1683*4882a593Smuzhiyun ret = -ENOMEM;
1684*4882a593Smuzhiyun goto err;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun eqos->tx_descs = (struct eqos_desc *)eqos->descs;
1687*4882a593Smuzhiyun eqos->rx_descs = (eqos->tx_descs + EQOS_DESCRIPTORS_TX);
1688*4882a593Smuzhiyun debug("%s: tx_descs=%p, rx_descs=%p\n", __func__, eqos->tx_descs,
1689*4882a593Smuzhiyun eqos->rx_descs);
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun eqos->tx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_MAX_PACKET_SIZE);
1692*4882a593Smuzhiyun if (!eqos->tx_dma_buf) {
1693*4882a593Smuzhiyun debug("%s: memalign(tx_dma_buf) failed\n", __func__);
1694*4882a593Smuzhiyun ret = -ENOMEM;
1695*4882a593Smuzhiyun goto err_free_descs;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun debug("%s: tx_dma_buf=%p\n", __func__, eqos->tx_dma_buf);
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun eqos->rx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_RX_BUFFER_SIZE);
1700*4882a593Smuzhiyun if (!eqos->rx_dma_buf) {
1701*4882a593Smuzhiyun debug("%s: memalign(rx_dma_buf) failed\n", __func__);
1702*4882a593Smuzhiyun ret = -ENOMEM;
1703*4882a593Smuzhiyun goto err_free_tx_dma_buf;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun debug("%s: rx_dma_buf=%p\n", __func__, eqos->rx_dma_buf);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun eqos->rx_pkt = malloc(EQOS_MAX_PACKET_SIZE);
1708*4882a593Smuzhiyun if (!eqos->rx_pkt) {
1709*4882a593Smuzhiyun debug("%s: malloc(rx_pkt) failed\n", __func__);
1710*4882a593Smuzhiyun ret = -ENOMEM;
1711*4882a593Smuzhiyun goto err_free_rx_dma_buf;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun debug("%s: rx_pkt=%p\n", __func__, eqos->rx_pkt);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf,
1716*4882a593Smuzhiyun EQOS_MAX_PACKET_SIZE * EQOS_DESCRIPTORS_RX);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1719*4882a593Smuzhiyun return 0;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun err_free_rx_dma_buf:
1722*4882a593Smuzhiyun free(eqos->rx_dma_buf);
1723*4882a593Smuzhiyun err_free_tx_dma_buf:
1724*4882a593Smuzhiyun free(eqos->tx_dma_buf);
1725*4882a593Smuzhiyun err_free_descs:
1726*4882a593Smuzhiyun eqos_free_descs(eqos->descs);
1727*4882a593Smuzhiyun err:
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun debug("%s: returns %d\n", __func__, ret);
1730*4882a593Smuzhiyun return ret;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
eqos_remove_resources_core(struct udevice * dev)1733*4882a593Smuzhiyun static int eqos_remove_resources_core(struct udevice *dev)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun free(eqos->rx_pkt);
1740*4882a593Smuzhiyun free(eqos->rx_dma_buf);
1741*4882a593Smuzhiyun free(eqos->tx_dma_buf);
1742*4882a593Smuzhiyun eqos_free_descs(eqos->descs);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1745*4882a593Smuzhiyun return 0;
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_probe_resources_tegra186(struct udevice * dev)1749*4882a593Smuzhiyun static int eqos_probe_resources_tegra186(struct udevice *dev)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1752*4882a593Smuzhiyun int ret;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun ret = reset_get_by_name(dev, "eqos", &eqos->reset_ctl);
1757*4882a593Smuzhiyun if (ret) {
1758*4882a593Smuzhiyun pr_err("reset_get_by_name(rst) failed: %d", ret);
1759*4882a593Smuzhiyun return ret;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
1763*4882a593Smuzhiyun &eqos->phy_reset_gpio,
1764*4882a593Smuzhiyun GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
1765*4882a593Smuzhiyun if (ret) {
1766*4882a593Smuzhiyun pr_err("gpio_request_by_name(phy reset) failed: %d", ret);
1767*4882a593Smuzhiyun goto err_free_reset_eqos;
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun ret = clk_get_by_name(dev, "slave_bus", &eqos->clk_slave_bus);
1771*4882a593Smuzhiyun if (ret) {
1772*4882a593Smuzhiyun pr_err("clk_get_by_name(slave_bus) failed: %d", ret);
1773*4882a593Smuzhiyun goto err_free_gpio_phy_reset;
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun ret = clk_get_by_name(dev, "master_bus", &eqos->clk_master_bus);
1777*4882a593Smuzhiyun if (ret) {
1778*4882a593Smuzhiyun pr_err("clk_get_by_name(master_bus) failed: %d", ret);
1779*4882a593Smuzhiyun goto err_free_clk_slave_bus;
1780*4882a593Smuzhiyun }
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun ret = clk_get_by_name(dev, "rx", &eqos->clk_rx);
1783*4882a593Smuzhiyun if (ret) {
1784*4882a593Smuzhiyun pr_err("clk_get_by_name(rx) failed: %d", ret);
1785*4882a593Smuzhiyun goto err_free_clk_master_bus;
1786*4882a593Smuzhiyun }
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun ret = clk_get_by_name(dev, "ptp_ref", &eqos->clk_ptp_ref);
1789*4882a593Smuzhiyun if (ret) {
1790*4882a593Smuzhiyun pr_err("clk_get_by_name(ptp_ref) failed: %d", ret);
1791*4882a593Smuzhiyun goto err_free_clk_rx;
1792*4882a593Smuzhiyun return ret;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun ret = clk_get_by_name(dev, "tx", &eqos->clk_tx);
1796*4882a593Smuzhiyun if (ret) {
1797*4882a593Smuzhiyun pr_err("clk_get_by_name(tx) failed: %d", ret);
1798*4882a593Smuzhiyun goto err_free_clk_ptp_ref;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1802*4882a593Smuzhiyun return 0;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun err_free_clk_ptp_ref:
1805*4882a593Smuzhiyun clk_free(&eqos->clk_ptp_ref);
1806*4882a593Smuzhiyun err_free_clk_rx:
1807*4882a593Smuzhiyun clk_free(&eqos->clk_rx);
1808*4882a593Smuzhiyun err_free_clk_master_bus:
1809*4882a593Smuzhiyun clk_free(&eqos->clk_master_bus);
1810*4882a593Smuzhiyun err_free_clk_slave_bus:
1811*4882a593Smuzhiyun clk_free(&eqos->clk_slave_bus);
1812*4882a593Smuzhiyun err_free_gpio_phy_reset:
1813*4882a593Smuzhiyun dm_gpio_free(dev, &eqos->phy_reset_gpio);
1814*4882a593Smuzhiyun err_free_reset_eqos:
1815*4882a593Smuzhiyun reset_free(&eqos->reset_ctl);
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun debug("%s: returns %d\n", __func__, ret);
1818*4882a593Smuzhiyun return ret;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun #endif
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* board-specific Ethernet Interface initializations. */
board_interface_eth_init(struct udevice * dev,phy_interface_t interface_type)1823*4882a593Smuzhiyun __weak int board_interface_eth_init(struct udevice *dev,
1824*4882a593Smuzhiyun phy_interface_t interface_type)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
eqos_probe_resources_stm32(struct udevice * dev)1829*4882a593Smuzhiyun static int eqos_probe_resources_stm32(struct udevice *dev)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1832*4882a593Smuzhiyun int ret;
1833*4882a593Smuzhiyun phy_interface_t interface;
1834*4882a593Smuzhiyun struct ofnode_phandle_args phandle_args;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun interface = eqos->config->ops->eqos_get_interface(dev);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_NONE) {
1841*4882a593Smuzhiyun pr_err("Invalid PHY interface\n");
1842*4882a593Smuzhiyun return -EINVAL;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun ret = board_interface_eth_init(dev, interface);
1846*4882a593Smuzhiyun if (ret)
1847*4882a593Smuzhiyun return -EINVAL;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun eqos->max_speed = dev_read_u32_default(dev, "max-speed", 0);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
1852*4882a593Smuzhiyun if (ret) {
1853*4882a593Smuzhiyun pr_err("clk_get_by_name(master_bus) failed: %d", ret);
1854*4882a593Smuzhiyun return ret;
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun ret = clk_get_by_name(dev, "mac-clk-rx", &eqos->clk_rx);
1858*4882a593Smuzhiyun if (ret)
1859*4882a593Smuzhiyun pr_warn("clk_get_by_name(rx) failed: %d", ret);
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun ret = clk_get_by_name(dev, "mac-clk-tx", &eqos->clk_tx);
1862*4882a593Smuzhiyun if (ret)
1863*4882a593Smuzhiyun pr_warn("clk_get_by_name(tx) failed: %d", ret);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* Get ETH_CLK clocks (optional) */
1866*4882a593Smuzhiyun ret = clk_get_by_name(dev, "eth-ck", &eqos->clk_ck);
1867*4882a593Smuzhiyun if (ret)
1868*4882a593Smuzhiyun pr_warn("No phy clock provided %d", ret);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun eqos->phyaddr = -1;
1871*4882a593Smuzhiyun ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
1872*4882a593Smuzhiyun &phandle_args);
1873*4882a593Smuzhiyun if (!ret) {
1874*4882a593Smuzhiyun /* search "reset-gpios" in phy node */
1875*4882a593Smuzhiyun ret = gpio_request_by_name_nodev(phandle_args.node,
1876*4882a593Smuzhiyun "reset-gpios", 0,
1877*4882a593Smuzhiyun &eqos->phy_reset_gpio,
1878*4882a593Smuzhiyun GPIOD_IS_OUT |
1879*4882a593Smuzhiyun GPIOD_IS_OUT_ACTIVE);
1880*4882a593Smuzhiyun if (ret)
1881*4882a593Smuzhiyun pr_warn("gpio_request_by_name(phy reset) not provided %d",
1882*4882a593Smuzhiyun ret);
1883*4882a593Smuzhiyun else
1884*4882a593Smuzhiyun eqos->reset_delays[1] = 2;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun eqos->phyaddr = ofnode_read_u32_default(phandle_args.node,
1887*4882a593Smuzhiyun "reg", -1);
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (!dm_gpio_is_valid(&eqos->phy_reset_gpio)) {
1891*4882a593Smuzhiyun int reset_flags = GPIOD_IS_OUT;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun if (dev_read_bool(dev, "snps,reset-active-low"))
1894*4882a593Smuzhiyun reset_flags |= GPIOD_ACTIVE_LOW;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1897*4882a593Smuzhiyun &eqos->phy_reset_gpio, reset_flags);
1898*4882a593Smuzhiyun if (ret == 0)
1899*4882a593Smuzhiyun ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1900*4882a593Smuzhiyun eqos->reset_delays, 3);
1901*4882a593Smuzhiyun else
1902*4882a593Smuzhiyun pr_warn("gpio_request_by_name(snps,reset-gpio) failed: %d",
1903*4882a593Smuzhiyun ret);
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1907*4882a593Smuzhiyun return 0;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
eqos_get_interface_stm32(struct udevice * dev)1910*4882a593Smuzhiyun static phy_interface_t eqos_get_interface_stm32(struct udevice *dev)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun const char *phy_mode;
1913*4882a593Smuzhiyun phy_interface_t interface = PHY_INTERFACE_MODE_NONE;
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun phy_mode = dev_read_string(dev, "phy-mode");
1918*4882a593Smuzhiyun if (phy_mode)
1919*4882a593Smuzhiyun interface = phy_get_interface_by_name(phy_mode);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun return interface;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_get_interface_tegra186(struct udevice * dev)1925*4882a593Smuzhiyun static phy_interface_t eqos_get_interface_tegra186(struct udevice *dev)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun return PHY_INTERFACE_MODE_MII;
1928*4882a593Smuzhiyun }
1929*4882a593Smuzhiyun
eqos_probe_resources_imx(struct udevice * dev)1930*4882a593Smuzhiyun static int eqos_probe_resources_imx(struct udevice *dev)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1933*4882a593Smuzhiyun phy_interface_t interface;
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun interface = eqos->config->ops->eqos_get_interface(dev);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_NONE) {
1940*4882a593Smuzhiyun pr_err("Invalid PHY interface\n");
1941*4882a593Smuzhiyun return -EINVAL;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1945*4882a593Smuzhiyun return 0;
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun
eqos_get_interface_imx(struct udevice * dev)1948*4882a593Smuzhiyun static phy_interface_t eqos_get_interface_imx(struct udevice *dev)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun const char *phy_mode;
1951*4882a593Smuzhiyun phy_interface_t interface = PHY_INTERFACE_MODE_NONE;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1956*4882a593Smuzhiyun NULL);
1957*4882a593Smuzhiyun if (phy_mode)
1958*4882a593Smuzhiyun interface = phy_get_interface_by_name(phy_mode);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun return interface;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
eqos_remove_resources_tegra186(struct udevice * dev)1963*4882a593Smuzhiyun static int eqos_remove_resources_tegra186(struct udevice *dev)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun #ifdef CONFIG_CLK
1970*4882a593Smuzhiyun clk_free(&eqos->clk_tx);
1971*4882a593Smuzhiyun clk_free(&eqos->clk_ptp_ref);
1972*4882a593Smuzhiyun clk_free(&eqos->clk_rx);
1973*4882a593Smuzhiyun clk_free(&eqos->clk_slave_bus);
1974*4882a593Smuzhiyun clk_free(&eqos->clk_master_bus);
1975*4882a593Smuzhiyun #endif
1976*4882a593Smuzhiyun dm_gpio_free(dev, &eqos->phy_reset_gpio);
1977*4882a593Smuzhiyun reset_free(&eqos->reset_ctl);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun debug("%s: OK\n", __func__);
1980*4882a593Smuzhiyun return 0;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun #endif
1983*4882a593Smuzhiyun
eqos_remove_resources_stm32(struct udevice * dev)1984*4882a593Smuzhiyun static int eqos_remove_resources_stm32(struct udevice *dev)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun #ifdef CONFIG_CLK
1987*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun if (clk_valid(&eqos->clk_tx))
1992*4882a593Smuzhiyun clk_free(&eqos->clk_tx);
1993*4882a593Smuzhiyun if (clk_valid(&eqos->clk_rx))
1994*4882a593Smuzhiyun clk_free(&eqos->clk_rx);
1995*4882a593Smuzhiyun clk_free(&eqos->clk_master_bus);
1996*4882a593Smuzhiyun if (clk_valid(&eqos->clk_ck))
1997*4882a593Smuzhiyun clk_free(&eqos->clk_ck);
1998*4882a593Smuzhiyun #endif
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (dm_gpio_is_valid(&eqos->phy_reset_gpio))
2001*4882a593Smuzhiyun dm_gpio_free(dev, &eqos->phy_reset_gpio);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun debug("%s: OK\n", __func__);
2004*4882a593Smuzhiyun return 0;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
eqos_remove_resources_imx(struct udevice * dev)2008*4882a593Smuzhiyun static int eqos_remove_resources_imx(struct udevice *dev)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun return 0;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun #endif
2013*4882a593Smuzhiyun
eqos_probe(struct udevice * dev)2014*4882a593Smuzhiyun int eqos_probe(struct udevice *dev)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
2017*4882a593Smuzhiyun int ret;
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun eqos->dev = dev;
2022*4882a593Smuzhiyun eqos->config = (void *)dev_get_driver_data(dev);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun eqos->regs = dev_read_addr(dev);
2025*4882a593Smuzhiyun if (eqos->regs == FDT_ADDR_T_NONE) {
2026*4882a593Smuzhiyun pr_err("dev_read_addr() failed");
2027*4882a593Smuzhiyun return -ENODEV;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun eqos->mac_regs = (void *)(eqos->regs + EQOS_MAC_REGS_BASE);
2030*4882a593Smuzhiyun eqos->mtl_regs = (void *)(eqos->regs + EQOS_MTL_REGS_BASE);
2031*4882a593Smuzhiyun eqos->dma_regs = (void *)(eqos->regs + EQOS_DMA_REGS_BASE);
2032*4882a593Smuzhiyun eqos->tegra186_regs = (void *)(eqos->regs + EQOS_TEGRA186_REGS_BASE);
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun ret = eqos_probe_resources_core(dev);
2035*4882a593Smuzhiyun if (ret < 0) {
2036*4882a593Smuzhiyun pr_err("eqos_probe_resources_core() failed: %d", ret);
2037*4882a593Smuzhiyun return ret;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun ret = eqos->config->ops->eqos_probe_resources(dev);
2041*4882a593Smuzhiyun if (ret < 0) {
2042*4882a593Smuzhiyun pr_err("eqos_probe_resources() failed: %d", ret);
2043*4882a593Smuzhiyun goto err_remove_resources_core;
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH_PHY
2047*4882a593Smuzhiyun eqos->mii = eth_phy_get_mdio_bus(dev);
2048*4882a593Smuzhiyun #endif
2049*4882a593Smuzhiyun if (!eqos->mii) {
2050*4882a593Smuzhiyun eqos->mii = mdio_alloc();
2051*4882a593Smuzhiyun if (!eqos->mii) {
2052*4882a593Smuzhiyun pr_err("mdio_alloc() failed");
2053*4882a593Smuzhiyun ret = -ENOMEM;
2054*4882a593Smuzhiyun goto err_remove_resources_tegra;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun eqos->mii->read = eqos_mdio_read;
2057*4882a593Smuzhiyun eqos->mii->write = eqos_mdio_write;
2058*4882a593Smuzhiyun eqos->mii->priv = eqos;
2059*4882a593Smuzhiyun strcpy(eqos->mii->name, dev->name);
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun ret = mdio_register(eqos->mii);
2062*4882a593Smuzhiyun if (ret < 0) {
2063*4882a593Smuzhiyun pr_err("mdio_register() failed: %d", ret);
2064*4882a593Smuzhiyun goto err_free_mdio;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH_PHY
2069*4882a593Smuzhiyun eth_phy_set_mdio_bus(dev, eqos->mii);
2070*4882a593Smuzhiyun #endif
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun debug("%s: OK\n", __func__);
2073*4882a593Smuzhiyun return 0;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun err_free_mdio:
2076*4882a593Smuzhiyun mdio_free(eqos->mii);
2077*4882a593Smuzhiyun err_remove_resources_tegra:
2078*4882a593Smuzhiyun eqos->config->ops->eqos_remove_resources(dev);
2079*4882a593Smuzhiyun err_remove_resources_core:
2080*4882a593Smuzhiyun eqos_remove_resources_core(dev);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun debug("%s: returns %d\n", __func__, ret);
2083*4882a593Smuzhiyun return ret;
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
eqos_remove(struct udevice * dev)2086*4882a593Smuzhiyun static int __maybe_unused eqos_remove(struct udevice *dev)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun struct eqos_priv *eqos = dev_get_priv(dev);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun debug("%s(dev=%p):\n", __func__, dev);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun mdio_unregister(eqos->mii);
2093*4882a593Smuzhiyun mdio_free(eqos->mii);
2094*4882a593Smuzhiyun eqos->config->ops->eqos_remove_resources(dev);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun eqos_probe_resources_core(dev);
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun debug("%s: OK\n", __func__);
2099*4882a593Smuzhiyun return 0;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
2103*4882a593Smuzhiyun static const struct eth_ops eqos_ops = {
2104*4882a593Smuzhiyun .start = eqos_start,
2105*4882a593Smuzhiyun .stop = eqos_stop,
2106*4882a593Smuzhiyun .send = eqos_send,
2107*4882a593Smuzhiyun .recv = eqos_recv,
2108*4882a593Smuzhiyun .free_pkt = eqos_free_pkt,
2109*4882a593Smuzhiyun .write_hwaddr = eqos_write_hwaddr,
2110*4882a593Smuzhiyun .read_rom_hwaddr = eqos_read_rom_hwaddr,
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun static struct eqos_ops eqos_tegra186_ops = {
2114*4882a593Smuzhiyun .eqos_inval_desc = eqos_inval_desc_tegra186,
2115*4882a593Smuzhiyun .eqos_flush_desc = eqos_flush_desc_tegra186,
2116*4882a593Smuzhiyun .eqos_inval_buffer = eqos_inval_buffer_tegra186,
2117*4882a593Smuzhiyun .eqos_flush_buffer = eqos_flush_buffer_tegra186,
2118*4882a593Smuzhiyun .eqos_probe_resources = eqos_probe_resources_tegra186,
2119*4882a593Smuzhiyun .eqos_remove_resources = eqos_remove_resources_tegra186,
2120*4882a593Smuzhiyun .eqos_stop_resets = eqos_stop_resets_tegra186,
2121*4882a593Smuzhiyun .eqos_start_resets = eqos_start_resets_tegra186,
2122*4882a593Smuzhiyun .eqos_stop_clks = eqos_stop_clks_tegra186,
2123*4882a593Smuzhiyun .eqos_start_clks = eqos_start_clks_tegra186,
2124*4882a593Smuzhiyun .eqos_calibrate_pads = eqos_calibrate_pads_tegra186,
2125*4882a593Smuzhiyun .eqos_disable_calibration = eqos_disable_calibration_tegra186,
2126*4882a593Smuzhiyun .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_tegra186,
2127*4882a593Smuzhiyun .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_tegra186,
2128*4882a593Smuzhiyun .eqos_get_interface = eqos_get_interface_tegra186
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun static const struct eqos_config eqos_tegra186_config = {
2132*4882a593Smuzhiyun .reg_access_always_ok = false,
2133*4882a593Smuzhiyun .mdio_wait = 10,
2134*4882a593Smuzhiyun .swr_wait = 10,
2135*4882a593Smuzhiyun .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
2136*4882a593Smuzhiyun .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_20_35,
2137*4882a593Smuzhiyun .ops = &eqos_tegra186_ops
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun static struct eqos_ops eqos_stm32_ops = {
2141*4882a593Smuzhiyun .eqos_inval_desc = eqos_inval_desc_generic,
2142*4882a593Smuzhiyun .eqos_flush_desc = eqos_flush_desc_generic,
2143*4882a593Smuzhiyun .eqos_inval_buffer = eqos_inval_buffer_generic,
2144*4882a593Smuzhiyun .eqos_flush_buffer = eqos_flush_buffer_generic,
2145*4882a593Smuzhiyun .eqos_probe_resources = eqos_probe_resources_stm32,
2146*4882a593Smuzhiyun .eqos_remove_resources = eqos_remove_resources_stm32,
2147*4882a593Smuzhiyun .eqos_stop_resets = eqos_stop_resets_stm32,
2148*4882a593Smuzhiyun .eqos_start_resets = eqos_start_resets_stm32,
2149*4882a593Smuzhiyun .eqos_stop_clks = eqos_stop_clks_stm32,
2150*4882a593Smuzhiyun .eqos_start_clks = eqos_start_clks_stm32,
2151*4882a593Smuzhiyun .eqos_calibrate_pads = eqos_calibrate_pads_stm32,
2152*4882a593Smuzhiyun .eqos_disable_calibration = eqos_disable_calibration_stm32,
2153*4882a593Smuzhiyun .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_stm32,
2154*4882a593Smuzhiyun .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32,
2155*4882a593Smuzhiyun .eqos_get_interface = eqos_get_interface_stm32
2156*4882a593Smuzhiyun };
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun static const struct eqos_config eqos_stm32_config = {
2159*4882a593Smuzhiyun .reg_access_always_ok = false,
2160*4882a593Smuzhiyun .mdio_wait = 10000,
2161*4882a593Smuzhiyun .swr_wait = 50,
2162*4882a593Smuzhiyun .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_AV,
2163*4882a593Smuzhiyun .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
2164*4882a593Smuzhiyun .ops = &eqos_stm32_ops
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun static struct eqos_ops eqos_imx_ops = {
2168*4882a593Smuzhiyun .eqos_inval_desc = eqos_inval_desc_generic,
2169*4882a593Smuzhiyun .eqos_flush_desc = eqos_flush_desc_generic,
2170*4882a593Smuzhiyun .eqos_inval_buffer = eqos_inval_buffer_generic,
2171*4882a593Smuzhiyun .eqos_flush_buffer = eqos_flush_buffer_generic,
2172*4882a593Smuzhiyun .eqos_probe_resources = eqos_probe_resources_imx,
2173*4882a593Smuzhiyun .eqos_remove_resources = eqos_remove_resources_imx,
2174*4882a593Smuzhiyun .eqos_stop_resets = eqos_stop_resets_imx,
2175*4882a593Smuzhiyun .eqos_start_resets = eqos_start_resets_imx,
2176*4882a593Smuzhiyun .eqos_stop_clks = eqos_stop_clks_imx,
2177*4882a593Smuzhiyun .eqos_start_clks = eqos_start_clks_imx,
2178*4882a593Smuzhiyun .eqos_calibrate_pads = eqos_calibrate_pads_imx,
2179*4882a593Smuzhiyun .eqos_disable_calibration = eqos_disable_calibration_imx,
2180*4882a593Smuzhiyun .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_imx,
2181*4882a593Smuzhiyun .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_imx,
2182*4882a593Smuzhiyun .eqos_get_interface = eqos_get_interface_imx
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun struct eqos_config eqos_imx_config = {
2186*4882a593Smuzhiyun .reg_access_always_ok = false,
2187*4882a593Smuzhiyun .mdio_wait = 10000,
2188*4882a593Smuzhiyun .swr_wait = 50,
2189*4882a593Smuzhiyun .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
2190*4882a593Smuzhiyun .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
2191*4882a593Smuzhiyun .ops = &eqos_imx_ops
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun #endif
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun struct eqos_ops eqos_rockchip_ops = {
2196*4882a593Smuzhiyun .eqos_inval_desc = eqos_inval_desc_generic,
2197*4882a593Smuzhiyun .eqos_flush_desc = eqos_flush_desc_generic,
2198*4882a593Smuzhiyun .eqos_inval_buffer = eqos_inval_buffer_generic,
2199*4882a593Smuzhiyun .eqos_flush_buffer = eqos_flush_buffer_generic,
2200*4882a593Smuzhiyun .eqos_probe_resources = eqos_probe_resources_stm32,
2201*4882a593Smuzhiyun .eqos_remove_resources = eqos_remove_resources_stm32,
2202*4882a593Smuzhiyun .eqos_stop_resets = eqos_stop_resets_stm32,
2203*4882a593Smuzhiyun .eqos_start_resets = eqos_start_resets_stm32,
2204*4882a593Smuzhiyun .eqos_calibrate_pads = eqos_calibrate_pads_stm32,
2205*4882a593Smuzhiyun .eqos_disable_calibration = eqos_disable_calibration_stm32,
2206*4882a593Smuzhiyun .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_stm32,
2207*4882a593Smuzhiyun .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32,
2208*4882a593Smuzhiyun .eqos_get_interface = eqos_get_interface_stm32
2209*4882a593Smuzhiyun };
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun #ifdef CONFIG_QOS_FULL
2212*4882a593Smuzhiyun static const struct udevice_id eqos_ids[] = {
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun .compatible = "nvidia,tegra186-eqos",
2215*4882a593Smuzhiyun .data = (ulong)&eqos_tegra186_config
2216*4882a593Smuzhiyun },
2217*4882a593Smuzhiyun {
2218*4882a593Smuzhiyun .compatible = "snps,dwmac-4.20a",
2219*4882a593Smuzhiyun .data = (ulong)&eqos_stm32_config
2220*4882a593Smuzhiyun },
2221*4882a593Smuzhiyun {
2222*4882a593Smuzhiyun .compatible = "fsl,imx-eqos",
2223*4882a593Smuzhiyun .data = (ulong)&eqos_imx_config
2224*4882a593Smuzhiyun },
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun { }
2227*4882a593Smuzhiyun };
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun U_BOOT_DRIVER(eth_eqos) = {
2230*4882a593Smuzhiyun .name = "eth_eqos",
2231*4882a593Smuzhiyun .id = UCLASS_ETH,
2232*4882a593Smuzhiyun .of_match = of_match_ptr(eqos_ids),
2233*4882a593Smuzhiyun .probe = eqos_probe,
2234*4882a593Smuzhiyun .remove = eqos_remove,
2235*4882a593Smuzhiyun .ops = &eqos_ops,
2236*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct eqos_priv),
2237*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
2238*4882a593Smuzhiyun };
2239*4882a593Smuzhiyun #endif
2240