1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (c) 2009 Magnus Lilja <lilja.magnus@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __MXC_NAND_H 8*4882a593Smuzhiyun #define __MXC_NAND_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * Register map and bit definitions for the Freescale NAND Flash Controller 12*4882a593Smuzhiyun * present in various i.MX devices. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * MX31 and MX27 have version 1, which has: 15*4882a593Smuzhiyun * 4 512-byte main buffers and 16*4882a593Smuzhiyun * 4 16-byte spare buffers 17*4882a593Smuzhiyun * to support up to 2K byte pagesize nand. 18*4882a593Smuzhiyun * Reading or writing a 2K page requires 4 FDI/FDO cycles. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * MX25 and MX35 have version 2.1, and MX51 and MX53 have version 3.2, which 21*4882a593Smuzhiyun * have: 22*4882a593Smuzhiyun * 8 512-byte main buffers and 23*4882a593Smuzhiyun * 8 64-byte spare buffers 24*4882a593Smuzhiyun * to support up to 4K byte pagesize nand. 25*4882a593Smuzhiyun * Reading or writing a 2K or 4K page requires only 1 FDI/FDO cycle. 26*4882a593Smuzhiyun * Also some of registers are moved and/or changed meaning as seen below. 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #if defined(CONFIG_MX27) || defined(CONFIG_MX31) 29*4882a593Smuzhiyun #define MXC_NFC_V1 30*4882a593Smuzhiyun #define is_mxc_nfc_1() 1 31*4882a593Smuzhiyun #define is_mxc_nfc_21() 0 32*4882a593Smuzhiyun #define is_mxc_nfc_32() 0 33*4882a593Smuzhiyun #elif defined(CONFIG_MX25) || defined(CONFIG_MX35) 34*4882a593Smuzhiyun #define MXC_NFC_V2_1 35*4882a593Smuzhiyun #define is_mxc_nfc_1() 0 36*4882a593Smuzhiyun #define is_mxc_nfc_21() 1 37*4882a593Smuzhiyun #define is_mxc_nfc_32() 0 38*4882a593Smuzhiyun #elif defined(CONFIG_MX51) || defined(CONFIG_MX53) 39*4882a593Smuzhiyun #define MXC_NFC_V3 40*4882a593Smuzhiyun #define MXC_NFC_V3_2 41*4882a593Smuzhiyun #define is_mxc_nfc_1() 0 42*4882a593Smuzhiyun #define is_mxc_nfc_21() 0 43*4882a593Smuzhiyun #define is_mxc_nfc_32() 1 44*4882a593Smuzhiyun #else 45*4882a593Smuzhiyun #error "MXC NFC implementation not supported" 46*4882a593Smuzhiyun #endif 47*4882a593Smuzhiyun #define is_mxc_nfc_3() is_mxc_nfc_32() 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #if defined(MXC_NFC_V1) 50*4882a593Smuzhiyun #define NAND_MXC_NR_BUFS 4 51*4882a593Smuzhiyun #define NAND_MXC_SPARE_BUF_SIZE 16 52*4882a593Smuzhiyun #define NAND_MXC_REG_OFFSET 0xe00 53*4882a593Smuzhiyun #define NAND_MXC_2K_MULTI_CYCLE 54*4882a593Smuzhiyun #elif defined(MXC_NFC_V2_1) || defined(MXC_NFC_V3_2) 55*4882a593Smuzhiyun #define NAND_MXC_NR_BUFS 8 56*4882a593Smuzhiyun #define NAND_MXC_SPARE_BUF_SIZE 64 57*4882a593Smuzhiyun #define NAND_MXC_REG_OFFSET 0x1e00 58*4882a593Smuzhiyun #endif 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun struct mxc_nand_regs { 61*4882a593Smuzhiyun u8 main_area[NAND_MXC_NR_BUFS][0x200]; 62*4882a593Smuzhiyun u8 spare_area[NAND_MXC_NR_BUFS][NAND_MXC_SPARE_BUF_SIZE]; 63*4882a593Smuzhiyun /* 64*4882a593Smuzhiyun * reserved size is offset of nfc registers 65*4882a593Smuzhiyun * minus total main and spare sizes 66*4882a593Smuzhiyun */ 67*4882a593Smuzhiyun u8 reserved1[NAND_MXC_REG_OFFSET 68*4882a593Smuzhiyun - NAND_MXC_NR_BUFS * (512 + NAND_MXC_SPARE_BUF_SIZE)]; 69*4882a593Smuzhiyun #if defined(MXC_NFC_V1) 70*4882a593Smuzhiyun u16 buf_size; 71*4882a593Smuzhiyun u16 reserved2; 72*4882a593Smuzhiyun u16 buf_addr; 73*4882a593Smuzhiyun u16 flash_addr; 74*4882a593Smuzhiyun u16 flash_cmd; 75*4882a593Smuzhiyun u16 config; 76*4882a593Smuzhiyun u16 ecc_status_result; 77*4882a593Smuzhiyun u16 rsltmain_area; 78*4882a593Smuzhiyun u16 rsltspare_area; 79*4882a593Smuzhiyun u16 wrprot; 80*4882a593Smuzhiyun u16 unlockstart_blkaddr; 81*4882a593Smuzhiyun u16 unlockend_blkaddr; 82*4882a593Smuzhiyun u16 nf_wrprst; 83*4882a593Smuzhiyun u16 config1; 84*4882a593Smuzhiyun u16 config2; 85*4882a593Smuzhiyun #elif defined(MXC_NFC_V2_1) 86*4882a593Smuzhiyun u16 reserved2[2]; 87*4882a593Smuzhiyun u16 buf_addr; 88*4882a593Smuzhiyun u16 flash_addr; 89*4882a593Smuzhiyun u16 flash_cmd; 90*4882a593Smuzhiyun u16 config; 91*4882a593Smuzhiyun u32 ecc_status_result; 92*4882a593Smuzhiyun u16 spare_area_size; 93*4882a593Smuzhiyun u16 wrprot; 94*4882a593Smuzhiyun u16 reserved3[2]; 95*4882a593Smuzhiyun u16 nf_wrprst; 96*4882a593Smuzhiyun u16 config1; 97*4882a593Smuzhiyun u16 config2; 98*4882a593Smuzhiyun u16 reserved4; 99*4882a593Smuzhiyun u16 unlockstart_blkaddr; 100*4882a593Smuzhiyun u16 unlockend_blkaddr; 101*4882a593Smuzhiyun u16 unlockstart_blkaddr1; 102*4882a593Smuzhiyun u16 unlockend_blkaddr1; 103*4882a593Smuzhiyun u16 unlockstart_blkaddr2; 104*4882a593Smuzhiyun u16 unlockend_blkaddr2; 105*4882a593Smuzhiyun u16 unlockstart_blkaddr3; 106*4882a593Smuzhiyun u16 unlockend_blkaddr3; 107*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2) 108*4882a593Smuzhiyun u32 flash_cmd; 109*4882a593Smuzhiyun u32 flash_addr[12]; 110*4882a593Smuzhiyun u32 config1; 111*4882a593Smuzhiyun u32 ecc_status_result; 112*4882a593Smuzhiyun u32 status_sum; 113*4882a593Smuzhiyun u32 launch; 114*4882a593Smuzhiyun #endif 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #ifdef MXC_NFC_V3_2 118*4882a593Smuzhiyun struct mxc_nand_ip_regs { 119*4882a593Smuzhiyun u32 wrprot; 120*4882a593Smuzhiyun u32 wrprot_unlock_blkaddr[8]; 121*4882a593Smuzhiyun u32 config2; 122*4882a593Smuzhiyun u32 config3; 123*4882a593Smuzhiyun u32 ipc; 124*4882a593Smuzhiyun u32 err_addr; 125*4882a593Smuzhiyun u32 delay_line; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun #endif 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Set FCMD to 1, rest to 0 for Command operation */ 130*4882a593Smuzhiyun #define NFC_CMD 0x1 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* Set FADD to 1, rest to 0 for Address operation */ 133*4882a593Smuzhiyun #define NFC_ADDR 0x2 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Set FDI to 1, rest to 0 for Input operation */ 136*4882a593Smuzhiyun #define NFC_INPUT 0x4 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Set FDO to 001, rest to 0 for Data Output operation */ 139*4882a593Smuzhiyun #define NFC_OUTPUT 0x8 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* Set FDO to 010, rest to 0 for Read ID operation */ 142*4882a593Smuzhiyun #define NFC_ID 0x10 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* Set FDO to 100, rest to 0 for Read Status operation */ 145*4882a593Smuzhiyun #define NFC_STATUS 0x20 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1) 148*4882a593Smuzhiyun #define NFC_CONFIG1_SP_EN (1 << 2) 149*4882a593Smuzhiyun #define NFC_CONFIG1_RST (1 << 6) 150*4882a593Smuzhiyun #define NFC_CONFIG1_CE (1 << 7) 151*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2) 152*4882a593Smuzhiyun #define NFC_CONFIG1_SP_EN (1 << 0) 153*4882a593Smuzhiyun #define NFC_CONFIG1_CE (1 << 1) 154*4882a593Smuzhiyun #define NFC_CONFIG1_RST (1 << 2) 155*4882a593Smuzhiyun #endif 156*4882a593Smuzhiyun #define NFC_V1_V2_CONFIG1_ECC_EN (1 << 3) 157*4882a593Smuzhiyun #define NFC_V1_V2_CONFIG1_INT_MSK (1 << 4) 158*4882a593Smuzhiyun #define NFC_V1_V2_CONFIG1_BIG (1 << 5) 159*4882a593Smuzhiyun #define NFC_V2_CONFIG1_ECC_MODE_4 (1 << 0) 160*4882a593Smuzhiyun #define NFC_V2_CONFIG1_ONE_CYCLE (1 << 8) 161*4882a593Smuzhiyun #define NFC_V2_CONFIG1_FP_INT (1 << 11) 162*4882a593Smuzhiyun #define NFC_V3_CONFIG1_RBA_MASK (0x7 << 4) 163*4882a593Smuzhiyun #define NFC_V3_CONFIG1_RBA(x) (((x) & 0x7) << 4) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define NFC_V1_V2_CONFIG2_INT (1 << 15) 166*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PS_MASK (0x3 << 0) 167*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PS_512 (0 << 0) 168*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PS_2048 (1 << 0) 169*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PS_4096 (2 << 0) 170*4882a593Smuzhiyun #define NFC_V3_CONFIG2_ONE_CYCLE (1 << 2) 171*4882a593Smuzhiyun #define NFC_V3_CONFIG2_ECC_EN (1 << 3) 172*4882a593Smuzhiyun #define NFC_V3_CONFIG2_2CMD_PHASES (1 << 4) 173*4882a593Smuzhiyun #define NFC_V3_CONFIG2_NUM_ADDR_PH0 (1 << 5) 174*4882a593Smuzhiyun #define NFC_V3_CONFIG2_ECC_MODE_8 (1 << 6) 175*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PPB_MASK (0x3 << 7) 176*4882a593Smuzhiyun #define NFC_V3_CONFIG2_PPB(x) (((x) & 0x3) << 7) 177*4882a593Smuzhiyun #define NFC_V3_CONFIG2_EDC_MASK (0x7 << 9) 178*4882a593Smuzhiyun #define NFC_V3_CONFIG2_EDC(x) (((x) & 0x7) << 9) 179*4882a593Smuzhiyun #define NFC_V3_CONFIG2_NUM_ADDR_PH1(x) (((x) & 0x3) << 12) 180*4882a593Smuzhiyun #define NFC_V3_CONFIG2_INT_MSK (1 << 15) 181*4882a593Smuzhiyun #define NFC_V3_CONFIG2_SPAS_MASK (0xff << 16) 182*4882a593Smuzhiyun #define NFC_V3_CONFIG2_SPAS(x) (((x) & 0xff) << 16) 183*4882a593Smuzhiyun #define NFC_V3_CONFIG2_ST_CMD_MASK (0xff << 24) 184*4882a593Smuzhiyun #define NFC_V3_CONFIG2_ST_CMD(x) (((x) & 0xff) << 24) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define NFC_V3_CONFIG3_ADD_OP(x) (((x) & 0x3) << 0) 187*4882a593Smuzhiyun #define NFC_V3_CONFIG3_FW8 (1 << 3) 188*4882a593Smuzhiyun #define NFC_V3_CONFIG3_SBB(x) (((x) & 0x7) << 8) 189*4882a593Smuzhiyun #define NFC_V3_CONFIG3_NUM_OF_DEVS(x) (((x) & 0x7) << 12) 190*4882a593Smuzhiyun #define NFC_V3_CONFIG3_RBB_MODE (1 << 15) 191*4882a593Smuzhiyun #define NFC_V3_CONFIG3_NO_SDMA (1 << 20) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define NFC_V3_WRPROT_UNLOCK (1 << 2) 194*4882a593Smuzhiyun #define NFC_V3_WRPROT_BLS_UNLOCK (2 << 6) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define NFC_V3_IPC_CREQ (1 << 0) 197*4882a593Smuzhiyun #define NFC_V3_IPC_INT (1 << 31) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #if defined(MXC_NFC_V1) || defined(MXC_NFC_V2_1) 200*4882a593Smuzhiyun #define operation config2 201*4882a593Smuzhiyun #define readnfc readw 202*4882a593Smuzhiyun #define writenfc writew 203*4882a593Smuzhiyun #elif defined(MXC_NFC_V3_2) 204*4882a593Smuzhiyun #define operation launch 205*4882a593Smuzhiyun #define readnfc readl 206*4882a593Smuzhiyun #define writenfc writel 207*4882a593Smuzhiyun #endif 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #endif /* __MXC_NAND_H */ 210