xref: /OK3568_Linux_fs/u-boot/drivers/mtd/nand/raw/fsl_ifc_spl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * NAND boot for Freescale Integrated Flash Controller, NAND FCM
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2011 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * Author: Dipen Dudhat <dipen.dudhat@freescale.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <fsl_ifc.h>
13*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
14*4882a593Smuzhiyun #ifdef CONFIG_CHAIN_OF_TRUST
15*4882a593Smuzhiyun #include <fsl_validate.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun 
is_blank(uchar * addr,int page_size)18*4882a593Smuzhiyun static inline int is_blank(uchar *addr, int page_size)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun 	int i;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	for (i = 0; i < page_size; i++) {
23*4882a593Smuzhiyun 		if (__raw_readb(&addr[i]) != 0xff)
24*4882a593Smuzhiyun 			return 0;
25*4882a593Smuzhiyun 	}
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/*
28*4882a593Smuzhiyun 	 * For the SPL, don't worry about uncorrectable errors
29*4882a593Smuzhiyun 	 * where the main area is all FFs but shouldn't be.
30*4882a593Smuzhiyun 	 */
31*4882a593Smuzhiyun 	return 1;
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* returns nonzero if entire page is blank */
check_read_ecc(uchar * buf,u32 * eccstat,unsigned int bufnum,int page_size)35*4882a593Smuzhiyun static inline int check_read_ecc(uchar *buf, u32 *eccstat,
36*4882a593Smuzhiyun 				 unsigned int bufnum, int page_size)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	u32 reg = eccstat[bufnum / 4];
39*4882a593Smuzhiyun 	int errors = (reg >> ((3 - bufnum % 4) * 8)) & 0xf;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (errors == 0xf) { /* uncorrectable */
42*4882a593Smuzhiyun 		/* Blank pages fail hw ECC checks */
43*4882a593Smuzhiyun 		if (is_blank(buf, page_size))
44*4882a593Smuzhiyun 			return 1;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		puts("ecc error\n");
47*4882a593Smuzhiyun 		for (;;)
48*4882a593Smuzhiyun 			;
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
runtime_regs_address(void)54*4882a593Smuzhiyun static inline struct fsl_ifc_runtime *runtime_regs_address(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct fsl_ifc regs = {(void *)CONFIG_SYS_IFC_ADDR, NULL};
57*4882a593Smuzhiyun 	int ver = 0;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	ver = ifc_in32(&regs.gregs->ifc_rev);
60*4882a593Smuzhiyun 	if (ver >= FSL_IFC_V2_0_0)
61*4882a593Smuzhiyun 		regs.rregs = (void *)CONFIG_SYS_IFC_ADDR + IFC_RREGS_64KOFFSET;
62*4882a593Smuzhiyun 	else
63*4882a593Smuzhiyun 		regs.rregs = (void *)CONFIG_SYS_IFC_ADDR + IFC_RREGS_4KOFFSET;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return regs.rregs;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
nand_wait(uchar * buf,int bufnum,int page_size)68*4882a593Smuzhiyun static inline void nand_wait(uchar *buf, int bufnum, int page_size)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct fsl_ifc_runtime *ifc = runtime_regs_address();
71*4882a593Smuzhiyun 	u32 status;
72*4882a593Smuzhiyun 	u32 eccstat[8];
73*4882a593Smuzhiyun 	int bufperpage = page_size / 512;
74*4882a593Smuzhiyun 	int bufnum_end, i;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	bufnum *= bufperpage;
77*4882a593Smuzhiyun 	bufnum_end = bufnum + bufperpage - 1;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	do {
80*4882a593Smuzhiyun 		status = ifc_in32(&ifc->ifc_nand.nand_evter_stat);
81*4882a593Smuzhiyun 	} while (!(status & IFC_NAND_EVTER_STAT_OPC));
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (status & IFC_NAND_EVTER_STAT_FTOER) {
84*4882a593Smuzhiyun 		puts("flash time out error\n");
85*4882a593Smuzhiyun 		for (;;)
86*4882a593Smuzhiyun 			;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	for (i = bufnum / 4; i <= bufnum_end / 4; i++)
90*4882a593Smuzhiyun 		eccstat[i] = ifc_in32(&ifc->ifc_nand.nand_eccstat[i]);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	for (i = bufnum; i <= bufnum_end; i++) {
93*4882a593Smuzhiyun 		if (check_read_ecc(buf, eccstat, i, page_size))
94*4882a593Smuzhiyun 			break;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	ifc_out32(&ifc->ifc_nand.nand_evter_stat, status);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
bad_block(uchar * marker,int port_size)100*4882a593Smuzhiyun static inline int bad_block(uchar *marker, int port_size)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	if (port_size == 8)
103*4882a593Smuzhiyun 		return __raw_readb(marker) != 0xff;
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		return __raw_readw((u16 *)marker) != 0xffff;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
nand_spl_load_image(uint32_t offs,unsigned int uboot_size,void * vdst)108*4882a593Smuzhiyun int nand_spl_load_image(uint32_t offs, unsigned int uboot_size, void *vdst)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct fsl_ifc_fcm *gregs = (void *)CONFIG_SYS_IFC_ADDR;
111*4882a593Smuzhiyun 	struct fsl_ifc_runtime *ifc = NULL;
112*4882a593Smuzhiyun 	uchar *buf = (uchar *)CONFIG_SYS_NAND_BASE;
113*4882a593Smuzhiyun 	int page_size;
114*4882a593Smuzhiyun 	int port_size;
115*4882a593Smuzhiyun 	int pages_per_blk;
116*4882a593Smuzhiyun 	int blk_size;
117*4882a593Smuzhiyun 	int bad_marker = 0;
118*4882a593Smuzhiyun 	int bufnum_mask, bufnum, ver = 0;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	int csor, cspr;
121*4882a593Smuzhiyun 	int pos = 0;
122*4882a593Smuzhiyun 	int j = 0;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	int sram_addr;
125*4882a593Smuzhiyun 	int pg_no;
126*4882a593Smuzhiyun 	uchar *dst = vdst;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	ifc = runtime_regs_address();
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Get NAND Flash configuration */
131*4882a593Smuzhiyun 	csor = CONFIG_SYS_NAND_CSOR;
132*4882a593Smuzhiyun 	cspr = CONFIG_SYS_NAND_CSPR;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	port_size = (cspr & CSPR_PORT_SIZE_16) ? 16 : 8;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if ((csor & CSOR_NAND_PGS_MASK) == CSOR_NAND_PGS_8K) {
137*4882a593Smuzhiyun 		page_size = 8192;
138*4882a593Smuzhiyun 		bufnum_mask = 0x0;
139*4882a593Smuzhiyun 	} else if ((csor & CSOR_NAND_PGS_MASK) == CSOR_NAND_PGS_4K) {
140*4882a593Smuzhiyun 		page_size = 4096;
141*4882a593Smuzhiyun 		bufnum_mask = 0x1;
142*4882a593Smuzhiyun 	} else if ((csor & CSOR_NAND_PGS_MASK) == CSOR_NAND_PGS_2K) {
143*4882a593Smuzhiyun 		page_size = 2048;
144*4882a593Smuzhiyun 		bufnum_mask = 0x3;
145*4882a593Smuzhiyun 	} else {
146*4882a593Smuzhiyun 		page_size = 512;
147*4882a593Smuzhiyun 		bufnum_mask = 0xf;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		if (port_size == 8)
150*4882a593Smuzhiyun 			bad_marker = 5;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ver = ifc_in32(&gregs->ifc_rev);
154*4882a593Smuzhiyun 	if (ver >= FSL_IFC_V2_0_0)
155*4882a593Smuzhiyun 		bufnum_mask = (bufnum_mask * 2) + 1;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	pages_per_blk =
158*4882a593Smuzhiyun 		32 << ((csor & CSOR_NAND_PB_MASK) >> CSOR_NAND_PB_SHIFT);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	blk_size = pages_per_blk * page_size;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Open Full SRAM mapping for spare are access */
163*4882a593Smuzhiyun 	ifc_out32(&ifc->ifc_nand.ncfgr, 0x0);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Clear Boot events */
166*4882a593Smuzhiyun 	ifc_out32(&ifc->ifc_nand.nand_evter_stat, 0xffffffff);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Program FIR/FCR for Large/Small page */
169*4882a593Smuzhiyun 	if (page_size > 512) {
170*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fir0,
171*4882a593Smuzhiyun 			  (IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
172*4882a593Smuzhiyun 			  (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP1_SHIFT) |
173*4882a593Smuzhiyun 			  (IFC_FIR_OP_RA0 << IFC_NAND_FIR0_OP2_SHIFT) |
174*4882a593Smuzhiyun 			  (IFC_FIR_OP_CMD1 << IFC_NAND_FIR0_OP3_SHIFT) |
175*4882a593Smuzhiyun 			  (IFC_FIR_OP_BTRD << IFC_NAND_FIR0_OP4_SHIFT));
176*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fir1, 0x0);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fcr0,
179*4882a593Smuzhiyun 			  (NAND_CMD_READ0 << IFC_NAND_FCR0_CMD0_SHIFT) |
180*4882a593Smuzhiyun 			  (NAND_CMD_READSTART << IFC_NAND_FCR0_CMD1_SHIFT));
181*4882a593Smuzhiyun 	} else {
182*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fir0,
183*4882a593Smuzhiyun 			  (IFC_FIR_OP_CW0 << IFC_NAND_FIR0_OP0_SHIFT) |
184*4882a593Smuzhiyun 			  (IFC_FIR_OP_CA0 << IFC_NAND_FIR0_OP1_SHIFT) |
185*4882a593Smuzhiyun 			  (IFC_FIR_OP_RA0  << IFC_NAND_FIR0_OP2_SHIFT) |
186*4882a593Smuzhiyun 			  (IFC_FIR_OP_BTRD << IFC_NAND_FIR0_OP3_SHIFT));
187*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fir1, 0x0);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		ifc_out32(&ifc->ifc_nand.nand_fcr0,
190*4882a593Smuzhiyun 			  NAND_CMD_READ0 << IFC_NAND_FCR0_CMD0_SHIFT);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Program FBCR = 0 for full page read */
194*4882a593Smuzhiyun 	ifc_out32(&ifc->ifc_nand.nand_fbcr, 0);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Read and copy u-boot on SDRAM from NAND device, In parallel
197*4882a593Smuzhiyun 	 * check for Bad block if found skip it and read continue to
198*4882a593Smuzhiyun 	 * next Block
199*4882a593Smuzhiyun 	 */
200*4882a593Smuzhiyun 	while (pos < uboot_size) {
201*4882a593Smuzhiyun 		int i = 0;
202*4882a593Smuzhiyun 		do {
203*4882a593Smuzhiyun 			pg_no = offs / page_size;
204*4882a593Smuzhiyun 			bufnum = pg_no & bufnum_mask;
205*4882a593Smuzhiyun 			sram_addr = bufnum * page_size * 2;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 			ifc_out32(&ifc->ifc_nand.row0, pg_no);
208*4882a593Smuzhiyun 			ifc_out32(&ifc->ifc_nand.col0, 0);
209*4882a593Smuzhiyun 			/* start read */
210*4882a593Smuzhiyun 			ifc_out32(&ifc->ifc_nand.nandseq_strt,
211*4882a593Smuzhiyun 				  IFC_NAND_SEQ_STRT_FIR_STRT);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 			/* wait for read to complete */
214*4882a593Smuzhiyun 			nand_wait(&buf[sram_addr], bufnum, page_size);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 			/*
217*4882a593Smuzhiyun 			 * If either of the first two pages are marked bad,
218*4882a593Smuzhiyun 			 * continue to the next block.
219*4882a593Smuzhiyun 			 */
220*4882a593Smuzhiyun 			if (i++ < 2 &&
221*4882a593Smuzhiyun 			    bad_block(&buf[sram_addr + page_size + bad_marker],
222*4882a593Smuzhiyun 				      port_size)) {
223*4882a593Smuzhiyun 				puts("skipping\n");
224*4882a593Smuzhiyun 				offs = (offs + blk_size) & ~(blk_size - 1);
225*4882a593Smuzhiyun 				pos &= ~(blk_size - 1);
226*4882a593Smuzhiyun 				break;
227*4882a593Smuzhiyun 			}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 			for (j = 0; j < page_size; j++)
230*4882a593Smuzhiyun 				dst[pos + j] = __raw_readb(&buf[sram_addr + j]);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 			pos += page_size;
233*4882a593Smuzhiyun 			offs += page_size;
234*4882a593Smuzhiyun 		} while ((offs & (blk_size - 1)) && (pos < uboot_size));
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * Main entrypoint for NAND Boot. It's necessary that SDRAM is already
242*4882a593Smuzhiyun  * configured and available since this code loads the main U-Boot image
243*4882a593Smuzhiyun  * from NAND into SDRAM and starts from there.
244*4882a593Smuzhiyun  */
nand_boot(void)245*4882a593Smuzhiyun void nand_boot(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	__attribute__((noreturn)) void (*uboot)(void);
248*4882a593Smuzhiyun 	/*
249*4882a593Smuzhiyun 	 * Load U-Boot image from NAND into RAM
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_SYS_NAND_U_BOOT_OFFS,
252*4882a593Smuzhiyun 			    CONFIG_SYS_NAND_U_BOOT_SIZE,
253*4882a593Smuzhiyun 			    (uchar *)CONFIG_SYS_NAND_U_BOOT_DST);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_NAND_ENV_DST
256*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
257*4882a593Smuzhiyun 			    (uchar *)CONFIG_NAND_ENV_DST);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_ENV_OFFSET_REDUND
260*4882a593Smuzhiyun 	nand_spl_load_image(CONFIG_ENV_OFFSET_REDUND, CONFIG_ENV_SIZE,
261*4882a593Smuzhiyun 			    (uchar *)CONFIG_NAND_ENV_DST + CONFIG_ENV_SIZE);
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun #endif
264*4882a593Smuzhiyun 	/*
265*4882a593Smuzhiyun 	 * Jump to U-Boot image
266*4882a593Smuzhiyun 	 */
267*4882a593Smuzhiyun #ifdef CONFIG_SPL_FLUSH_IMAGE
268*4882a593Smuzhiyun 	/*
269*4882a593Smuzhiyun 	 * Clean d-cache and invalidate i-cache, to
270*4882a593Smuzhiyun 	 * make sure that no stale data is executed.
271*4882a593Smuzhiyun 	 */
272*4882a593Smuzhiyun 	flush_cache(CONFIG_SYS_NAND_U_BOOT_DST, CONFIG_SYS_NAND_U_BOOT_SIZE);
273*4882a593Smuzhiyun #endif
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #ifdef CONFIG_CHAIN_OF_TRUST
276*4882a593Smuzhiyun 	/*
277*4882a593Smuzhiyun 	 * U-Boot header is appended at end of U-boot image, so
278*4882a593Smuzhiyun 	 * calculate U-boot header address using U-boot header size.
279*4882a593Smuzhiyun 	 */
280*4882a593Smuzhiyun #define CONFIG_U_BOOT_HDR_ADDR \
281*4882a593Smuzhiyun 		((CONFIG_SYS_NAND_U_BOOT_START + \
282*4882a593Smuzhiyun 		  CONFIG_SYS_NAND_U_BOOT_SIZE) - \
283*4882a593Smuzhiyun 		 CONFIG_U_BOOT_HDR_SIZE)
284*4882a593Smuzhiyun 	spl_validate_uboot(CONFIG_U_BOOT_HDR_ADDR,
285*4882a593Smuzhiyun 			   CONFIG_SYS_NAND_U_BOOT_START);
286*4882a593Smuzhiyun 	/*
287*4882a593Smuzhiyun 	 * In case of failure in validation, spl_validate_uboot would
288*4882a593Smuzhiyun 	 * not return back in case of Production environment with ITS=1.
289*4882a593Smuzhiyun 	 * Thus U-Boot will not start.
290*4882a593Smuzhiyun 	 * In Development environment (ITS=0 and SB_EN=1), the function
291*4882a593Smuzhiyun 	 * may return back in case of non-fatal failures.
292*4882a593Smuzhiyun 	 */
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	uboot = (void *)CONFIG_SYS_NAND_U_BOOT_START;
296*4882a593Smuzhiyun 	uboot();
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #ifndef CONFIG_SPL_NAND_INIT
nand_init(void)300*4882a593Smuzhiyun void nand_init(void)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
nand_deselect(void)304*4882a593Smuzhiyun void nand_deselect(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun #endif
308