xref: /OK3568_Linux_fs/u-boot/drivers/gpio/rk_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2008-2020 Rockchip Electronics
5*4882a593Smuzhiyun  * Peter, Software Engineering, <superpeter.cai@gmail.com>.
6*4882a593Smuzhiyun  * Jianqun Xu, Software Engineering, <jay.xu@rock-chips.com>.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dm/of_access.h>
14*4882a593Smuzhiyun #include <syscon.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #include <dm/pinctrl.h>
20*4882a593Smuzhiyun #include <dt-bindings/clock/rk3288-cru.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "../pinctrl/rockchip/pinctrl-rockchip.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define OFFSET_TO_BIT(bit)	(1UL << (bit))
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_GPIO_V2
27*4882a593Smuzhiyun #define REG_L(R)	(R##_l)
28*4882a593Smuzhiyun #define REG_H(R)	(R##_h)
29*4882a593Smuzhiyun #define READ_REG(REG)	((readl(REG_L(REG)) & 0xFFFF) | \
30*4882a593Smuzhiyun 			((readl(REG_H(REG)) & 0xFFFF) << 16))
31*4882a593Smuzhiyun #define WRITE_REG(REG, VAL)	\
32*4882a593Smuzhiyun {\
33*4882a593Smuzhiyun 	writel(((VAL) & 0xFFFF) | 0xFFFF0000, REG_L(REG)); \
34*4882a593Smuzhiyun 	writel((((VAL) & 0xFFFF0000) >> 16) | 0xFFFF0000, REG_H(REG));\
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun #define CLRBITS_LE32(REG, MASK)	WRITE_REG(REG, READ_REG(REG) & ~(MASK))
37*4882a593Smuzhiyun #define SETBITS_LE32(REG, MASK)	WRITE_REG(REG, READ_REG(REG) | (MASK))
38*4882a593Smuzhiyun #define CLRSETBITS_LE32(REG, MASK, VAL)	WRITE_REG(REG, \
39*4882a593Smuzhiyun 				(READ_REG(REG) & ~(MASK)) | (VAL))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #else
42*4882a593Smuzhiyun #define READ_REG(REG)			readl(REG)
43*4882a593Smuzhiyun #define WRITE_REG(REG, VAL)		writel(VAL, REG)
44*4882a593Smuzhiyun #define CLRBITS_LE32(REG, MASK)		clrbits_le32(REG, MASK)
45*4882a593Smuzhiyun #define SETBITS_LE32(REG, MASK)		setbits_le32(REG, MASK)
46*4882a593Smuzhiyun #define CLRSETBITS_LE32(REG, MASK, VAL)	clrsetbits_le32(REG, MASK, VAL)
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct rockchip_gpio_priv {
51*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs;
52*4882a593Smuzhiyun 	struct udevice *pinctrl;
53*4882a593Smuzhiyun 	int bank;
54*4882a593Smuzhiyun 	char name[2];
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
rockchip_gpio_direction_input(struct udevice * dev,unsigned offset)57*4882a593Smuzhiyun static int rockchip_gpio_direction_input(struct udevice *dev, unsigned offset)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
60*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs = priv->regs;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	CLRBITS_LE32(&regs->swport_ddr, OFFSET_TO_BIT(offset));
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
rockchip_gpio_direction_output(struct udevice * dev,unsigned offset,int value)67*4882a593Smuzhiyun static int rockchip_gpio_direction_output(struct udevice *dev, unsigned offset,
68*4882a593Smuzhiyun 					  int value)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
71*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs = priv->regs;
72*4882a593Smuzhiyun 	int mask = OFFSET_TO_BIT(offset);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	CLRSETBITS_LE32(&regs->swport_dr, mask, value ? mask : 0);
75*4882a593Smuzhiyun 	SETBITS_LE32(&regs->swport_ddr, mask);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
rockchip_gpio_get_value(struct udevice * dev,unsigned offset)80*4882a593Smuzhiyun static int rockchip_gpio_get_value(struct udevice *dev, unsigned offset)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
83*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs = priv->regs;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return readl(&regs->ext_port) & OFFSET_TO_BIT(offset) ? 1 : 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
rockchip_gpio_set_value(struct udevice * dev,unsigned offset,int value)88*4882a593Smuzhiyun static int rockchip_gpio_set_value(struct udevice *dev, unsigned offset,
89*4882a593Smuzhiyun 				   int value)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
92*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs = priv->regs;
93*4882a593Smuzhiyun 	int mask = OFFSET_TO_BIT(offset);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	CLRSETBITS_LE32(&regs->swport_dr, mask, value ? mask : 0);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
rockchip_gpio_get_function(struct udevice * dev,unsigned offset)100*4882a593Smuzhiyun static int rockchip_gpio_get_function(struct udevice *dev, unsigned offset)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
103*4882a593Smuzhiyun 	return -ENODATA;
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
106*4882a593Smuzhiyun 	struct rockchip_gpio_regs *regs = priv->regs;
107*4882a593Smuzhiyun 	bool is_output;
108*4882a593Smuzhiyun 	int ret;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	ret = pinctrl_get_gpio_mux(priv->pinctrl, priv->bank, offset);
111*4882a593Smuzhiyun 	if (ret < 0) {
112*4882a593Smuzhiyun 		dev_err(dev, "fail to get gpio mux %d\n", ret);
113*4882a593Smuzhiyun 		return ret;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* If it's not 0, then it is not a GPIO */
117*4882a593Smuzhiyun 	if (ret > 0)
118*4882a593Smuzhiyun 		return GPIOF_FUNC;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	is_output = READ_REG(&regs->swport_ddr) & OFFSET_TO_BIT(offset);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
rockchip_gpio_probe(struct udevice * dev)126*4882a593Smuzhiyun static int rockchip_gpio_probe(struct udevice *dev)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
129*4882a593Smuzhiyun 	struct rockchip_gpio_priv *priv = dev_get_priv(dev);
130*4882a593Smuzhiyun 	struct rockchip_pinctrl_priv *pctrl_priv;
131*4882a593Smuzhiyun 	struct rockchip_pin_bank *bank;
132*4882a593Smuzhiyun 	char *end = NULL;
133*4882a593Smuzhiyun 	int id = -1, ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	priv->regs = dev_read_addr_ptr(dev);
136*4882a593Smuzhiyun 	ret = uclass_get_device_by_seq(UCLASS_PINCTRL, 0, &priv->pinctrl);
137*4882a593Smuzhiyun 	if (ret) {
138*4882a593Smuzhiyun 		ret = uclass_first_device_err(UCLASS_PINCTRL, &priv->pinctrl);
139*4882a593Smuzhiyun 		if (ret) {
140*4882a593Smuzhiyun 			dev_err(dev, "failed to get pinctrl device %d\n", ret);
141*4882a593Smuzhiyun 			return ret;
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	pctrl_priv = dev_get_priv(priv->pinctrl);
146*4882a593Smuzhiyun 	if (!pctrl_priv) {
147*4882a593Smuzhiyun 		dev_err(dev, "failed to get pinctrl priv\n");
148*4882a593Smuzhiyun 		return -EINVAL;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	end = strrchr(dev->name, '@');
152*4882a593Smuzhiyun 	if (end)
153*4882a593Smuzhiyun 		id = trailing_strtoln(dev->name, end);
154*4882a593Smuzhiyun 	if (id < 0)
155*4882a593Smuzhiyun 		dev_read_alias_seq(dev, &id);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (id < 0 || id >= pctrl_priv->ctrl->nr_banks) {
158*4882a593Smuzhiyun 		dev_err(dev, "nr_banks=%d, bank id=%d invalid\n",
159*4882a593Smuzhiyun 			pctrl_priv->ctrl->nr_banks, id);
160*4882a593Smuzhiyun 		return -EINVAL;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	bank = &pctrl_priv->ctrl->pin_banks[id];
164*4882a593Smuzhiyun 	if (bank->bank_num != id) {
165*4882a593Smuzhiyun 		dev_err(dev, "bank id mismatch with pinctrl\n");
166*4882a593Smuzhiyun 		return -EINVAL;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	priv->bank = bank->bank_num;
170*4882a593Smuzhiyun 	uc_priv->gpio_count = bank->nr_pins;
171*4882a593Smuzhiyun 	uc_priv->gpio_base = bank->pin_base;
172*4882a593Smuzhiyun 	uc_priv->bank_name = bank->name;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_rockchip_ops = {
178*4882a593Smuzhiyun 	.direction_input	= rockchip_gpio_direction_input,
179*4882a593Smuzhiyun 	.direction_output	= rockchip_gpio_direction_output,
180*4882a593Smuzhiyun 	.get_value		= rockchip_gpio_get_value,
181*4882a593Smuzhiyun 	.set_value		= rockchip_gpio_set_value,
182*4882a593Smuzhiyun 	.get_function		= rockchip_gpio_get_function,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct udevice_id rockchip_gpio_ids[] = {
186*4882a593Smuzhiyun 	{ .compatible = "rockchip,gpio-bank" },
187*4882a593Smuzhiyun 	{ }
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_rockchip) = {
191*4882a593Smuzhiyun 	.name	= "gpio_rockchip",
192*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
193*4882a593Smuzhiyun 	.of_match = rockchip_gpio_ids,
194*4882a593Smuzhiyun 	.ops	= &gpio_rockchip_ops,
195*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_gpio_priv),
196*4882a593Smuzhiyun 	.probe	= rockchip_gpio_probe,
197*4882a593Smuzhiyun };
198