1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2016 Socionext Inc.
3*4882a593Smuzhiyun * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk-uclass.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/sizes.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk-uniphier.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /**
18*4882a593Smuzhiyun * struct uniphier_clk_priv - private data for UniPhier clock driver
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * @base: base address of the clock provider
21*4882a593Smuzhiyun * @data: SoC specific data
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun struct uniphier_clk_priv {
24*4882a593Smuzhiyun void __iomem *base;
25*4882a593Smuzhiyun const struct uniphier_clk_data *data;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
uniphier_clk_enable(struct clk * clk)28*4882a593Smuzhiyun static int uniphier_clk_enable(struct clk *clk)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct uniphier_clk_priv *priv = dev_get_priv(clk->dev);
31*4882a593Smuzhiyun unsigned long id = clk->id;
32*4882a593Smuzhiyun const struct uniphier_clk_gate_data *p;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun for (p = priv->data->gate; p->id != UNIPHIER_CLK_ID_END; p++) {
35*4882a593Smuzhiyun u32 val;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun if (p->id != id)
38*4882a593Smuzhiyun continue;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun val = readl(priv->base + p->reg);
41*4882a593Smuzhiyun val |= BIT(p->bit);
42*4882a593Smuzhiyun writel(val, priv->base + p->reg);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun dev_err(priv->dev, "clk_id=%lu was not handled\n", id);
48*4882a593Smuzhiyun return -EINVAL;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct uniphier_clk_mux_data *
uniphier_clk_get_mux_data(struct uniphier_clk_priv * priv,unsigned long id)52*4882a593Smuzhiyun uniphier_clk_get_mux_data(struct uniphier_clk_priv *priv, unsigned long id)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun const struct uniphier_clk_mux_data *p;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun for (p = priv->data->mux; p->id != UNIPHIER_CLK_ID_END; p++) {
57*4882a593Smuzhiyun if (p->id == id)
58*4882a593Smuzhiyun return p;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return NULL;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
uniphier_clk_get_rate(struct clk * clk)64*4882a593Smuzhiyun static ulong uniphier_clk_get_rate(struct clk *clk)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct uniphier_clk_priv *priv = dev_get_priv(clk->dev);
67*4882a593Smuzhiyun const struct uniphier_clk_mux_data *mux;
68*4882a593Smuzhiyun u32 val;
69*4882a593Smuzhiyun int i;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun mux = uniphier_clk_get_mux_data(priv, clk->id);
72*4882a593Smuzhiyun if (!mux)
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (!mux->nr_muxs) /* fixed-rate */
76*4882a593Smuzhiyun return mux->rates[0];
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun val = readl(priv->base + mux->reg);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun for (i = 0; i < mux->nr_muxs; i++)
81*4882a593Smuzhiyun if ((mux->masks[i] & val) == mux->vals[i])
82*4882a593Smuzhiyun return mux->rates[i];
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return -EINVAL;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
uniphier_clk_set_rate(struct clk * clk,ulong rate)87*4882a593Smuzhiyun static ulong uniphier_clk_set_rate(struct clk *clk, ulong rate)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct uniphier_clk_priv *priv = dev_get_priv(clk->dev);
90*4882a593Smuzhiyun const struct uniphier_clk_mux_data *mux;
91*4882a593Smuzhiyun u32 val;
92*4882a593Smuzhiyun int i, best_rate_id = -1;
93*4882a593Smuzhiyun ulong best_rate = 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun mux = uniphier_clk_get_mux_data(priv, clk->id);
96*4882a593Smuzhiyun if (!mux)
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (!mux->nr_muxs) /* fixed-rate */
100*4882a593Smuzhiyun return mux->rates[0];
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* first, decide the best match rate */
103*4882a593Smuzhiyun for (i = 0; i < mux->nr_muxs; i++) {
104*4882a593Smuzhiyun if (mux->rates[i] > best_rate && mux->rates[i] <= rate) {
105*4882a593Smuzhiyun best_rate = mux->rates[i];
106*4882a593Smuzhiyun best_rate_id = i;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (best_rate_id < 0)
111*4882a593Smuzhiyun return -EINVAL;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun val = readl(priv->base + mux->reg);
114*4882a593Smuzhiyun val &= ~mux->masks[best_rate_id];
115*4882a593Smuzhiyun val |= mux->vals[best_rate_id];
116*4882a593Smuzhiyun writel(val, priv->base + mux->reg);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun debug("%s: requested rate = %lu, set rate = %lu\n", __func__,
119*4882a593Smuzhiyun rate, best_rate);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return best_rate;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static const struct clk_ops uniphier_clk_ops = {
125*4882a593Smuzhiyun .enable = uniphier_clk_enable,
126*4882a593Smuzhiyun .get_rate = uniphier_clk_get_rate,
127*4882a593Smuzhiyun .set_rate = uniphier_clk_set_rate,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
uniphier_clk_probe(struct udevice * dev)130*4882a593Smuzhiyun static int uniphier_clk_probe(struct udevice *dev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct uniphier_clk_priv *priv = dev_get_priv(dev);
133*4882a593Smuzhiyun fdt_addr_t addr;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun addr = devfdt_get_addr(dev->parent);
136*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
137*4882a593Smuzhiyun return -EINVAL;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun priv->base = devm_ioremap(dev, addr, SZ_4K);
140*4882a593Smuzhiyun if (!priv->base)
141*4882a593Smuzhiyun return -ENOMEM;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun priv->data = (void *)dev_get_driver_data(dev);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const struct udevice_id uniphier_clk_match[] = {
149*4882a593Smuzhiyun /* System clock */
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld4-clock",
152*4882a593Smuzhiyun .data = (ulong)&uniphier_pxs2_sys_clk_data,
153*4882a593Smuzhiyun },
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-clock",
156*4882a593Smuzhiyun .data = (ulong)&uniphier_pxs2_sys_clk_data,
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun .compatible = "socionext,uniphier-sld8-clock",
160*4882a593Smuzhiyun .data = (ulong)&uniphier_pxs2_sys_clk_data,
161*4882a593Smuzhiyun },
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-clock",
164*4882a593Smuzhiyun .data = (ulong)&uniphier_pxs2_sys_clk_data,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-clock",
168*4882a593Smuzhiyun .data = (ulong)&uniphier_pxs2_sys_clk_data,
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-clock",
172*4882a593Smuzhiyun .data = (ulong)&uniphier_ld20_sys_clk_data,
173*4882a593Smuzhiyun },
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-clock",
176*4882a593Smuzhiyun .data = (ulong)&uniphier_ld20_sys_clk_data,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun /* Media I/O clock */
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld4-mio-clock",
181*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro4-mio-clock",
185*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
186*4882a593Smuzhiyun },
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun .compatible = "socionext,uniphier-sld8-mio-clock",
189*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
190*4882a593Smuzhiyun },
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun .compatible = "socionext,uniphier-pro5-sd-clock",
193*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
194*4882a593Smuzhiyun },
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun .compatible = "socionext,uniphier-pxs2-sd-clock",
197*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld11-mio-clock",
201*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun .compatible = "socionext,uniphier-ld20-sd-clock",
205*4882a593Smuzhiyun .data = (ulong)&uniphier_mio_clk_data,
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun { /* sentinel */ }
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun U_BOOT_DRIVER(uniphier_clk) = {
211*4882a593Smuzhiyun .name = "uniphier-clk",
212*4882a593Smuzhiyun .id = UCLASS_CLK,
213*4882a593Smuzhiyun .of_match = uniphier_clk_match,
214*4882a593Smuzhiyun .probe = uniphier_clk_probe,
215*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct uniphier_clk_priv),
216*4882a593Smuzhiyun .ops = &uniphier_clk_ops,
217*4882a593Smuzhiyun };
218