1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Authors: Roy Zang <tie-fei.zang@freescale.com>
5*4882a593Smuzhiyun * Chunhe Lan <Chunhe.Lan@freescale.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <command.h>
12*4882a593Smuzhiyun #include <pci.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/cache.h>
15*4882a593Smuzhiyun #include <asm/processor.h>
16*4882a593Smuzhiyun #include <asm/mmu.h>
17*4882a593Smuzhiyun #include <asm/immap_85xx.h>
18*4882a593Smuzhiyun #include <asm/fsl_pci.h>
19*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
20*4882a593Smuzhiyun #include <asm/fsl_portals.h>
21*4882a593Smuzhiyun #include <fsl_qbman.h>
22*4882a593Smuzhiyun #include <linux/libfdt.h>
23*4882a593Smuzhiyun #include <fdt_support.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <malloc.h>
26*4882a593Smuzhiyun #include <fm_eth.h>
27*4882a593Smuzhiyun #include <fsl_mdio.h>
28*4882a593Smuzhiyun #include <miiphy.h>
29*4882a593Smuzhiyun #include <phy.h>
30*4882a593Smuzhiyun #include <fsl_dtsec.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
33*4882a593Smuzhiyun
board_early_init_f(void)34*4882a593Smuzhiyun int board_early_init_f(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun fsl_lbc_t *lbc = LBC_BASE_ADDR;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Set ABSWP to implement conversion of addresses in the LBC */
39*4882a593Smuzhiyun setbits_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
checkboard(void)44*4882a593Smuzhiyun int checkboard(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun printf("Board: P1023 RDB\n");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #ifdef CONFIG_PCI
pci_init_board(void)52*4882a593Smuzhiyun void pci_init_board(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun fsl_pcie_init_board(0);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun
board_early_init_r(void)58*4882a593Smuzhiyun int board_early_init_r(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
61*4882a593Smuzhiyun int flash_esel = find_tlb_idx((void *)flashbase, 1);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Remap Boot flash + PROMJET region to caching-inhibited
65*4882a593Smuzhiyun * so that flash can be erased properly.
66*4882a593Smuzhiyun */
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* Flush d-cache and invalidate i-cache of any FLASH data */
69*4882a593Smuzhiyun flush_dcache();
70*4882a593Smuzhiyun invalidate_icache();
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (flash_esel == -1) {
73*4882a593Smuzhiyun /* very unlikely unless something is messed up */
74*4882a593Smuzhiyun puts("Error: Could not find TLB for FLASH BASE\n");
75*4882a593Smuzhiyun flash_esel = 2; /* give our best effort to continue */
76*4882a593Smuzhiyun } else {
77*4882a593Smuzhiyun /* invalidate existing TLB entry for flash + promjet */
78*4882a593Smuzhiyun disable_tlb(flash_esel);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
82*4882a593Smuzhiyun MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
83*4882a593Smuzhiyun 0, flash_esel, BOOKE_PAGESZ_256M, 1);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun setup_portals();
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
get_board_sys_clk(ulong dummy)90*4882a593Smuzhiyun unsigned long get_board_sys_clk(ulong dummy)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun return gd->bus_clk;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
get_board_ddr_clk(ulong dummy)95*4882a593Smuzhiyun unsigned long get_board_ddr_clk(ulong dummy)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun return gd->mem_clk;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
board_eth_init(bd_t * bis)100*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun ccsr_gur_t *gur = (ccsr_gur_t *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
103*4882a593Smuzhiyun struct fsl_pq_mdio_info dtsec_mdio_info;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Need to set dTSEC 1 pin multiplexing to TSEC. The default setting
107*4882a593Smuzhiyun * is not correct.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_TSEC1_1);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun dtsec_mdio_info.regs =
112*4882a593Smuzhiyun (struct tsec_mii_mng *)CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR;
113*4882a593Smuzhiyun dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Register the 1G MDIO bus */
116*4882a593Smuzhiyun fsl_pq_mdio_init(bis, &dtsec_mdio_info);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC1, CONFIG_SYS_FM1_DTSEC1_PHY_ADDR);
119*4882a593Smuzhiyun fm_info_set_phy_address(FM1_DTSEC2, CONFIG_SYS_FM1_DTSEC2_PHY_ADDR);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun fm_info_set_mdio(FM1_DTSEC1,
122*4882a593Smuzhiyun miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME));
123*4882a593Smuzhiyun fm_info_set_mdio(FM1_DTSEC2,
124*4882a593Smuzhiyun miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME));
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #ifdef CONFIG_FMAN_ENET
127*4882a593Smuzhiyun cpu_eth_init(bis);
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return pci_eth_init(bis);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)134*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun phys_addr_t base;
137*4882a593Smuzhiyun phys_size_t size;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun base = env_get_bootm_low();
142*4882a593Smuzhiyun size = env_get_bootm_size();
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun fdt_fixup_memory(blob, (u64)base, (u64)size);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #ifdef CONFIG_HAS_FSL_DR_USB
147*4882a593Smuzhiyun fsl_fdt_fixup_dr_usb(blob, bd);
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun fdt_fixup_fman_ethernet(blob);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun #endif
155