1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * URB OHCI HCD (Host Controller Driver) for USB on the AU1x00.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2003
5*4882a593Smuzhiyun * Gary Jennejohn, DENX Software Engineering <garyj@denx.de>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun * Note: Part of this code has been derived from linux
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * IMPORTANT NOTES
13*4882a593Smuzhiyun * 1 - this driver is intended for use with USB Mass Storage Devices
14*4882a593Smuzhiyun * (BBB) ONLY. There is NO support for Interrupt or Isochronous pipes!
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <config.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #ifdef CONFIG_USB_OHCI
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* #include <pci.h> no PCI on the AU1x00 */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <common.h>
24*4882a593Smuzhiyun #include <malloc.h>
25*4882a593Smuzhiyun #include <asm/io.h>
26*4882a593Smuzhiyun #include <mach/au1x00.h>
27*4882a593Smuzhiyun #include <usb.h>
28*4882a593Smuzhiyun #include "au1x00_usb_ohci.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define OHCI_USE_NPS /* force NoPowerSwitching mode */
31*4882a593Smuzhiyun #define OHCI_VERBOSE_DEBUG /* not always helpful */
32*4882a593Smuzhiyun #define OHCI_FILL_TRACE
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define USBH_ENABLE_BE (1<<0)
35*4882a593Smuzhiyun #define USBH_ENABLE_C (1<<1)
36*4882a593Smuzhiyun #define USBH_ENABLE_E (1<<2)
37*4882a593Smuzhiyun #define USBH_ENABLE_CE (1<<3)
38*4882a593Smuzhiyun #define USBH_ENABLE_RD (1<<4)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
41*4882a593Smuzhiyun #define USBH_ENABLE_INIT (USBH_ENABLE_CE | USBH_ENABLE_E | USBH_ENABLE_C)
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun #define USBH_ENABLE_INIT (USBH_ENABLE_CE | USBH_ENABLE_E | USBH_ENABLE_C | USBH_ENABLE_BE)
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* For initializing controller (mask in an HCFS mode too) */
48*4882a593Smuzhiyun #define OHCI_CONTROL_INIT \
49*4882a593Smuzhiyun (OHCI_CTRL_CBSR & 0x3) | OHCI_CTRL_IE | OHCI_CTRL_PLE
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #undef readl
52*4882a593Smuzhiyun #undef writel
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define readl(a) au_readl((long)(a))
55*4882a593Smuzhiyun #define writel(v,a) au_writel((v),(int)(a))
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define DEBUG
58*4882a593Smuzhiyun #ifdef DEBUG
59*4882a593Smuzhiyun #define dbg(format, arg...) printf("DEBUG: " format "\n", ## arg)
60*4882a593Smuzhiyun #else
61*4882a593Smuzhiyun #define dbg(format, arg...) do {} while(0)
62*4882a593Smuzhiyun #endif /* DEBUG */
63*4882a593Smuzhiyun #define err(format, arg...) printf("ERROR: " format "\n", ## arg)
64*4882a593Smuzhiyun #define SHOW_INFO
65*4882a593Smuzhiyun #ifdef SHOW_INFO
66*4882a593Smuzhiyun #define info(format, arg...) printf("INFO: " format "\n", ## arg)
67*4882a593Smuzhiyun #else
68*4882a593Smuzhiyun #define info(format, arg...) do {} while(0)
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define m16_swap(x) swap_16(x)
72*4882a593Smuzhiyun #define m32_swap(x) swap_32(x)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* global ohci_t */
75*4882a593Smuzhiyun static ohci_t gohci;
76*4882a593Smuzhiyun /* this must be aligned to a 256 byte boundary */
77*4882a593Smuzhiyun struct ohci_hcca ghcca[1];
78*4882a593Smuzhiyun /* a pointer to the aligned storage */
79*4882a593Smuzhiyun struct ohci_hcca *phcca;
80*4882a593Smuzhiyun /* this allocates EDs for all possible endpoints */
81*4882a593Smuzhiyun struct ohci_device ohci_dev;
82*4882a593Smuzhiyun /* urb_priv */
83*4882a593Smuzhiyun urb_priv_t urb_priv;
84*4882a593Smuzhiyun /* RHSC flag */
85*4882a593Smuzhiyun int got_rhsc;
86*4882a593Smuzhiyun /* device which was disconnected */
87*4882a593Smuzhiyun struct usb_device *devgone;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* AMD-756 (D2 rev) reports corrupt register contents in some cases.
92*4882a593Smuzhiyun * The erratum (#4) description is incorrect. AMD's workaround waits
93*4882a593Smuzhiyun * till some bits (mostly reserved) are clear; ok for all revs.
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun #define OHCI_QUIRK_AMD756 0xabcd
96*4882a593Smuzhiyun #define read_roothub(hc, register, mask) ({ \
97*4882a593Smuzhiyun u32 temp = readl (&hc->regs->roothub.register); \
98*4882a593Smuzhiyun if (hc->flags & OHCI_QUIRK_AMD756) \
99*4882a593Smuzhiyun while (temp & mask) \
100*4882a593Smuzhiyun temp = readl (&hc->regs->roothub.register); \
101*4882a593Smuzhiyun temp; })
102*4882a593Smuzhiyun
roothub_a(struct ohci * hc)103*4882a593Smuzhiyun static u32 roothub_a (struct ohci *hc)
104*4882a593Smuzhiyun { return read_roothub (hc, a, 0xfc0fe000); }
roothub_b(struct ohci * hc)105*4882a593Smuzhiyun static inline u32 roothub_b (struct ohci *hc)
106*4882a593Smuzhiyun { return readl (&hc->regs->roothub.b); }
roothub_status(struct ohci * hc)107*4882a593Smuzhiyun static inline u32 roothub_status (struct ohci *hc)
108*4882a593Smuzhiyun { return readl (&hc->regs->roothub.status); }
roothub_portstatus(struct ohci * hc,int i)109*4882a593Smuzhiyun static u32 roothub_portstatus (struct ohci *hc, int i)
110*4882a593Smuzhiyun { return read_roothub (hc, portstatus [i], 0xffe0fce0); }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* forward declaration */
114*4882a593Smuzhiyun static int hc_interrupt (void);
115*4882a593Smuzhiyun static void
116*4882a593Smuzhiyun td_submit_job (struct usb_device * dev, unsigned long pipe, void * buffer,
117*4882a593Smuzhiyun int transfer_len, struct devrequest * setup, urb_priv_t * urb, int interval);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
120*4882a593Smuzhiyun * URB support functions
121*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* free HCD-private data associated with this URB */
124*4882a593Smuzhiyun
urb_free_priv(urb_priv_t * urb)125*4882a593Smuzhiyun static void urb_free_priv (urb_priv_t * urb)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun int i;
128*4882a593Smuzhiyun int last;
129*4882a593Smuzhiyun struct td * td;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun last = urb->length - 1;
132*4882a593Smuzhiyun if (last >= 0) {
133*4882a593Smuzhiyun for (i = 0; i <= last; i++) {
134*4882a593Smuzhiyun td = urb->td[i];
135*4882a593Smuzhiyun if (td) {
136*4882a593Smuzhiyun td->usb_dev = NULL;
137*4882a593Smuzhiyun urb->td[i] = NULL;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #ifdef DEBUG
146*4882a593Smuzhiyun static int sohci_get_current_frame_number (struct usb_device * dev);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* debug| print the main components of an URB
149*4882a593Smuzhiyun * small: 0) header + data packets 1) just header */
150*4882a593Smuzhiyun
pkt_print(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * setup,char * str,int small)151*4882a593Smuzhiyun static void pkt_print (struct usb_device * dev, unsigned long pipe, void * buffer,
152*4882a593Smuzhiyun int transfer_len, struct devrequest * setup, char * str, int small)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun urb_priv_t * purb = &urb_priv;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun dbg("%s URB:[%4x] dev:%2d,ep:%2d-%c,type:%s,len:%d/%d stat:%#lx",
157*4882a593Smuzhiyun str,
158*4882a593Smuzhiyun sohci_get_current_frame_number (dev),
159*4882a593Smuzhiyun usb_pipedevice (pipe),
160*4882a593Smuzhiyun usb_pipeendpoint (pipe),
161*4882a593Smuzhiyun usb_pipeout (pipe)? 'O': 'I',
162*4882a593Smuzhiyun usb_pipetype (pipe) < 2? (usb_pipeint (pipe)? "INTR": "ISOC"):
163*4882a593Smuzhiyun (usb_pipecontrol (pipe)? "CTRL": "BULK"),
164*4882a593Smuzhiyun purb->actual_length,
165*4882a593Smuzhiyun transfer_len, dev->status);
166*4882a593Smuzhiyun #ifdef OHCI_VERBOSE_DEBUG
167*4882a593Smuzhiyun if (!small) {
168*4882a593Smuzhiyun int i, len;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (usb_pipecontrol (pipe)) {
171*4882a593Smuzhiyun printf (__FILE__ ": cmd(8):");
172*4882a593Smuzhiyun for (i = 0; i < 8 ; i++)
173*4882a593Smuzhiyun printf (" %02x", ((__u8 *) setup) [i]);
174*4882a593Smuzhiyun printf ("\n");
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun if (transfer_len > 0 && buffer) {
177*4882a593Smuzhiyun printf (__FILE__ ": data(%d/%d):",
178*4882a593Smuzhiyun purb->actual_length,
179*4882a593Smuzhiyun transfer_len);
180*4882a593Smuzhiyun len = usb_pipeout (pipe)?
181*4882a593Smuzhiyun transfer_len: purb->actual_length;
182*4882a593Smuzhiyun for (i = 0; i < 16 && i < len; i++)
183*4882a593Smuzhiyun printf (" %02x", ((__u8 *) buffer) [i]);
184*4882a593Smuzhiyun printf ("%s\n", i < len? "...": "");
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* just for debugging; prints non-empty branches of the int ed tree inclusive iso eds*/
ep_print_int_eds(ohci_t * ohci,char * str)191*4882a593Smuzhiyun void ep_print_int_eds (ohci_t *ohci, char * str) {
192*4882a593Smuzhiyun int i, j;
193*4882a593Smuzhiyun __u32 * ed_p;
194*4882a593Smuzhiyun for (i= 0; i < 32; i++) {
195*4882a593Smuzhiyun j = 5;
196*4882a593Smuzhiyun ed_p = &(ohci->hcca->int_table [i]);
197*4882a593Smuzhiyun if (*ed_p == 0)
198*4882a593Smuzhiyun continue;
199*4882a593Smuzhiyun printf (__FILE__ ": %s branch int %2d(%2x):", str, i, i);
200*4882a593Smuzhiyun while (*ed_p != 0 && j--) {
201*4882a593Smuzhiyun ed_t *ed = (ed_t *)m32_swap(ed_p);
202*4882a593Smuzhiyun printf (" ed: %4x;", ed->hwINFO);
203*4882a593Smuzhiyun ed_p = &ed->hwNextED;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun printf ("\n");
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
ohci_dump_intr_mask(char * label,__u32 mask)209*4882a593Smuzhiyun static void ohci_dump_intr_mask (char *label, __u32 mask)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun dbg ("%s: 0x%08x%s%s%s%s%s%s%s%s%s",
212*4882a593Smuzhiyun label,
213*4882a593Smuzhiyun mask,
214*4882a593Smuzhiyun (mask & OHCI_INTR_MIE) ? " MIE" : "",
215*4882a593Smuzhiyun (mask & OHCI_INTR_OC) ? " OC" : "",
216*4882a593Smuzhiyun (mask & OHCI_INTR_RHSC) ? " RHSC" : "",
217*4882a593Smuzhiyun (mask & OHCI_INTR_FNO) ? " FNO" : "",
218*4882a593Smuzhiyun (mask & OHCI_INTR_UE) ? " UE" : "",
219*4882a593Smuzhiyun (mask & OHCI_INTR_RD) ? " RD" : "",
220*4882a593Smuzhiyun (mask & OHCI_INTR_SF) ? " SF" : "",
221*4882a593Smuzhiyun (mask & OHCI_INTR_WDH) ? " WDH" : "",
222*4882a593Smuzhiyun (mask & OHCI_INTR_SO) ? " SO" : ""
223*4882a593Smuzhiyun );
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
maybe_print_eds(char * label,__u32 value)226*4882a593Smuzhiyun static void maybe_print_eds (char *label, __u32 value)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun ed_t *edp = (ed_t *)value;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (value) {
231*4882a593Smuzhiyun dbg ("%s %08x", label, value);
232*4882a593Smuzhiyun dbg ("%08x", edp->hwINFO);
233*4882a593Smuzhiyun dbg ("%08x", edp->hwTailP);
234*4882a593Smuzhiyun dbg ("%08x", edp->hwHeadP);
235*4882a593Smuzhiyun dbg ("%08x", edp->hwNextED);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
hcfs2string(int state)239*4882a593Smuzhiyun static char * hcfs2string (int state)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun switch (state) {
242*4882a593Smuzhiyun case OHCI_USB_RESET: return "reset";
243*4882a593Smuzhiyun case OHCI_USB_RESUME: return "resume";
244*4882a593Smuzhiyun case OHCI_USB_OPER: return "operational";
245*4882a593Smuzhiyun case OHCI_USB_SUSPEND: return "suspend";
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun return "?";
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* dump control and status registers */
ohci_dump_status(ohci_t * controller)251*4882a593Smuzhiyun static void ohci_dump_status (ohci_t *controller)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct ohci_regs *regs = controller->regs;
254*4882a593Smuzhiyun __u32 temp;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun temp = readl (®s->revision) & 0xff;
257*4882a593Smuzhiyun if (temp != 0x10)
258*4882a593Smuzhiyun dbg ("spec %d.%d", (temp >> 4), (temp & 0x0f));
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun temp = readl (®s->control);
261*4882a593Smuzhiyun dbg ("control: 0x%08x%s%s%s HCFS=%s%s%s%s%s CBSR=%d", temp,
262*4882a593Smuzhiyun (temp & OHCI_CTRL_RWE) ? " RWE" : "",
263*4882a593Smuzhiyun (temp & OHCI_CTRL_RWC) ? " RWC" : "",
264*4882a593Smuzhiyun (temp & OHCI_CTRL_IR) ? " IR" : "",
265*4882a593Smuzhiyun hcfs2string (temp & OHCI_CTRL_HCFS),
266*4882a593Smuzhiyun (temp & OHCI_CTRL_BLE) ? " BLE" : "",
267*4882a593Smuzhiyun (temp & OHCI_CTRL_CLE) ? " CLE" : "",
268*4882a593Smuzhiyun (temp & OHCI_CTRL_IE) ? " IE" : "",
269*4882a593Smuzhiyun (temp & OHCI_CTRL_PLE) ? " PLE" : "",
270*4882a593Smuzhiyun temp & OHCI_CTRL_CBSR
271*4882a593Smuzhiyun );
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun temp = readl (®s->cmdstatus);
274*4882a593Smuzhiyun dbg ("cmdstatus: 0x%08x SOC=%d%s%s%s%s", temp,
275*4882a593Smuzhiyun (temp & OHCI_SOC) >> 16,
276*4882a593Smuzhiyun (temp & OHCI_OCR) ? " OCR" : "",
277*4882a593Smuzhiyun (temp & OHCI_BLF) ? " BLF" : "",
278*4882a593Smuzhiyun (temp & OHCI_CLF) ? " CLF" : "",
279*4882a593Smuzhiyun (temp & OHCI_HCR) ? " HCR" : ""
280*4882a593Smuzhiyun );
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ohci_dump_intr_mask ("intrstatus", readl (®s->intrstatus));
283*4882a593Smuzhiyun ohci_dump_intr_mask ("intrenable", readl (®s->intrenable));
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun maybe_print_eds ("ed_periodcurrent", readl (®s->ed_periodcurrent));
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun maybe_print_eds ("ed_controlhead", readl (®s->ed_controlhead));
288*4882a593Smuzhiyun maybe_print_eds ("ed_controlcurrent", readl (®s->ed_controlcurrent));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun maybe_print_eds ("ed_bulkhead", readl (®s->ed_bulkhead));
291*4882a593Smuzhiyun maybe_print_eds ("ed_bulkcurrent", readl (®s->ed_bulkcurrent));
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun maybe_print_eds ("donehead", readl (®s->donehead));
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
ohci_dump_roothub(ohci_t * controller,int verbose)296*4882a593Smuzhiyun static void ohci_dump_roothub (ohci_t *controller, int verbose)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun __u32 temp, ndp, i;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun temp = roothub_a (controller);
301*4882a593Smuzhiyun ndp = (temp & RH_A_NDP);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (verbose) {
304*4882a593Smuzhiyun dbg ("roothub.a: %08x POTPGT=%d%s%s%s%s%s NDP=%d", temp,
305*4882a593Smuzhiyun ((temp & RH_A_POTPGT) >> 24) & 0xff,
306*4882a593Smuzhiyun (temp & RH_A_NOCP) ? " NOCP" : "",
307*4882a593Smuzhiyun (temp & RH_A_OCPM) ? " OCPM" : "",
308*4882a593Smuzhiyun (temp & RH_A_DT) ? " DT" : "",
309*4882a593Smuzhiyun (temp & RH_A_NPS) ? " NPS" : "",
310*4882a593Smuzhiyun (temp & RH_A_PSM) ? " PSM" : "",
311*4882a593Smuzhiyun ndp
312*4882a593Smuzhiyun );
313*4882a593Smuzhiyun temp = roothub_b (controller);
314*4882a593Smuzhiyun dbg ("roothub.b: %08x PPCM=%04x DR=%04x",
315*4882a593Smuzhiyun temp,
316*4882a593Smuzhiyun (temp & RH_B_PPCM) >> 16,
317*4882a593Smuzhiyun (temp & RH_B_DR)
318*4882a593Smuzhiyun );
319*4882a593Smuzhiyun temp = roothub_status (controller);
320*4882a593Smuzhiyun dbg ("roothub.status: %08x%s%s%s%s%s%s",
321*4882a593Smuzhiyun temp,
322*4882a593Smuzhiyun (temp & RH_HS_CRWE) ? " CRWE" : "",
323*4882a593Smuzhiyun (temp & RH_HS_OCIC) ? " OCIC" : "",
324*4882a593Smuzhiyun (temp & RH_HS_LPSC) ? " LPSC" : "",
325*4882a593Smuzhiyun (temp & RH_HS_DRWE) ? " DRWE" : "",
326*4882a593Smuzhiyun (temp & RH_HS_OCI) ? " OCI" : "",
327*4882a593Smuzhiyun (temp & RH_HS_LPS) ? " LPS" : ""
328*4882a593Smuzhiyun );
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun for (i = 0; i < ndp; i++) {
332*4882a593Smuzhiyun temp = roothub_portstatus (controller, i);
333*4882a593Smuzhiyun dbg ("roothub.portstatus [%d] = 0x%08x%s%s%s%s%s%s%s%s%s%s%s%s",
334*4882a593Smuzhiyun i,
335*4882a593Smuzhiyun temp,
336*4882a593Smuzhiyun (temp & RH_PS_PRSC) ? " PRSC" : "",
337*4882a593Smuzhiyun (temp & RH_PS_OCIC) ? " OCIC" : "",
338*4882a593Smuzhiyun (temp & RH_PS_PSSC) ? " PSSC" : "",
339*4882a593Smuzhiyun (temp & RH_PS_PESC) ? " PESC" : "",
340*4882a593Smuzhiyun (temp & RH_PS_CSC) ? " CSC" : "",
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun (temp & RH_PS_LSDA) ? " LSDA" : "",
343*4882a593Smuzhiyun (temp & RH_PS_PPS) ? " PPS" : "",
344*4882a593Smuzhiyun (temp & RH_PS_PRS) ? " PRS" : "",
345*4882a593Smuzhiyun (temp & RH_PS_POCI) ? " POCI" : "",
346*4882a593Smuzhiyun (temp & RH_PS_PSS) ? " PSS" : "",
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun (temp & RH_PS_PES) ? " PES" : "",
349*4882a593Smuzhiyun (temp & RH_PS_CCS) ? " CCS" : ""
350*4882a593Smuzhiyun );
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
ohci_dump(ohci_t * controller,int verbose)354*4882a593Smuzhiyun static void ohci_dump (ohci_t *controller, int verbose)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun dbg ("OHCI controller usb-%s state", controller->slot_name);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* dumps some of the state we know about */
359*4882a593Smuzhiyun ohci_dump_status (controller);
360*4882a593Smuzhiyun if (verbose)
361*4882a593Smuzhiyun ep_print_int_eds (controller, "hcca");
362*4882a593Smuzhiyun dbg ("hcca frame #%04x", controller->hcca->frame_no);
363*4882a593Smuzhiyun ohci_dump_roothub (controller, 1);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #endif /* DEBUG */
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
370*4882a593Smuzhiyun * Interface functions (URB)
371*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* get a transfer request */
374*4882a593Smuzhiyun
sohci_submit_job(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * setup,int interval)375*4882a593Smuzhiyun int sohci_submit_job(struct usb_device *dev, unsigned long pipe, void *buffer,
376*4882a593Smuzhiyun int transfer_len, struct devrequest *setup, int interval)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun ohci_t *ohci;
379*4882a593Smuzhiyun ed_t * ed;
380*4882a593Smuzhiyun urb_priv_t *purb_priv;
381*4882a593Smuzhiyun int i, size = 0;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ohci = &gohci;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* when controller's hung, permit only roothub cleanup attempts
386*4882a593Smuzhiyun * such as powering down ports */
387*4882a593Smuzhiyun if (ohci->disabled) {
388*4882a593Smuzhiyun err("sohci_submit_job: EPIPE");
389*4882a593Smuzhiyun return -1;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* every endpoint has a ed, locate and fill it */
393*4882a593Smuzhiyun if (!(ed = ep_add_ed (dev, pipe))) {
394*4882a593Smuzhiyun err("sohci_submit_job: ENOMEM");
395*4882a593Smuzhiyun return -1;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* for the private part of the URB we need the number of TDs (size) */
399*4882a593Smuzhiyun switch (usb_pipetype (pipe)) {
400*4882a593Smuzhiyun case PIPE_BULK: /* one TD for every 4096 Byte */
401*4882a593Smuzhiyun size = (transfer_len - 1) / 4096 + 1;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun case PIPE_CONTROL: /* 1 TD for setup, 1 for ACK and 1 for every 4096 B */
404*4882a593Smuzhiyun size = (transfer_len == 0)? 2:
405*4882a593Smuzhiyun (transfer_len - 1) / 4096 + 3;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (size >= (N_URB_TD - 1)) {
410*4882a593Smuzhiyun err("need %d TDs, only have %d", size, N_URB_TD);
411*4882a593Smuzhiyun return -1;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun purb_priv = &urb_priv;
414*4882a593Smuzhiyun purb_priv->pipe = pipe;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* fill the private part of the URB */
417*4882a593Smuzhiyun purb_priv->length = size;
418*4882a593Smuzhiyun purb_priv->ed = ed;
419*4882a593Smuzhiyun purb_priv->actual_length = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* allocate the TDs */
422*4882a593Smuzhiyun /* note that td[0] was allocated in ep_add_ed */
423*4882a593Smuzhiyun for (i = 0; i < size; i++) {
424*4882a593Smuzhiyun purb_priv->td[i] = td_alloc (dev);
425*4882a593Smuzhiyun if (!purb_priv->td[i]) {
426*4882a593Smuzhiyun purb_priv->length = i;
427*4882a593Smuzhiyun urb_free_priv (purb_priv);
428*4882a593Smuzhiyun err("sohci_submit_job: ENOMEM");
429*4882a593Smuzhiyun return -1;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (ed->state == ED_NEW || (ed->state & ED_DEL)) {
434*4882a593Smuzhiyun urb_free_priv (purb_priv);
435*4882a593Smuzhiyun err("sohci_submit_job: EINVAL");
436*4882a593Smuzhiyun return -1;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* link the ed into a chain if is not already */
440*4882a593Smuzhiyun if (ed->state != ED_OPER)
441*4882a593Smuzhiyun ep_link (ohci, ed);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* fill the TDs and link it to the ed */
444*4882a593Smuzhiyun td_submit_job(dev, pipe, buffer, transfer_len, setup, purb_priv, interval);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #ifdef DEBUG
452*4882a593Smuzhiyun /* tell us the current USB frame number */
453*4882a593Smuzhiyun
sohci_get_current_frame_number(struct usb_device * usb_dev)454*4882a593Smuzhiyun static int sohci_get_current_frame_number (struct usb_device *usb_dev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun ohci_t *ohci = &gohci;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return m16_swap (ohci->hcca->frame_no);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
463*4882a593Smuzhiyun * ED handling functions
464*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* link an ed into one of the HC chains */
467*4882a593Smuzhiyun
ep_link(ohci_t * ohci,ed_t * edi)468*4882a593Smuzhiyun static int ep_link (ohci_t *ohci, ed_t *edi)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun volatile ed_t *ed = edi;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ed->state = ED_OPER;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun switch (ed->type) {
475*4882a593Smuzhiyun case PIPE_CONTROL:
476*4882a593Smuzhiyun ed->hwNextED = 0;
477*4882a593Smuzhiyun if (ohci->ed_controltail == NULL) {
478*4882a593Smuzhiyun writel ((long)ed, &ohci->regs->ed_controlhead);
479*4882a593Smuzhiyun } else {
480*4882a593Smuzhiyun ohci->ed_controltail->hwNextED = m32_swap (ed);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun ed->ed_prev = ohci->ed_controltail;
483*4882a593Smuzhiyun if (!ohci->ed_controltail && !ohci->ed_rm_list[0] &&
484*4882a593Smuzhiyun !ohci->ed_rm_list[1] && !ohci->sleeping) {
485*4882a593Smuzhiyun ohci->hc_control |= OHCI_CTRL_CLE;
486*4882a593Smuzhiyun writel (ohci->hc_control, &ohci->regs->control);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun ohci->ed_controltail = edi;
489*4882a593Smuzhiyun break;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun case PIPE_BULK:
492*4882a593Smuzhiyun ed->hwNextED = 0;
493*4882a593Smuzhiyun if (ohci->ed_bulktail == NULL) {
494*4882a593Smuzhiyun writel ((long)ed, &ohci->regs->ed_bulkhead);
495*4882a593Smuzhiyun } else {
496*4882a593Smuzhiyun ohci->ed_bulktail->hwNextED = m32_swap (ed);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun ed->ed_prev = ohci->ed_bulktail;
499*4882a593Smuzhiyun if (!ohci->ed_bulktail && !ohci->ed_rm_list[0] &&
500*4882a593Smuzhiyun !ohci->ed_rm_list[1] && !ohci->sleeping) {
501*4882a593Smuzhiyun ohci->hc_control |= OHCI_CTRL_BLE;
502*4882a593Smuzhiyun writel (ohci->hc_control, &ohci->regs->control);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun ohci->ed_bulktail = edi;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* unlink an ed from one of the HC chains.
513*4882a593Smuzhiyun * just the link to the ed is unlinked.
514*4882a593Smuzhiyun * the link from the ed still points to another operational ed or 0
515*4882a593Smuzhiyun * so the HC can eventually finish the processing of the unlinked ed */
516*4882a593Smuzhiyun
ep_unlink(ohci_t * ohci,ed_t * ed)517*4882a593Smuzhiyun static int ep_unlink (ohci_t *ohci, ed_t *ed)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun ed->hwINFO |= m32_swap (OHCI_ED_SKIP);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun switch (ed->type) {
522*4882a593Smuzhiyun case PIPE_CONTROL:
523*4882a593Smuzhiyun if (ed->ed_prev == NULL) {
524*4882a593Smuzhiyun if (!ed->hwNextED) {
525*4882a593Smuzhiyun ohci->hc_control &= ~OHCI_CTRL_CLE;
526*4882a593Smuzhiyun writel (ohci->hc_control, &ohci->regs->control);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun writel (m32_swap (*((__u32 *)&ed->hwNextED)), &ohci->regs->ed_controlhead);
529*4882a593Smuzhiyun } else {
530*4882a593Smuzhiyun ed->ed_prev->hwNextED = ed->hwNextED;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun if (ohci->ed_controltail == ed) {
533*4882a593Smuzhiyun ohci->ed_controltail = ed->ed_prev;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun ((ed_t *)m32_swap (*((__u32 *)&ed->hwNextED)))->ed_prev = ed->ed_prev;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun case PIPE_BULK:
540*4882a593Smuzhiyun if (ed->ed_prev == NULL) {
541*4882a593Smuzhiyun if (!ed->hwNextED) {
542*4882a593Smuzhiyun ohci->hc_control &= ~OHCI_CTRL_BLE;
543*4882a593Smuzhiyun writel (ohci->hc_control, &ohci->regs->control);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun writel (m32_swap (*((__u32 *)&ed->hwNextED)), &ohci->regs->ed_bulkhead);
546*4882a593Smuzhiyun } else {
547*4882a593Smuzhiyun ed->ed_prev->hwNextED = ed->hwNextED;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun if (ohci->ed_bulktail == ed) {
550*4882a593Smuzhiyun ohci->ed_bulktail = ed->ed_prev;
551*4882a593Smuzhiyun } else {
552*4882a593Smuzhiyun ((ed_t *)m32_swap (*((__u32 *)&ed->hwNextED)))->ed_prev = ed->ed_prev;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun ed->state = ED_UNLINK;
557*4882a593Smuzhiyun return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* add/reinit an endpoint; this should be done once at the usb_set_configuration command,
564*4882a593Smuzhiyun * but the USB stack is a little bit stateless so we do it at every transaction
565*4882a593Smuzhiyun * if the state of the ed is ED_NEW then a dummy td is added and the state is changed to ED_UNLINK
566*4882a593Smuzhiyun * in all other cases the state is left unchanged
567*4882a593Smuzhiyun * the ed info fields are setted anyway even though most of them should not change */
568*4882a593Smuzhiyun
ep_add_ed(struct usb_device * usb_dev,unsigned long pipe)569*4882a593Smuzhiyun static ed_t * ep_add_ed (struct usb_device *usb_dev, unsigned long pipe)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun td_t *td;
572*4882a593Smuzhiyun ed_t *ed_ret;
573*4882a593Smuzhiyun volatile ed_t *ed;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ed = ed_ret = &ohci_dev.ed[(usb_pipeendpoint (pipe) << 1) |
576*4882a593Smuzhiyun (usb_pipecontrol (pipe)? 0: usb_pipeout (pipe))];
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if ((ed->state & ED_DEL) || (ed->state & ED_URB_DEL)) {
579*4882a593Smuzhiyun err("ep_add_ed: pending delete");
580*4882a593Smuzhiyun /* pending delete request */
581*4882a593Smuzhiyun return NULL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (ed->state == ED_NEW) {
585*4882a593Smuzhiyun ed->hwINFO = m32_swap (OHCI_ED_SKIP); /* skip ed */
586*4882a593Smuzhiyun /* dummy td; end of td list for ed */
587*4882a593Smuzhiyun td = td_alloc (usb_dev);
588*4882a593Smuzhiyun ed->hwTailP = m32_swap (td);
589*4882a593Smuzhiyun ed->hwHeadP = ed->hwTailP;
590*4882a593Smuzhiyun ed->state = ED_UNLINK;
591*4882a593Smuzhiyun ed->type = usb_pipetype (pipe);
592*4882a593Smuzhiyun ohci_dev.ed_cnt++;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun ed->hwINFO = m32_swap (usb_pipedevice (pipe)
596*4882a593Smuzhiyun | usb_pipeendpoint (pipe) << 7
597*4882a593Smuzhiyun | (usb_pipeisoc (pipe)? 0x8000: 0)
598*4882a593Smuzhiyun | (usb_pipecontrol (pipe)? 0: (usb_pipeout (pipe)? 0x800: 0x1000))
599*4882a593Smuzhiyun | (usb_dev->speed == USB_SPEED_LOW) << 13
600*4882a593Smuzhiyun | usb_maxpacket (usb_dev, pipe) << 16);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun return ed_ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
606*4882a593Smuzhiyun * TD handling functions
607*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* enqueue next TD for this URB (OHCI spec 5.2.8.2) */
610*4882a593Smuzhiyun
td_fill(ohci_t * ohci,unsigned int info,void * data,int len,struct usb_device * dev,int index,urb_priv_t * urb_priv)611*4882a593Smuzhiyun static void td_fill (ohci_t *ohci, unsigned int info,
612*4882a593Smuzhiyun void *data, int len,
613*4882a593Smuzhiyun struct usb_device *dev, int index, urb_priv_t *urb_priv)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun volatile td_t *td, *td_pt;
616*4882a593Smuzhiyun #ifdef OHCI_FILL_TRACE
617*4882a593Smuzhiyun int i;
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (index > urb_priv->length) {
621*4882a593Smuzhiyun err("index > length");
622*4882a593Smuzhiyun return;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun /* use this td as the next dummy */
625*4882a593Smuzhiyun td_pt = urb_priv->td [index];
626*4882a593Smuzhiyun td_pt->hwNextTD = 0;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* fill the old dummy TD */
629*4882a593Smuzhiyun td = urb_priv->td [index] = (td_t *)(m32_swap (urb_priv->ed->hwTailP) & ~0xf);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun td->ed = urb_priv->ed;
632*4882a593Smuzhiyun td->next_dl_td = NULL;
633*4882a593Smuzhiyun td->index = index;
634*4882a593Smuzhiyun td->data = (__u32)data;
635*4882a593Smuzhiyun #ifdef OHCI_FILL_TRACE
636*4882a593Smuzhiyun if (1 || (usb_pipebulk(urb_priv->pipe) &&
637*4882a593Smuzhiyun usb_pipeout(urb_priv->pipe))) {
638*4882a593Smuzhiyun for (i = 0; i < len; i++)
639*4882a593Smuzhiyun printf("td->data[%d] %#2x\n",i, ((unsigned char *)(td->data+0x80000000))[i]);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun #endif
642*4882a593Smuzhiyun if (!len)
643*4882a593Smuzhiyun data = 0;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun td->hwINFO = m32_swap (info);
646*4882a593Smuzhiyun td->hwCBP = m32_swap (data);
647*4882a593Smuzhiyun if (data)
648*4882a593Smuzhiyun td->hwBE = m32_swap (data + len - 1);
649*4882a593Smuzhiyun else
650*4882a593Smuzhiyun td->hwBE = 0;
651*4882a593Smuzhiyun td->hwNextTD = m32_swap (td_pt);
652*4882a593Smuzhiyun td->hwPSW [0] = m16_swap (((__u32)data & 0x0FFF) | 0xE000);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* append to queue */
655*4882a593Smuzhiyun td->ed->hwTailP = td->hwNextTD;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* prepare all TDs of a transfer */
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun #define kseg_to_phys(x) ((void *)((__u32)(x) - 0x80000000))
663*4882a593Smuzhiyun
td_submit_job(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * setup,urb_priv_t * urb,int interval)664*4882a593Smuzhiyun static void td_submit_job (struct usb_device *dev, unsigned long pipe, void *buffer,
665*4882a593Smuzhiyun int transfer_len, struct devrequest *setup, urb_priv_t *urb, int interval)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun ohci_t *ohci = &gohci;
668*4882a593Smuzhiyun int data_len = transfer_len;
669*4882a593Smuzhiyun void *data;
670*4882a593Smuzhiyun int cnt = 0;
671*4882a593Smuzhiyun __u32 info = 0;
672*4882a593Smuzhiyun unsigned int toggle = 0;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* OHCI handles the DATA-toggles itself, we just use the
675*4882a593Smuzhiyun USB-toggle bits for resetting */
676*4882a593Smuzhiyun if(usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe))) {
677*4882a593Smuzhiyun toggle = TD_T_TOGGLE;
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun toggle = TD_T_DATA0;
680*4882a593Smuzhiyun usb_settoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe), 1);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun urb->td_cnt = 0;
683*4882a593Smuzhiyun if (data_len)
684*4882a593Smuzhiyun data = kseg_to_phys(buffer);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun data = 0;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun switch (usb_pipetype (pipe)) {
689*4882a593Smuzhiyun case PIPE_BULK:
690*4882a593Smuzhiyun info = usb_pipeout (pipe)?
691*4882a593Smuzhiyun TD_CC | TD_DP_OUT : TD_CC | TD_DP_IN ;
692*4882a593Smuzhiyun while(data_len > 4096) {
693*4882a593Smuzhiyun td_fill (ohci, info | (cnt? TD_T_TOGGLE:toggle), data, 4096, dev, cnt, urb);
694*4882a593Smuzhiyun data += 4096; data_len -= 4096; cnt++;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun info = usb_pipeout (pipe)?
697*4882a593Smuzhiyun TD_CC | TD_DP_OUT : TD_CC | TD_R | TD_DP_IN ;
698*4882a593Smuzhiyun td_fill (ohci, info | (cnt? TD_T_TOGGLE:toggle), data, data_len, dev, cnt, urb);
699*4882a593Smuzhiyun cnt++;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (!ohci->sleeping)
702*4882a593Smuzhiyun writel (OHCI_BLF, &ohci->regs->cmdstatus); /* start bulk list */
703*4882a593Smuzhiyun break;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun case PIPE_CONTROL:
706*4882a593Smuzhiyun info = TD_CC | TD_DP_SETUP | TD_T_DATA0;
707*4882a593Smuzhiyun td_fill (ohci, info, kseg_to_phys(setup), 8, dev, cnt++, urb);
708*4882a593Smuzhiyun if (data_len > 0) {
709*4882a593Smuzhiyun info = usb_pipeout (pipe)?
710*4882a593Smuzhiyun TD_CC | TD_R | TD_DP_OUT | TD_T_DATA1 : TD_CC | TD_R | TD_DP_IN | TD_T_DATA1;
711*4882a593Smuzhiyun /* NOTE: mishandles transfers >8K, some >4K */
712*4882a593Smuzhiyun td_fill (ohci, info, data, data_len, dev, cnt++, urb);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun info = usb_pipeout (pipe)?
715*4882a593Smuzhiyun TD_CC | TD_DP_IN | TD_T_DATA1: TD_CC | TD_DP_OUT | TD_T_DATA1;
716*4882a593Smuzhiyun td_fill (ohci, info, data, 0, dev, cnt++, urb);
717*4882a593Smuzhiyun if (!ohci->sleeping)
718*4882a593Smuzhiyun writel (OHCI_CLF, &ohci->regs->cmdstatus); /* start Control list */
719*4882a593Smuzhiyun break;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun if (urb->length != cnt)
722*4882a593Smuzhiyun dbg("TD LENGTH %d != CNT %d", urb->length, cnt);
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
726*4882a593Smuzhiyun * Done List handling functions
727*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* calculate the transfer length and update the urb */
731*4882a593Smuzhiyun
dl_transfer_length(td_t * td)732*4882a593Smuzhiyun static void dl_transfer_length(td_t * td)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun __u32 tdINFO, tdBE, tdCBP;
735*4882a593Smuzhiyun urb_priv_t *lurb_priv = &urb_priv;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun tdINFO = m32_swap (td->hwINFO);
738*4882a593Smuzhiyun tdBE = m32_swap (td->hwBE);
739*4882a593Smuzhiyun tdCBP = m32_swap (td->hwCBP);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (!(usb_pipecontrol(lurb_priv->pipe) &&
743*4882a593Smuzhiyun ((td->index == 0) || (td->index == lurb_priv->length - 1)))) {
744*4882a593Smuzhiyun if (tdBE != 0) {
745*4882a593Smuzhiyun if (td->hwCBP == 0)
746*4882a593Smuzhiyun lurb_priv->actual_length += tdBE - td->data + 1;
747*4882a593Smuzhiyun else
748*4882a593Smuzhiyun lurb_priv->actual_length += tdCBP - td->data;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* replies to the request have to be on a FIFO basis so
756*4882a593Smuzhiyun * we reverse the reversed done-list */
757*4882a593Smuzhiyun
dl_reverse_done_list(ohci_t * ohci)758*4882a593Smuzhiyun static td_t * dl_reverse_done_list (ohci_t *ohci)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun __u32 td_list_hc;
761*4882a593Smuzhiyun td_t *td_rev = NULL;
762*4882a593Smuzhiyun td_t *td_list = NULL;
763*4882a593Smuzhiyun urb_priv_t *lurb_priv = NULL;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun td_list_hc = m32_swap (ohci->hcca->done_head) & 0xfffffff0;
766*4882a593Smuzhiyun ohci->hcca->done_head = 0;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun while (td_list_hc) {
769*4882a593Smuzhiyun td_list = (td_t *)td_list_hc;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (TD_CC_GET (m32_swap (td_list->hwINFO))) {
772*4882a593Smuzhiyun lurb_priv = &urb_priv;
773*4882a593Smuzhiyun dbg(" USB-error/status: %x : %p",
774*4882a593Smuzhiyun TD_CC_GET (m32_swap (td_list->hwINFO)), td_list);
775*4882a593Smuzhiyun if (td_list->ed->hwHeadP & m32_swap (0x1)) {
776*4882a593Smuzhiyun if (lurb_priv && ((td_list->index + 1) < lurb_priv->length)) {
777*4882a593Smuzhiyun td_list->ed->hwHeadP =
778*4882a593Smuzhiyun (lurb_priv->td[lurb_priv->length - 1]->hwNextTD & m32_swap (0xfffffff0)) |
779*4882a593Smuzhiyun (td_list->ed->hwHeadP & m32_swap (0x2));
780*4882a593Smuzhiyun lurb_priv->td_cnt += lurb_priv->length - td_list->index - 1;
781*4882a593Smuzhiyun } else
782*4882a593Smuzhiyun td_list->ed->hwHeadP &= m32_swap (0xfffffff2);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun td_list->next_dl_td = td_rev;
787*4882a593Smuzhiyun td_rev = td_list;
788*4882a593Smuzhiyun td_list_hc = m32_swap (td_list->hwNextTD) & 0xfffffff0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun return td_list;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* td done list */
dl_done_list(ohci_t * ohci,td_t * td_list)796*4882a593Smuzhiyun static int dl_done_list (ohci_t *ohci, td_t *td_list)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun td_t *td_list_next = NULL;
799*4882a593Smuzhiyun ed_t *ed;
800*4882a593Smuzhiyun int cc = 0;
801*4882a593Smuzhiyun int stat = 0;
802*4882a593Smuzhiyun /* urb_t *urb; */
803*4882a593Smuzhiyun urb_priv_t *lurb_priv;
804*4882a593Smuzhiyun __u32 tdINFO, edHeadP, edTailP;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun while (td_list) {
807*4882a593Smuzhiyun td_list_next = td_list->next_dl_td;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun lurb_priv = &urb_priv;
810*4882a593Smuzhiyun tdINFO = m32_swap (td_list->hwINFO);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun ed = td_list->ed;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun dl_transfer_length(td_list);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* error code of transfer */
817*4882a593Smuzhiyun cc = TD_CC_GET (tdINFO);
818*4882a593Smuzhiyun if (cc != 0) {
819*4882a593Smuzhiyun dbg("ConditionCode %#x", cc);
820*4882a593Smuzhiyun stat = cc_to_error[cc];
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun if (ed->state != ED_NEW) {
824*4882a593Smuzhiyun edHeadP = m32_swap (ed->hwHeadP) & 0xfffffff0;
825*4882a593Smuzhiyun edTailP = m32_swap (ed->hwTailP);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* unlink eds if they are not busy */
828*4882a593Smuzhiyun if ((edHeadP == edTailP) && (ed->state == ED_OPER))
829*4882a593Smuzhiyun ep_unlink (ohci, ed);
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun td_list = td_list_next;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun return stat;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
838*4882a593Smuzhiyun * Virtual Root Hub
839*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun #include <usbroothubdes.h>
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* Hub class-specific descriptor is constructed dynamically */
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun #define OK(x) len = (x); break
849*4882a593Smuzhiyun #ifdef DEBUG
850*4882a593Smuzhiyun #define WR_RH_STAT(x) {info("WR:status %#8x", (x));writel((x), &gohci.regs->roothub.status);}
851*4882a593Smuzhiyun #define WR_RH_PORTSTAT(x) {info("WR:portstatus[%d] %#8x", wIndex-1, (x));writel((x), &gohci.regs->roothub.portstatus[wIndex-1]);}
852*4882a593Smuzhiyun #else
853*4882a593Smuzhiyun #define WR_RH_STAT(x) writel((x), &gohci.regs->roothub.status)
854*4882a593Smuzhiyun #define WR_RH_PORTSTAT(x) writel((x), &gohci.regs->roothub.portstatus[wIndex-1])
855*4882a593Smuzhiyun #endif
856*4882a593Smuzhiyun #define RD_RH_STAT roothub_status(&gohci)
857*4882a593Smuzhiyun #define RD_RH_PORTSTAT roothub_portstatus(&gohci,wIndex-1)
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* request to virtual root hub */
860*4882a593Smuzhiyun
rh_check_port_status(ohci_t * controller)861*4882a593Smuzhiyun int rh_check_port_status(ohci_t *controller)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun __u32 temp, ndp, i;
864*4882a593Smuzhiyun int res;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun res = -1;
867*4882a593Smuzhiyun temp = roothub_a (controller);
868*4882a593Smuzhiyun ndp = (temp & RH_A_NDP);
869*4882a593Smuzhiyun for (i = 0; i < ndp; i++) {
870*4882a593Smuzhiyun temp = roothub_portstatus (controller, i);
871*4882a593Smuzhiyun /* check for a device disconnect */
872*4882a593Smuzhiyun if (((temp & (RH_PS_PESC | RH_PS_CSC)) ==
873*4882a593Smuzhiyun (RH_PS_PESC | RH_PS_CSC)) &&
874*4882a593Smuzhiyun ((temp & RH_PS_CCS) == 0)) {
875*4882a593Smuzhiyun res = i;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun return res;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
ohci_submit_rh_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * cmd)882*4882a593Smuzhiyun static int ohci_submit_rh_msg(struct usb_device *dev, unsigned long pipe,
883*4882a593Smuzhiyun void *buffer, int transfer_len, struct devrequest *cmd)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun void * data = buffer;
886*4882a593Smuzhiyun int leni = transfer_len;
887*4882a593Smuzhiyun int len = 0;
888*4882a593Smuzhiyun int stat = 0;
889*4882a593Smuzhiyun __u32 datab[4];
890*4882a593Smuzhiyun __u8 *data_buf = (__u8 *)datab;
891*4882a593Smuzhiyun __u16 bmRType_bReq;
892*4882a593Smuzhiyun __u16 wValue;
893*4882a593Smuzhiyun __u16 wIndex;
894*4882a593Smuzhiyun __u16 wLength;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun #ifdef DEBUG
897*4882a593Smuzhiyun urb_priv.actual_length = 0;
898*4882a593Smuzhiyun pkt_print(dev, pipe, buffer, transfer_len, cmd, "SUB(rh)", usb_pipein(pipe));
899*4882a593Smuzhiyun #else
900*4882a593Smuzhiyun mdelay(1);
901*4882a593Smuzhiyun #endif
902*4882a593Smuzhiyun if (usb_pipeint(pipe)) {
903*4882a593Smuzhiyun info("Root-Hub submit IRQ: NOT implemented");
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun bmRType_bReq = cmd->requesttype | (cmd->request << 8);
908*4882a593Smuzhiyun wValue = m16_swap (cmd->value);
909*4882a593Smuzhiyun wIndex = m16_swap (cmd->index);
910*4882a593Smuzhiyun wLength = m16_swap (cmd->length);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun info("Root-Hub: adr: %2x cmd(%1x): %08x %04x %04x %04x",
913*4882a593Smuzhiyun dev->devnum, 8, bmRType_bReq, wValue, wIndex, wLength);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun switch (bmRType_bReq) {
916*4882a593Smuzhiyun /* Request Destination:
917*4882a593Smuzhiyun without flags: Device,
918*4882a593Smuzhiyun RH_INTERFACE: interface,
919*4882a593Smuzhiyun RH_ENDPOINT: endpoint,
920*4882a593Smuzhiyun RH_CLASS means HUB here,
921*4882a593Smuzhiyun RH_OTHER | RH_CLASS almost ever means HUB_PORT here
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun case RH_GET_STATUS:
925*4882a593Smuzhiyun *(__u16 *) data_buf = m16_swap (1); OK (2);
926*4882a593Smuzhiyun case RH_GET_STATUS | RH_INTERFACE:
927*4882a593Smuzhiyun *(__u16 *) data_buf = m16_swap (0); OK (2);
928*4882a593Smuzhiyun case RH_GET_STATUS | RH_ENDPOINT:
929*4882a593Smuzhiyun *(__u16 *) data_buf = m16_swap (0); OK (2);
930*4882a593Smuzhiyun case RH_GET_STATUS | RH_CLASS:
931*4882a593Smuzhiyun *(__u32 *) data_buf = m32_swap (
932*4882a593Smuzhiyun RD_RH_STAT & ~(RH_HS_CRWE | RH_HS_DRWE));
933*4882a593Smuzhiyun OK (4);
934*4882a593Smuzhiyun case RH_GET_STATUS | RH_OTHER | RH_CLASS:
935*4882a593Smuzhiyun *(__u32 *) data_buf = m32_swap (RD_RH_PORTSTAT); OK (4);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_ENDPOINT:
938*4882a593Smuzhiyun switch (wValue) {
939*4882a593Smuzhiyun case (RH_ENDPOINT_STALL): OK (0);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_CLASS:
944*4882a593Smuzhiyun switch (wValue) {
945*4882a593Smuzhiyun case RH_C_HUB_LOCAL_POWER:
946*4882a593Smuzhiyun OK(0);
947*4882a593Smuzhiyun case (RH_C_HUB_OVER_CURRENT):
948*4882a593Smuzhiyun WR_RH_STAT(RH_HS_OCIC); OK (0);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun case RH_CLEAR_FEATURE | RH_OTHER | RH_CLASS:
953*4882a593Smuzhiyun switch (wValue) {
954*4882a593Smuzhiyun case (RH_PORT_ENABLE):
955*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_CCS ); OK (0);
956*4882a593Smuzhiyun case (RH_PORT_SUSPEND):
957*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_POCI); OK (0);
958*4882a593Smuzhiyun case (RH_PORT_POWER):
959*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_LSDA); OK (0);
960*4882a593Smuzhiyun case (RH_C_PORT_CONNECTION):
961*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_CSC ); OK (0);
962*4882a593Smuzhiyun case (RH_C_PORT_ENABLE):
963*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PESC); OK (0);
964*4882a593Smuzhiyun case (RH_C_PORT_SUSPEND):
965*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PSSC); OK (0);
966*4882a593Smuzhiyun case (RH_C_PORT_OVER_CURRENT):
967*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_OCIC); OK (0);
968*4882a593Smuzhiyun case (RH_C_PORT_RESET):
969*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PRSC); OK (0);
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun break;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun case RH_SET_FEATURE | RH_OTHER | RH_CLASS:
974*4882a593Smuzhiyun switch (wValue) {
975*4882a593Smuzhiyun case (RH_PORT_SUSPEND):
976*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PSS ); OK (0);
977*4882a593Smuzhiyun case (RH_PORT_RESET): /* BUG IN HUP CODE *********/
978*4882a593Smuzhiyun if (RD_RH_PORTSTAT & RH_PS_CCS)
979*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PRS);
980*4882a593Smuzhiyun OK (0);
981*4882a593Smuzhiyun case (RH_PORT_POWER):
982*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PPS ); OK (0);
983*4882a593Smuzhiyun case (RH_PORT_ENABLE): /* BUG IN HUP CODE *********/
984*4882a593Smuzhiyun if (RD_RH_PORTSTAT & RH_PS_CCS)
985*4882a593Smuzhiyun WR_RH_PORTSTAT (RH_PS_PES );
986*4882a593Smuzhiyun OK (0);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun case RH_SET_ADDRESS: gohci.rh.devnum = wValue; OK(0);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun case RH_GET_DESCRIPTOR:
993*4882a593Smuzhiyun switch ((wValue & 0xff00) >> 8) {
994*4882a593Smuzhiyun case (0x01): /* device descriptor */
995*4882a593Smuzhiyun len = min_t(unsigned int,
996*4882a593Smuzhiyun leni,
997*4882a593Smuzhiyun min_t(unsigned int,
998*4882a593Smuzhiyun sizeof (root_hub_dev_des),
999*4882a593Smuzhiyun wLength));
1000*4882a593Smuzhiyun data_buf = root_hub_dev_des; OK(len);
1001*4882a593Smuzhiyun case (0x02): /* configuration descriptor */
1002*4882a593Smuzhiyun len = min_t(unsigned int,
1003*4882a593Smuzhiyun leni,
1004*4882a593Smuzhiyun min_t(unsigned int,
1005*4882a593Smuzhiyun sizeof (root_hub_config_des),
1006*4882a593Smuzhiyun wLength));
1007*4882a593Smuzhiyun data_buf = root_hub_config_des; OK(len);
1008*4882a593Smuzhiyun case (0x03): /* string descriptors */
1009*4882a593Smuzhiyun if(wValue==0x0300) {
1010*4882a593Smuzhiyun len = min_t(unsigned int,
1011*4882a593Smuzhiyun leni,
1012*4882a593Smuzhiyun min_t(unsigned int,
1013*4882a593Smuzhiyun sizeof (root_hub_str_index0),
1014*4882a593Smuzhiyun wLength));
1015*4882a593Smuzhiyun data_buf = root_hub_str_index0;
1016*4882a593Smuzhiyun OK(len);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun if(wValue==0x0301) {
1019*4882a593Smuzhiyun len = min_t(unsigned int,
1020*4882a593Smuzhiyun leni,
1021*4882a593Smuzhiyun min_t(unsigned int,
1022*4882a593Smuzhiyun sizeof (root_hub_str_index1),
1023*4882a593Smuzhiyun wLength));
1024*4882a593Smuzhiyun data_buf = root_hub_str_index1;
1025*4882a593Smuzhiyun OK(len);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun default:
1028*4882a593Smuzhiyun stat = USB_ST_STALLED;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun break;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun case RH_GET_DESCRIPTOR | RH_CLASS:
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun __u32 temp = roothub_a (&gohci);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun data_buf [0] = 9; /* min length; */
1037*4882a593Smuzhiyun data_buf [1] = 0x29;
1038*4882a593Smuzhiyun data_buf [2] = temp & RH_A_NDP;
1039*4882a593Smuzhiyun data_buf [3] = 0;
1040*4882a593Smuzhiyun if (temp & RH_A_PSM) /* per-port power switching? */
1041*4882a593Smuzhiyun data_buf [3] |= 0x1;
1042*4882a593Smuzhiyun if (temp & RH_A_NOCP) /* no overcurrent reporting? */
1043*4882a593Smuzhiyun data_buf [3] |= 0x10;
1044*4882a593Smuzhiyun else if (temp & RH_A_OCPM) /* per-port overcurrent reporting? */
1045*4882a593Smuzhiyun data_buf [3] |= 0x8;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* corresponds to data_buf[4-7] */
1048*4882a593Smuzhiyun datab [1] = 0;
1049*4882a593Smuzhiyun data_buf [5] = (temp & RH_A_POTPGT) >> 24;
1050*4882a593Smuzhiyun temp = roothub_b (&gohci);
1051*4882a593Smuzhiyun data_buf [7] = temp & RH_B_DR;
1052*4882a593Smuzhiyun if (data_buf [2] < 7) {
1053*4882a593Smuzhiyun data_buf [8] = 0xff;
1054*4882a593Smuzhiyun } else {
1055*4882a593Smuzhiyun data_buf [0] += 2;
1056*4882a593Smuzhiyun data_buf [8] = (temp & RH_B_DR) >> 8;
1057*4882a593Smuzhiyun data_buf [10] = data_buf [9] = 0xff;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun len = min_t(unsigned int, leni,
1061*4882a593Smuzhiyun min_t(unsigned int, data_buf [0], wLength));
1062*4882a593Smuzhiyun OK (len);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun case RH_GET_CONFIGURATION: *(__u8 *) data_buf = 0x01; OK (1);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun case RH_SET_CONFIGURATION: WR_RH_STAT (0x10000); OK (0);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun default:
1070*4882a593Smuzhiyun dbg ("unsupported root hub command");
1071*4882a593Smuzhiyun stat = USB_ST_STALLED;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun #ifdef DEBUG
1075*4882a593Smuzhiyun ohci_dump_roothub (&gohci, 1);
1076*4882a593Smuzhiyun #else
1077*4882a593Smuzhiyun mdelay(1);
1078*4882a593Smuzhiyun #endif
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun len = min_t(int, len, leni);
1081*4882a593Smuzhiyun if (data != data_buf)
1082*4882a593Smuzhiyun memcpy (data, data_buf, len);
1083*4882a593Smuzhiyun dev->act_len = len;
1084*4882a593Smuzhiyun dev->status = stat;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun #ifdef DEBUG
1087*4882a593Smuzhiyun if (transfer_len)
1088*4882a593Smuzhiyun urb_priv.actual_length = transfer_len;
1089*4882a593Smuzhiyun pkt_print(dev, pipe, buffer, transfer_len, cmd, "RET(rh)", 0/*usb_pipein(pipe)*/);
1090*4882a593Smuzhiyun #else
1091*4882a593Smuzhiyun mdelay(1);
1092*4882a593Smuzhiyun #endif
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun return stat;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* common code for handling submit messages - used for all but root hub */
1100*4882a593Smuzhiyun /* accesses. */
submit_common_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * setup,int interval)1101*4882a593Smuzhiyun int submit_common_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1102*4882a593Smuzhiyun int transfer_len, struct devrequest *setup, int interval)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun int stat = 0;
1105*4882a593Smuzhiyun int maxsize = usb_maxpacket(dev, pipe);
1106*4882a593Smuzhiyun int timeout;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* device pulled? Shortcut the action. */
1109*4882a593Smuzhiyun if (devgone == dev) {
1110*4882a593Smuzhiyun dev->status = USB_ST_CRC_ERR;
1111*4882a593Smuzhiyun return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun #ifdef DEBUG
1115*4882a593Smuzhiyun urb_priv.actual_length = 0;
1116*4882a593Smuzhiyun pkt_print(dev, pipe, buffer, transfer_len, setup, "SUB", usb_pipein(pipe));
1117*4882a593Smuzhiyun #else
1118*4882a593Smuzhiyun mdelay(1);
1119*4882a593Smuzhiyun #endif
1120*4882a593Smuzhiyun if (!maxsize) {
1121*4882a593Smuzhiyun err("submit_common_message: pipesize for pipe %lx is zero",
1122*4882a593Smuzhiyun pipe);
1123*4882a593Smuzhiyun return -1;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (sohci_submit_job(dev, pipe, buffer, transfer_len, setup, interval) < 0) {
1127*4882a593Smuzhiyun err("sohci_submit_job failed");
1128*4882a593Smuzhiyun return -1;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun mdelay(10);
1132*4882a593Smuzhiyun /* ohci_dump_status(&gohci); */
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* allow more time for a BULK device to react - some are slow */
1135*4882a593Smuzhiyun #define BULK_TO 5000 /* timeout in milliseconds */
1136*4882a593Smuzhiyun if (usb_pipebulk(pipe))
1137*4882a593Smuzhiyun timeout = BULK_TO;
1138*4882a593Smuzhiyun else
1139*4882a593Smuzhiyun timeout = 100;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun timeout *= 4;
1142*4882a593Smuzhiyun /* wait for it to complete */
1143*4882a593Smuzhiyun for (;;) {
1144*4882a593Smuzhiyun /* check whether the controller is done */
1145*4882a593Smuzhiyun stat = hc_interrupt();
1146*4882a593Smuzhiyun if (stat < 0) {
1147*4882a593Smuzhiyun stat = USB_ST_CRC_ERR;
1148*4882a593Smuzhiyun break;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun if (stat >= 0 && stat != 0xff) {
1151*4882a593Smuzhiyun /* 0xff is returned for an SF-interrupt */
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun if (--timeout) {
1155*4882a593Smuzhiyun udelay(250); /* mdelay(1); */
1156*4882a593Smuzhiyun } else {
1157*4882a593Smuzhiyun err("CTL:TIMEOUT ");
1158*4882a593Smuzhiyun stat = USB_ST_CRC_ERR;
1159*4882a593Smuzhiyun break;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun /* we got an Root Hub Status Change interrupt */
1163*4882a593Smuzhiyun if (got_rhsc) {
1164*4882a593Smuzhiyun #ifdef DEBUG
1165*4882a593Smuzhiyun ohci_dump_roothub (&gohci, 1);
1166*4882a593Smuzhiyun #endif
1167*4882a593Smuzhiyun got_rhsc = 0;
1168*4882a593Smuzhiyun /* abuse timeout */
1169*4882a593Smuzhiyun timeout = rh_check_port_status(&gohci);
1170*4882a593Smuzhiyun if (timeout >= 0) {
1171*4882a593Smuzhiyun #if 0 /* this does nothing useful, but leave it here in case that changes */
1172*4882a593Smuzhiyun /* the called routine adds 1 to the passed value */
1173*4882a593Smuzhiyun usb_hub_port_connect_change(gohci.rh.dev, timeout - 1);
1174*4882a593Smuzhiyun #endif
1175*4882a593Smuzhiyun /*
1176*4882a593Smuzhiyun * XXX
1177*4882a593Smuzhiyun * This is potentially dangerous because it assumes
1178*4882a593Smuzhiyun * that only one device is ever plugged in!
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun devgone = dev;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun dev->status = stat;
1185*4882a593Smuzhiyun dev->act_len = transfer_len;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun #ifdef DEBUG
1188*4882a593Smuzhiyun pkt_print(dev, pipe, buffer, transfer_len, setup, "RET(ctlr)", usb_pipein(pipe));
1189*4882a593Smuzhiyun #else
1190*4882a593Smuzhiyun mdelay(1);
1191*4882a593Smuzhiyun #endif
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* free TDs in urb_priv */
1194*4882a593Smuzhiyun urb_free_priv (&urb_priv);
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun /* submit routines called from usb.c */
submit_bulk_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len)1199*4882a593Smuzhiyun int submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1200*4882a593Smuzhiyun int transfer_len)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun info("submit_bulk_msg");
1203*4882a593Smuzhiyun return submit_common_msg(dev, pipe, buffer, transfer_len, NULL, 0);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
submit_control_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,struct devrequest * setup)1206*4882a593Smuzhiyun int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1207*4882a593Smuzhiyun int transfer_len, struct devrequest *setup)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun int maxsize = usb_maxpacket(dev, pipe);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun info("submit_control_msg");
1212*4882a593Smuzhiyun #ifdef DEBUG
1213*4882a593Smuzhiyun urb_priv.actual_length = 0;
1214*4882a593Smuzhiyun pkt_print(dev, pipe, buffer, transfer_len, setup, "SUB", usb_pipein(pipe));
1215*4882a593Smuzhiyun #else
1216*4882a593Smuzhiyun mdelay(1);
1217*4882a593Smuzhiyun #endif
1218*4882a593Smuzhiyun if (!maxsize) {
1219*4882a593Smuzhiyun err("submit_control_message: pipesize for pipe %lx is zero",
1220*4882a593Smuzhiyun pipe);
1221*4882a593Smuzhiyun return -1;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun if (((pipe >> 8) & 0x7f) == gohci.rh.devnum) {
1224*4882a593Smuzhiyun gohci.rh.dev = dev;
1225*4882a593Smuzhiyun /* root hub - redirect */
1226*4882a593Smuzhiyun return ohci_submit_rh_msg(dev, pipe, buffer, transfer_len,
1227*4882a593Smuzhiyun setup);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun return submit_common_msg(dev, pipe, buffer, transfer_len, setup, 0);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
submit_int_msg(struct usb_device * dev,unsigned long pipe,void * buffer,int transfer_len,int interval)1233*4882a593Smuzhiyun int submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1234*4882a593Smuzhiyun int transfer_len, int interval)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun info("submit_int_msg");
1237*4882a593Smuzhiyun return -1;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /*-------------------------------------------------------------------------*
1241*4882a593Smuzhiyun * HC functions
1242*4882a593Smuzhiyun *-------------------------------------------------------------------------*/
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* reset the HC and BUS */
1245*4882a593Smuzhiyun
hc_reset(ohci_t * ohci)1246*4882a593Smuzhiyun static int hc_reset (ohci_t *ohci)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun int timeout = 30;
1249*4882a593Smuzhiyun int smm_timeout = 50; /* 0,5 sec */
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun if (readl (&ohci->regs->control) & OHCI_CTRL_IR) { /* SMM owns the HC */
1252*4882a593Smuzhiyun writel (OHCI_OCR, &ohci->regs->cmdstatus); /* request ownership */
1253*4882a593Smuzhiyun info("USB HC TakeOver from SMM");
1254*4882a593Smuzhiyun while (readl (&ohci->regs->control) & OHCI_CTRL_IR) {
1255*4882a593Smuzhiyun mdelay (10);
1256*4882a593Smuzhiyun if (--smm_timeout == 0) {
1257*4882a593Smuzhiyun err("USB HC TakeOver failed!");
1258*4882a593Smuzhiyun return -1;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* Disable HC interrupts */
1264*4882a593Smuzhiyun writel (OHCI_INTR_MIE, &ohci->regs->intrdisable);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun dbg("USB HC reset_hc usb-%s: ctrl = 0x%X ;",
1267*4882a593Smuzhiyun ohci->slot_name,
1268*4882a593Smuzhiyun readl (&ohci->regs->control));
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /* Reset USB (needed by some controllers) */
1271*4882a593Smuzhiyun writel (0, &ohci->regs->control);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* HC Reset requires max 10 us delay */
1274*4882a593Smuzhiyun writel (OHCI_HCR, &ohci->regs->cmdstatus);
1275*4882a593Smuzhiyun while ((readl (&ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
1276*4882a593Smuzhiyun if (--timeout == 0) {
1277*4882a593Smuzhiyun err("USB HC reset timed out!");
1278*4882a593Smuzhiyun return -1;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun udelay (1);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Start an OHCI controller, set the BUS operational
1288*4882a593Smuzhiyun * enable interrupts
1289*4882a593Smuzhiyun * connect the virtual root hub */
1290*4882a593Smuzhiyun
hc_start(ohci_t * ohci)1291*4882a593Smuzhiyun static int hc_start (ohci_t * ohci)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun __u32 mask;
1294*4882a593Smuzhiyun unsigned int fminterval;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun ohci->disabled = 1;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* Tell the controller where the control and bulk lists are
1299*4882a593Smuzhiyun * The lists are empty now. */
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun writel (0, &ohci->regs->ed_controlhead);
1302*4882a593Smuzhiyun writel (0, &ohci->regs->ed_bulkhead);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun writel ((__u32)ohci->hcca, &ohci->regs->hcca); /* a reset clears this */
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun fminterval = 0x2edf;
1307*4882a593Smuzhiyun writel ((fminterval * 9) / 10, &ohci->regs->periodicstart);
1308*4882a593Smuzhiyun fminterval |= ((((fminterval - 210) * 6) / 7) << 16);
1309*4882a593Smuzhiyun writel (fminterval, &ohci->regs->fminterval);
1310*4882a593Smuzhiyun writel (0x628, &ohci->regs->lsthresh);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* start controller operations */
1313*4882a593Smuzhiyun ohci->hc_control = OHCI_CONTROL_INIT | OHCI_USB_OPER;
1314*4882a593Smuzhiyun ohci->disabled = 0;
1315*4882a593Smuzhiyun writel (ohci->hc_control, &ohci->regs->control);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* disable all interrupts */
1318*4882a593Smuzhiyun mask = (OHCI_INTR_SO | OHCI_INTR_WDH | OHCI_INTR_SF | OHCI_INTR_RD |
1319*4882a593Smuzhiyun OHCI_INTR_UE | OHCI_INTR_FNO | OHCI_INTR_RHSC |
1320*4882a593Smuzhiyun OHCI_INTR_OC | OHCI_INTR_MIE);
1321*4882a593Smuzhiyun writel (mask, &ohci->regs->intrdisable);
1322*4882a593Smuzhiyun /* clear all interrupts */
1323*4882a593Smuzhiyun mask &= ~OHCI_INTR_MIE;
1324*4882a593Smuzhiyun writel (mask, &ohci->regs->intrstatus);
1325*4882a593Smuzhiyun /* Choose the interrupts we care about now - but w/o MIE */
1326*4882a593Smuzhiyun mask = OHCI_INTR_RHSC | OHCI_INTR_UE | OHCI_INTR_WDH | OHCI_INTR_SO;
1327*4882a593Smuzhiyun writel (mask, &ohci->regs->intrenable);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun #ifdef OHCI_USE_NPS
1330*4882a593Smuzhiyun /* required for AMD-756 and some Mac platforms */
1331*4882a593Smuzhiyun writel ((roothub_a (ohci) | RH_A_NPS) & ~RH_A_PSM,
1332*4882a593Smuzhiyun &ohci->regs->roothub.a);
1333*4882a593Smuzhiyun writel (RH_HS_LPSC, &ohci->regs->roothub.status);
1334*4882a593Smuzhiyun #endif /* OHCI_USE_NPS */
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* POTPGT delay is bits 24-31, in 2 ms units. */
1337*4882a593Smuzhiyun mdelay ((roothub_a (ohci) >> 23) & 0x1fe);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* connect the virtual root hub */
1340*4882a593Smuzhiyun ohci->rh.devnum = 0;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun return 0;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /* an interrupt happens */
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static int
hc_interrupt(void)1350*4882a593Smuzhiyun hc_interrupt (void)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun ohci_t *ohci = &gohci;
1353*4882a593Smuzhiyun struct ohci_regs *regs = ohci->regs;
1354*4882a593Smuzhiyun int ints;
1355*4882a593Smuzhiyun int stat = -1;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun if ((ohci->hcca->done_head != 0) && !(m32_swap (ohci->hcca->done_head) & 0x01)) {
1358*4882a593Smuzhiyun ints = OHCI_INTR_WDH;
1359*4882a593Smuzhiyun } else {
1360*4882a593Smuzhiyun ints = readl (®s->intrstatus);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* dbg("Interrupt: %x frame: %x", ints, le16_to_cpu (ohci->hcca->frame_no)); */
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (ints & OHCI_INTR_RHSC) {
1366*4882a593Smuzhiyun got_rhsc = 1;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (ints & OHCI_INTR_UE) {
1370*4882a593Smuzhiyun ohci->disabled++;
1371*4882a593Smuzhiyun err ("OHCI Unrecoverable Error, controller usb-%s disabled",
1372*4882a593Smuzhiyun ohci->slot_name);
1373*4882a593Smuzhiyun /* e.g. due to PCI Master/Target Abort */
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun #ifdef DEBUG
1376*4882a593Smuzhiyun ohci_dump (ohci, 1);
1377*4882a593Smuzhiyun #else
1378*4882a593Smuzhiyun mdelay(1);
1379*4882a593Smuzhiyun #endif
1380*4882a593Smuzhiyun /* FIXME: be optimistic, hope that bug won't repeat often. */
1381*4882a593Smuzhiyun /* Make some non-interrupt context restart the controller. */
1382*4882a593Smuzhiyun /* Count and limit the retries though; either hardware or */
1383*4882a593Smuzhiyun /* software errors can go forever... */
1384*4882a593Smuzhiyun hc_reset (ohci);
1385*4882a593Smuzhiyun return -1;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (ints & OHCI_INTR_WDH) {
1389*4882a593Smuzhiyun mdelay(1);
1390*4882a593Smuzhiyun writel (OHCI_INTR_WDH, ®s->intrdisable);
1391*4882a593Smuzhiyun stat = dl_done_list (&gohci, dl_reverse_done_list (&gohci));
1392*4882a593Smuzhiyun writel (OHCI_INTR_WDH, ®s->intrenable);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (ints & OHCI_INTR_SO) {
1396*4882a593Smuzhiyun dbg("USB Schedule overrun\n");
1397*4882a593Smuzhiyun writel (OHCI_INTR_SO, ®s->intrenable);
1398*4882a593Smuzhiyun stat = -1;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /* FIXME: this assumes SOF (1/ms) interrupts don't get lost... */
1402*4882a593Smuzhiyun if (ints & OHCI_INTR_SF) {
1403*4882a593Smuzhiyun unsigned int frame = m16_swap (ohci->hcca->frame_no) & 1;
1404*4882a593Smuzhiyun mdelay(1);
1405*4882a593Smuzhiyun writel (OHCI_INTR_SF, ®s->intrdisable);
1406*4882a593Smuzhiyun if (ohci->ed_rm_list[frame] != NULL)
1407*4882a593Smuzhiyun writel (OHCI_INTR_SF, ®s->intrenable);
1408*4882a593Smuzhiyun stat = 0xff;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun writel (ints, ®s->intrstatus);
1412*4882a593Smuzhiyun return stat;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* De-allocate all resources.. */
1420*4882a593Smuzhiyun
hc_release_ohci(ohci_t * ohci)1421*4882a593Smuzhiyun static void hc_release_ohci (ohci_t *ohci)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun dbg ("USB HC release ohci usb-%s", ohci->slot_name);
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (!ohci->disabled)
1426*4882a593Smuzhiyun hc_reset (ohci);
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /*-------------------------------------------------------------------------*/
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun #define __read_32bit_c0_register(source, sel) \
1432*4882a593Smuzhiyun ({ int __res; \
1433*4882a593Smuzhiyun if (sel == 0) \
1434*4882a593Smuzhiyun __asm__ __volatile__( \
1435*4882a593Smuzhiyun "mfc0\t%0, " #source "\n\t" \
1436*4882a593Smuzhiyun : "=r" (__res)); \
1437*4882a593Smuzhiyun else \
1438*4882a593Smuzhiyun __asm__ __volatile__( \
1439*4882a593Smuzhiyun ".set\tmips32\n\t" \
1440*4882a593Smuzhiyun "mfc0\t%0, " #source ", " #sel "\n\t" \
1441*4882a593Smuzhiyun ".set\tmips0\n\t" \
1442*4882a593Smuzhiyun : "=r" (__res)); \
1443*4882a593Smuzhiyun __res; \
1444*4882a593Smuzhiyun })
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun #define read_c0_prid() __read_32bit_c0_register($15, 0)
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /*
1449*4882a593Smuzhiyun * low level initalisation routine, called from usb.c
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun static char ohci_inited = 0;
1452*4882a593Smuzhiyun
usb_lowlevel_init(int index,enum usb_init_type init,void ** controller)1453*4882a593Smuzhiyun int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun u32 pin_func;
1456*4882a593Smuzhiyun u32 sys_freqctrl, sys_clksrc;
1457*4882a593Smuzhiyun u32 prid = read_c0_prid();
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun dbg("in usb_lowlevel_init\n");
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /* zero and disable FREQ2 */
1462*4882a593Smuzhiyun sys_freqctrl = au_readl(SYS_FREQCTRL0);
1463*4882a593Smuzhiyun sys_freqctrl &= ~0xFFF00000;
1464*4882a593Smuzhiyun au_writel(sys_freqctrl, SYS_FREQCTRL0);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun /* zero and disable USBH/USBD clocks */
1467*4882a593Smuzhiyun sys_clksrc = au_readl(SYS_CLKSRC);
1468*4882a593Smuzhiyun sys_clksrc &= ~0x00007FE0;
1469*4882a593Smuzhiyun au_writel(sys_clksrc, SYS_CLKSRC);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun sys_freqctrl = au_readl(SYS_FREQCTRL0);
1472*4882a593Smuzhiyun sys_freqctrl &= ~0xFFF00000;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun sys_clksrc = au_readl(SYS_CLKSRC);
1475*4882a593Smuzhiyun sys_clksrc &= ~0x00007FE0;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun switch (prid & 0x000000FF) {
1478*4882a593Smuzhiyun case 0x00: /* DA */
1479*4882a593Smuzhiyun case 0x01: /* HA */
1480*4882a593Smuzhiyun case 0x02: /* HB */
1481*4882a593Smuzhiyun /* CPU core freq to 48MHz to slow it way down... */
1482*4882a593Smuzhiyun au_writel(4, SYS_CPUPLL);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /*
1485*4882a593Smuzhiyun * Setup 48MHz FREQ2 from CPUPLL for USB Host
1486*4882a593Smuzhiyun */
1487*4882a593Smuzhiyun /* FRDIV2=3 -> div by 8 of 384MHz -> 48MHz */
1488*4882a593Smuzhiyun sys_freqctrl |= ((3<<22) | (1<<21) | (0<<20));
1489*4882a593Smuzhiyun au_writel(sys_freqctrl, SYS_FREQCTRL0);
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun /* CPU core freq to 384MHz */
1492*4882a593Smuzhiyun au_writel(0x20, SYS_CPUPLL);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun printf("Au1000: 48MHz OHCI workaround enabled\n");
1495*4882a593Smuzhiyun break;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun default: /* HC and newer */
1498*4882a593Smuzhiyun /* FREQ2 = aux/2 = 48 MHz */
1499*4882a593Smuzhiyun sys_freqctrl |= ((0<<22) | (1<<21) | (1<<20));
1500*4882a593Smuzhiyun au_writel(sys_freqctrl, SYS_FREQCTRL0);
1501*4882a593Smuzhiyun break;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /*
1505*4882a593Smuzhiyun * Route 48MHz FREQ2 into USB Host and/or Device
1506*4882a593Smuzhiyun */
1507*4882a593Smuzhiyun sys_clksrc |= ((4<<12) | (0<<11) | (0<<10));
1508*4882a593Smuzhiyun au_writel(sys_clksrc, SYS_CLKSRC);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* configure pins GPIO[14:9] as GPIO */
1511*4882a593Smuzhiyun pin_func = au_readl(SYS_PINFUNC) & (u32)(~0x8080);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun au_writel(pin_func, SYS_PINFUNC);
1514*4882a593Smuzhiyun au_writel(0x2800, SYS_TRIOUTCLR);
1515*4882a593Smuzhiyun au_writel(0x0030, SYS_OUTPUTCLR);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun dbg("OHCI board setup complete\n");
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* enable host controller */
1520*4882a593Smuzhiyun au_writel(USBH_ENABLE_CE, USB_HOST_CONFIG);
1521*4882a593Smuzhiyun udelay(1000);
1522*4882a593Smuzhiyun au_writel(USBH_ENABLE_INIT, USB_HOST_CONFIG);
1523*4882a593Smuzhiyun udelay(1000);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /* wait for reset complete (read register twice; see au1500 errata) */
1526*4882a593Smuzhiyun while (au_readl(USB_HOST_CONFIG),
1527*4882a593Smuzhiyun !(au_readl(USB_HOST_CONFIG) & USBH_ENABLE_RD))
1528*4882a593Smuzhiyun udelay(1000);
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun dbg("OHCI clock running\n");
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun memset (&gohci, 0, sizeof (ohci_t));
1533*4882a593Smuzhiyun memset (&urb_priv, 0, sizeof (urb_priv_t));
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun /* align the storage */
1536*4882a593Smuzhiyun if ((__u32)&ghcca[0] & 0xff) {
1537*4882a593Smuzhiyun err("HCCA not aligned!!");
1538*4882a593Smuzhiyun return -1;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun phcca = &ghcca[0];
1541*4882a593Smuzhiyun info("aligned ghcca %p", phcca);
1542*4882a593Smuzhiyun memset(&ohci_dev, 0, sizeof(struct ohci_device));
1543*4882a593Smuzhiyun if ((__u32)&ohci_dev.ed[0] & 0x7) {
1544*4882a593Smuzhiyun err("EDs not aligned!!");
1545*4882a593Smuzhiyun return -1;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun memset(gtd, 0, sizeof(td_t) * (NUM_TD + 1));
1548*4882a593Smuzhiyun if ((__u32)gtd & 0x7) {
1549*4882a593Smuzhiyun err("TDs not aligned!!");
1550*4882a593Smuzhiyun return -1;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun ptd = gtd;
1553*4882a593Smuzhiyun gohci.hcca = phcca;
1554*4882a593Smuzhiyun memset (phcca, 0, sizeof (struct ohci_hcca));
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun gohci.disabled = 1;
1557*4882a593Smuzhiyun gohci.sleeping = 0;
1558*4882a593Smuzhiyun gohci.irq = -1;
1559*4882a593Smuzhiyun gohci.regs = (struct ohci_regs *)(USB_OHCI_BASE | 0xA0000000);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun gohci.flags = 0;
1562*4882a593Smuzhiyun gohci.slot_name = "au1x00";
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun dbg("OHCI revision: 0x%08x\n"
1565*4882a593Smuzhiyun " RH: a: 0x%08x b: 0x%08x\n",
1566*4882a593Smuzhiyun readl(&gohci.regs->revision),
1567*4882a593Smuzhiyun readl(&gohci.regs->roothub.a), readl(&gohci.regs->roothub.b));
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun if (hc_reset (&gohci) < 0)
1570*4882a593Smuzhiyun goto errout;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* FIXME this is a second HC reset; why?? */
1573*4882a593Smuzhiyun writel (gohci.hc_control = OHCI_USB_RESET, &gohci.regs->control);
1574*4882a593Smuzhiyun mdelay (10);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun if (hc_start (&gohci) < 0)
1577*4882a593Smuzhiyun goto errout;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun #ifdef DEBUG
1580*4882a593Smuzhiyun ohci_dump (&gohci, 1);
1581*4882a593Smuzhiyun #else
1582*4882a593Smuzhiyun mdelay(1);
1583*4882a593Smuzhiyun #endif
1584*4882a593Smuzhiyun ohci_inited = 1;
1585*4882a593Smuzhiyun return 0;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun errout:
1588*4882a593Smuzhiyun err("OHCI initialization error\n");
1589*4882a593Smuzhiyun hc_release_ohci (&gohci);
1590*4882a593Smuzhiyun /* Initialization failed */
1591*4882a593Smuzhiyun au_writel(readl(USB_HOST_CONFIG) & ~USBH_ENABLE_CE, USB_HOST_CONFIG);
1592*4882a593Smuzhiyun return -1;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
usb_lowlevel_stop(int index)1595*4882a593Smuzhiyun int usb_lowlevel_stop(int index)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun /* this gets called really early - before the controller has */
1598*4882a593Smuzhiyun /* even been initialized! */
1599*4882a593Smuzhiyun if (!ohci_inited)
1600*4882a593Smuzhiyun return 0;
1601*4882a593Smuzhiyun /* TODO release any interrupts, etc. */
1602*4882a593Smuzhiyun /* call hc_release_ohci() here ? */
1603*4882a593Smuzhiyun hc_reset (&gohci);
1604*4882a593Smuzhiyun /* may not want to do this */
1605*4882a593Smuzhiyun /* Disable clock */
1606*4882a593Smuzhiyun au_writel(readl(USB_HOST_CONFIG) & ~USBH_ENABLE_CE, USB_HOST_CONFIG);
1607*4882a593Smuzhiyun return 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun #endif /* CONFIG_USB_OHCI */
1611