xref: /OK3568_Linux_fs/u-boot/arch/microblaze/dts/include/dt-bindings/clock/rk3368-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
5*4882a593Smuzhiyun  * it under the terms of the GNU General Public License as published by
6*4882a593Smuzhiyun  * the Free Software Foundation; either version 2 of the License, or
7*4882a593Smuzhiyun  * (at your option) any later version.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful,
10*4882a593Smuzhiyun  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*4882a593Smuzhiyun  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*4882a593Smuzhiyun  * GNU General Public License for more details.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
16*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* core clocks */
19*4882a593Smuzhiyun #define PLL_APLLB		1
20*4882a593Smuzhiyun #define PLL_APLLL		2
21*4882a593Smuzhiyun #define PLL_DPLL		3
22*4882a593Smuzhiyun #define PLL_CPLL		4
23*4882a593Smuzhiyun #define PLL_GPLL		5
24*4882a593Smuzhiyun #define PLL_NPLL		6
25*4882a593Smuzhiyun #define ARMCLKB			7
26*4882a593Smuzhiyun #define ARMCLKL			8
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* sclk gates (special clocks) */
29*4882a593Smuzhiyun #define SCLK_GPU_CORE		64
30*4882a593Smuzhiyun #define SCLK_SPI0		65
31*4882a593Smuzhiyun #define SCLK_SPI1		66
32*4882a593Smuzhiyun #define SCLK_SPI2		67
33*4882a593Smuzhiyun #define SCLK_SDMMC		68
34*4882a593Smuzhiyun #define SCLK_SDIO0		69
35*4882a593Smuzhiyun #define SCLK_EMMC		71
36*4882a593Smuzhiyun #define SCLK_TSADC		72
37*4882a593Smuzhiyun #define SCLK_SARADC		73
38*4882a593Smuzhiyun #define SCLK_NANDC0		75
39*4882a593Smuzhiyun #define SCLK_UART0		77
40*4882a593Smuzhiyun #define SCLK_UART1		78
41*4882a593Smuzhiyun #define SCLK_UART2		79
42*4882a593Smuzhiyun #define SCLK_UART3		80
43*4882a593Smuzhiyun #define SCLK_UART4		81
44*4882a593Smuzhiyun #define SCLK_I2S_8CH		82
45*4882a593Smuzhiyun #define SCLK_SPDIF_8CH		83
46*4882a593Smuzhiyun #define SCLK_I2S_2CH		84
47*4882a593Smuzhiyun #define SCLK_TIMER00		85
48*4882a593Smuzhiyun #define SCLK_TIMER01		86
49*4882a593Smuzhiyun #define SCLK_TIMER02		87
50*4882a593Smuzhiyun #define SCLK_TIMER03		88
51*4882a593Smuzhiyun #define SCLK_TIMER04		89
52*4882a593Smuzhiyun #define SCLK_TIMER05		90
53*4882a593Smuzhiyun #define SCLK_OTGPHY0		93
54*4882a593Smuzhiyun #define SCLK_OTG_ADP		96
55*4882a593Smuzhiyun #define SCLK_HSICPHY480M	97
56*4882a593Smuzhiyun #define SCLK_HSICPHY12M		98
57*4882a593Smuzhiyun #define SCLK_MACREF		99
58*4882a593Smuzhiyun #define SCLK_VOP0_PWM		100
59*4882a593Smuzhiyun #define SCLK_MAC_RX		102
60*4882a593Smuzhiyun #define SCLK_MAC_TX		103
61*4882a593Smuzhiyun #define SCLK_EDP_24M		104
62*4882a593Smuzhiyun #define SCLK_EDP		105
63*4882a593Smuzhiyun #define SCLK_RGA		106
64*4882a593Smuzhiyun #define SCLK_ISP		107
65*4882a593Smuzhiyun #define SCLK_HDCP		108
66*4882a593Smuzhiyun #define SCLK_HDMI_HDCP		109
67*4882a593Smuzhiyun #define SCLK_HDMI_CEC		110
68*4882a593Smuzhiyun #define SCLK_HEVC_CABAC		111
69*4882a593Smuzhiyun #define SCLK_HEVC_CORE		112
70*4882a593Smuzhiyun #define SCLK_I2S_8CH_OUT	113
71*4882a593Smuzhiyun #define SCLK_SDMMC_DRV		114
72*4882a593Smuzhiyun #define SCLK_SDIO0_DRV		115
73*4882a593Smuzhiyun #define SCLK_EMMC_DRV		117
74*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE	118
75*4882a593Smuzhiyun #define SCLK_SDIO0_SAMPLE	119
76*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE	121
77*4882a593Smuzhiyun #define SCLK_USBPHY480M		122
78*4882a593Smuzhiyun #define SCLK_PVTM_CORE		123
79*4882a593Smuzhiyun #define SCLK_PVTM_GPU		124
80*4882a593Smuzhiyun #define SCLK_PVTM_PMU		125
81*4882a593Smuzhiyun #define SCLK_SFC		126
82*4882a593Smuzhiyun #define SCLK_MAC		127
83*4882a593Smuzhiyun #define SCLK_MACREF_OUT		128
84*4882a593Smuzhiyun #define SCLK_MIPIDSI_24M	129
85*4882a593Smuzhiyun #define SCLK_CRYPTO		130
86*4882a593Smuzhiyun #define SCLK_VIP_SRC		131
87*4882a593Smuzhiyun #define SCLK_VIP_OUT		132
88*4882a593Smuzhiyun #define SCLK_TIMER10		133
89*4882a593Smuzhiyun #define SCLK_TIMER11		134
90*4882a593Smuzhiyun #define SCLK_TIMER12		135
91*4882a593Smuzhiyun #define SCLK_TIMER13		136
92*4882a593Smuzhiyun #define SCLK_TIMER14		137
93*4882a593Smuzhiyun #define SCLK_TIMER15		138
94*4882a593Smuzhiyun #define SCLK_DDRCLK		139
95*4882a593Smuzhiyun #define SCLK_TSP		140
96*4882a593Smuzhiyun #define SCLK_HSADC_TSP		141
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define DCLK_VOP		190
99*4882a593Smuzhiyun #define MCLK_CRYPTO		191
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* aclk gates */
102*4882a593Smuzhiyun #define ACLK_GPU_MEM		192
103*4882a593Smuzhiyun #define ACLK_GPU_CFG		193
104*4882a593Smuzhiyun #define ACLK_DMAC_BUS		194
105*4882a593Smuzhiyun #define ACLK_DMAC_PERI		195
106*4882a593Smuzhiyun #define ACLK_PERI_MMU		196
107*4882a593Smuzhiyun #define ACLK_GMAC		197
108*4882a593Smuzhiyun #define ACLK_VOP		198
109*4882a593Smuzhiyun #define ACLK_VOP_IEP		199
110*4882a593Smuzhiyun #define ACLK_RGA		200
111*4882a593Smuzhiyun #define ACLK_HDCP		201
112*4882a593Smuzhiyun #define ACLK_IEP		202
113*4882a593Smuzhiyun #define ACLK_VIO0_NOC		203
114*4882a593Smuzhiyun #define ACLK_VIP		204
115*4882a593Smuzhiyun #define ACLK_ISP		205
116*4882a593Smuzhiyun #define ACLK_VIO1_NOC		206
117*4882a593Smuzhiyun #define ACLK_VIDEO		208
118*4882a593Smuzhiyun #define ACLK_BUS		209
119*4882a593Smuzhiyun #define ACLK_PERI		210
120*4882a593Smuzhiyun #define ACLK_CCI_PRE		211
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* pclk gates */
123*4882a593Smuzhiyun #define PCLK_GPIO0		320
124*4882a593Smuzhiyun #define PCLK_GPIO1		321
125*4882a593Smuzhiyun #define PCLK_GPIO2		322
126*4882a593Smuzhiyun #define PCLK_GPIO3		323
127*4882a593Smuzhiyun #define PCLK_PMUGRF		324
128*4882a593Smuzhiyun #define PCLK_MAILBOX		325
129*4882a593Smuzhiyun #define PCLK_GRF		329
130*4882a593Smuzhiyun #define PCLK_SGRF		330
131*4882a593Smuzhiyun #define PCLK_PMU		331
132*4882a593Smuzhiyun #define PCLK_I2C0		332
133*4882a593Smuzhiyun #define PCLK_I2C1		333
134*4882a593Smuzhiyun #define PCLK_I2C2		334
135*4882a593Smuzhiyun #define PCLK_I2C3		335
136*4882a593Smuzhiyun #define PCLK_I2C4		336
137*4882a593Smuzhiyun #define PCLK_I2C5		337
138*4882a593Smuzhiyun #define PCLK_SPI0		338
139*4882a593Smuzhiyun #define PCLK_SPI1		339
140*4882a593Smuzhiyun #define PCLK_SPI2		340
141*4882a593Smuzhiyun #define PCLK_UART0		341
142*4882a593Smuzhiyun #define PCLK_UART1		342
143*4882a593Smuzhiyun #define PCLK_UART2		343
144*4882a593Smuzhiyun #define PCLK_UART3		344
145*4882a593Smuzhiyun #define PCLK_UART4		345
146*4882a593Smuzhiyun #define PCLK_TSADC		346
147*4882a593Smuzhiyun #define PCLK_SARADC		347
148*4882a593Smuzhiyun #define PCLK_SIM		348
149*4882a593Smuzhiyun #define PCLK_GMAC		349
150*4882a593Smuzhiyun #define PCLK_PWM0		350
151*4882a593Smuzhiyun #define PCLK_PWM1		351
152*4882a593Smuzhiyun #define PCLK_TIMER0		353
153*4882a593Smuzhiyun #define PCLK_TIMER1		354
154*4882a593Smuzhiyun #define PCLK_EDP_CTRL		355
155*4882a593Smuzhiyun #define PCLK_MIPI_DSI0		356
156*4882a593Smuzhiyun #define PCLK_MIPI_CSI		358
157*4882a593Smuzhiyun #define PCLK_HDCP		359
158*4882a593Smuzhiyun #define PCLK_HDMI_CTRL		360
159*4882a593Smuzhiyun #define PCLK_VIO_H2P		361
160*4882a593Smuzhiyun #define PCLK_BUS		362
161*4882a593Smuzhiyun #define PCLK_PERI		363
162*4882a593Smuzhiyun #define PCLK_DDRUPCTL		364
163*4882a593Smuzhiyun #define PCLK_DDRPHY		365
164*4882a593Smuzhiyun #define PCLK_ISP		366
165*4882a593Smuzhiyun #define PCLK_VIP		367
166*4882a593Smuzhiyun #define PCLK_WDT		368
167*4882a593Smuzhiyun #define PCLK_DPHYRX		369
168*4882a593Smuzhiyun #define PCLK_DPHYTX0		370
169*4882a593Smuzhiyun #define PCLK_EFUSE256		371
170*4882a593Smuzhiyun #define PCLK_EFUSE1024		372
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* hclk gates */
173*4882a593Smuzhiyun #define HCLK_USB_PERI		447
174*4882a593Smuzhiyun #define HCLK_SFC		448
175*4882a593Smuzhiyun #define HCLK_OTG0		449
176*4882a593Smuzhiyun #define HCLK_HOST0		450
177*4882a593Smuzhiyun #define HCLK_HOST1		451
178*4882a593Smuzhiyun #define HCLK_HSIC		452
179*4882a593Smuzhiyun #define HCLK_NANDC0		453
180*4882a593Smuzhiyun #define HCLK_TSP		455
181*4882a593Smuzhiyun #define HCLK_SDMMC		456
182*4882a593Smuzhiyun #define HCLK_SDIO0		457
183*4882a593Smuzhiyun #define HCLK_EMMC		459
184*4882a593Smuzhiyun #define HCLK_HSADC		460
185*4882a593Smuzhiyun #define HCLK_CRYPTO		461
186*4882a593Smuzhiyun #define HCLK_I2S_2CH		462
187*4882a593Smuzhiyun #define HCLK_I2S_8CH		463
188*4882a593Smuzhiyun #define HCLK_SPDIF		464
189*4882a593Smuzhiyun #define HCLK_VOP		465
190*4882a593Smuzhiyun #define HCLK_ROM		467
191*4882a593Smuzhiyun #define HCLK_IEP		468
192*4882a593Smuzhiyun #define HCLK_ISP		469
193*4882a593Smuzhiyun #define HCLK_RGA		470
194*4882a593Smuzhiyun #define HCLK_VIO_AHB_ARBI	471
195*4882a593Smuzhiyun #define HCLK_VIO_NOC		472
196*4882a593Smuzhiyun #define HCLK_VIP		473
197*4882a593Smuzhiyun #define HCLK_VIO_H2P		474
198*4882a593Smuzhiyun #define HCLK_VIO_HDCPMMU	475
199*4882a593Smuzhiyun #define HCLK_VIDEO		476
200*4882a593Smuzhiyun #define HCLK_BUS		477
201*4882a593Smuzhiyun #define HCLK_PERI		478
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define CLK_NR_CLKS		(HCLK_PERI + 1)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* soft-reset indices */
206*4882a593Smuzhiyun #define SRST_CORE_B0		0
207*4882a593Smuzhiyun #define SRST_CORE_B1		1
208*4882a593Smuzhiyun #define SRST_CORE_B2		2
209*4882a593Smuzhiyun #define SRST_CORE_B3		3
210*4882a593Smuzhiyun #define SRST_CORE_B0_PO		4
211*4882a593Smuzhiyun #define SRST_CORE_B1_PO		5
212*4882a593Smuzhiyun #define SRST_CORE_B2_PO		6
213*4882a593Smuzhiyun #define SRST_CORE_B3_PO		7
214*4882a593Smuzhiyun #define SRST_L2_B		8
215*4882a593Smuzhiyun #define SRST_ADB_B		9
216*4882a593Smuzhiyun #define SRST_PD_CORE_B_NIU	10
217*4882a593Smuzhiyun #define SRST_PDBUS_STRSYS	11
218*4882a593Smuzhiyun #define SRST_SOCDBG_B		14
219*4882a593Smuzhiyun #define SRST_CORE_B_DBG		15
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define SRST_DMAC1		18
222*4882a593Smuzhiyun #define SRST_INTMEM		19
223*4882a593Smuzhiyun #define SRST_ROM		20
224*4882a593Smuzhiyun #define SRST_SPDIF8CH		21
225*4882a593Smuzhiyun #define SRST_I2S8CH		23
226*4882a593Smuzhiyun #define SRST_MAILBOX		24
227*4882a593Smuzhiyun #define SRST_I2S2CH		25
228*4882a593Smuzhiyun #define SRST_EFUSE_256		26
229*4882a593Smuzhiyun #define SRST_MCU_SYS		28
230*4882a593Smuzhiyun #define SRST_MCU_PO		29
231*4882a593Smuzhiyun #define SRST_MCU_NOC		30
232*4882a593Smuzhiyun #define SRST_EFUSE		31
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define SRST_GPIO0		32
235*4882a593Smuzhiyun #define SRST_GPIO1		33
236*4882a593Smuzhiyun #define SRST_GPIO2		34
237*4882a593Smuzhiyun #define SRST_GPIO3		35
238*4882a593Smuzhiyun #define SRST_GPIO4		36
239*4882a593Smuzhiyun #define SRST_PMUGRF		41
240*4882a593Smuzhiyun #define SRST_I2C0		42
241*4882a593Smuzhiyun #define SRST_I2C1		43
242*4882a593Smuzhiyun #define SRST_I2C2		44
243*4882a593Smuzhiyun #define SRST_I2C3		45
244*4882a593Smuzhiyun #define SRST_I2C4		46
245*4882a593Smuzhiyun #define SRST_I2C5		47
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define SRST_DWPWM		48
248*4882a593Smuzhiyun #define SRST_MMC_PERI		49
249*4882a593Smuzhiyun #define SRST_PERIPH_MMU		50
250*4882a593Smuzhiyun #define SRST_GRF		55
251*4882a593Smuzhiyun #define SRST_PMU		56
252*4882a593Smuzhiyun #define SRST_PERIPH_AXI		57
253*4882a593Smuzhiyun #define SRST_PERIPH_AHB		58
254*4882a593Smuzhiyun #define SRST_PERIPH_APB		59
255*4882a593Smuzhiyun #define SRST_PERIPH_NIU		60
256*4882a593Smuzhiyun #define SRST_PDPERI_AHB_ARBI	61
257*4882a593Smuzhiyun #define SRST_EMEM		62
258*4882a593Smuzhiyun #define SRST_USB_PERI		63
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define SRST_DMAC2		64
261*4882a593Smuzhiyun #define SRST_MAC		66
262*4882a593Smuzhiyun #define SRST_GPS		67
263*4882a593Smuzhiyun #define SRST_RKPWM		69
264*4882a593Smuzhiyun #define SRST_USBHOST0		72
265*4882a593Smuzhiyun #define SRST_HSIC		73
266*4882a593Smuzhiyun #define SRST_HSIC_AUX		74
267*4882a593Smuzhiyun #define SRST_HSIC_PHY		75
268*4882a593Smuzhiyun #define SRST_HSADC		76
269*4882a593Smuzhiyun #define SRST_NANDC0		77
270*4882a593Smuzhiyun #define SRST_SFC		79
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define SRST_SPI0		83
273*4882a593Smuzhiyun #define SRST_SPI1		84
274*4882a593Smuzhiyun #define SRST_SPI2		85
275*4882a593Smuzhiyun #define SRST_SARADC		87
276*4882a593Smuzhiyun #define SRST_PDALIVE_NIU	88
277*4882a593Smuzhiyun #define SRST_PDPMU_INTMEM	89
278*4882a593Smuzhiyun #define SRST_PDPMU_NIU		90
279*4882a593Smuzhiyun #define SRST_SGRF		91
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define SRST_VIO_ARBI		96
282*4882a593Smuzhiyun #define SRST_RGA_NIU		97
283*4882a593Smuzhiyun #define SRST_VIO0_NIU_AXI	98
284*4882a593Smuzhiyun #define SRST_VIO_NIU_AHB	99
285*4882a593Smuzhiyun #define SRST_LCDC0_AXI		100
286*4882a593Smuzhiyun #define SRST_LCDC0_AHB		101
287*4882a593Smuzhiyun #define SRST_LCDC0_DCLK		102
288*4882a593Smuzhiyun #define SRST_VIP		104
289*4882a593Smuzhiyun #define SRST_RGA_CORE		105
290*4882a593Smuzhiyun #define SRST_IEP_AXI		106
291*4882a593Smuzhiyun #define SRST_IEP_AHB		107
292*4882a593Smuzhiyun #define SRST_RGA_AXI		108
293*4882a593Smuzhiyun #define SRST_RGA_AHB		109
294*4882a593Smuzhiyun #define SRST_ISP		110
295*4882a593Smuzhiyun #define SRST_EDP_24M		111
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define SRST_VIDEO_AXI		112
298*4882a593Smuzhiyun #define SRST_VIDEO_AHB		113
299*4882a593Smuzhiyun #define SRST_MIPIDPHYTX		114
300*4882a593Smuzhiyun #define SRST_MIPIDSI0		115
301*4882a593Smuzhiyun #define SRST_MIPIDPHYRX		116
302*4882a593Smuzhiyun #define SRST_MIPICSI		117
303*4882a593Smuzhiyun #define SRST_GPU		120
304*4882a593Smuzhiyun #define SRST_HDMI		121
305*4882a593Smuzhiyun #define SRST_EDP		122
306*4882a593Smuzhiyun #define SRST_PMU_PVTM		123
307*4882a593Smuzhiyun #define SRST_CORE_PVTM		124
308*4882a593Smuzhiyun #define SRST_GPU_PVTM		125
309*4882a593Smuzhiyun #define SRST_GPU_SYS		126
310*4882a593Smuzhiyun #define SRST_GPU_MEM_NIU	127
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define SRST_MMC0		128
313*4882a593Smuzhiyun #define SRST_SDIO0		129
314*4882a593Smuzhiyun #define SRST_EMMC		131
315*4882a593Smuzhiyun #define SRST_USBOTG_AHB		132
316*4882a593Smuzhiyun #define SRST_USBOTG_PHY		133
317*4882a593Smuzhiyun #define SRST_USBOTG_CON		134
318*4882a593Smuzhiyun #define SRST_USBHOST0_AHB	135
319*4882a593Smuzhiyun #define SRST_USBHOST0_PHY	136
320*4882a593Smuzhiyun #define SRST_USBHOST0_CON	137
321*4882a593Smuzhiyun #define SRST_USBOTG_UTMI	138
322*4882a593Smuzhiyun #define SRST_USBHOST1_UTMI	139
323*4882a593Smuzhiyun #define SRST_USB_ADP		141
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define SRST_CORESIGHT		144
326*4882a593Smuzhiyun #define SRST_PD_CORE_AHB_NOC	145
327*4882a593Smuzhiyun #define SRST_PD_CORE_APB_NOC	146
328*4882a593Smuzhiyun #define SRST_GIC		148
329*4882a593Smuzhiyun #define SRST_LCDC_PWM0		149
330*4882a593Smuzhiyun #define SRST_RGA_H2P_BRG	153
331*4882a593Smuzhiyun #define SRST_VIDEO		154
332*4882a593Smuzhiyun #define SRST_GPU_CFG_NIU	157
333*4882a593Smuzhiyun #define SRST_TSADC		159
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define SRST_DDRPHY0		160
336*4882a593Smuzhiyun #define SRST_DDRPHY0_APB	161
337*4882a593Smuzhiyun #define SRST_DDRCTRL0		162
338*4882a593Smuzhiyun #define SRST_DDRCTRL0_APB	163
339*4882a593Smuzhiyun #define SRST_VIDEO_NIU		165
340*4882a593Smuzhiyun #define SRST_VIDEO_NIU_AHB	167
341*4882a593Smuzhiyun #define SRST_DDRMSCH0		170
342*4882a593Smuzhiyun #define SRST_PDBUS_AHB		173
343*4882a593Smuzhiyun #define SRST_CRYPTO		174
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun #define SRST_UART0		179
346*4882a593Smuzhiyun #define SRST_UART1		180
347*4882a593Smuzhiyun #define SRST_UART2		181
348*4882a593Smuzhiyun #define SRST_UART3		182
349*4882a593Smuzhiyun #define SRST_UART4		183
350*4882a593Smuzhiyun #define SRST_SIMC		186
351*4882a593Smuzhiyun #define SRST_TSP		188
352*4882a593Smuzhiyun #define SRST_TSP_CLKIN0		189
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define SRST_CORE_L0		192
355*4882a593Smuzhiyun #define SRST_CORE_L1		193
356*4882a593Smuzhiyun #define SRST_CORE_L2		194
357*4882a593Smuzhiyun #define SRST_CORE_L3		195
358*4882a593Smuzhiyun #define SRST_CORE_L0_PO		195
359*4882a593Smuzhiyun #define SRST_CORE_L1_PO		197
360*4882a593Smuzhiyun #define SRST_CORE_L2_PO		198
361*4882a593Smuzhiyun #define SRST_CORE_L3_PO		199
362*4882a593Smuzhiyun #define SRST_L2_L		200
363*4882a593Smuzhiyun #define SRST_ADB_L		201
364*4882a593Smuzhiyun #define SRST_PD_CORE_L_NIU	202
365*4882a593Smuzhiyun #define SRST_CCI_SYS		203
366*4882a593Smuzhiyun #define SRST_CCI_DDR		204
367*4882a593Smuzhiyun #define SRST_CCI		205
368*4882a593Smuzhiyun #define SRST_SOCDBG_L		206
369*4882a593Smuzhiyun #define SRST_CORE_L_DBG		207
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define SRST_CORE_B0_NC		208
372*4882a593Smuzhiyun #define SRST_CORE_B0_PO_NC	209
373*4882a593Smuzhiyun #define SRST_L2_B_NC		210
374*4882a593Smuzhiyun #define SRST_ADB_B_NC		211
375*4882a593Smuzhiyun #define SRST_PD_CORE_B_NIU_NC	212
376*4882a593Smuzhiyun #define SRST_PDBUS_STRSYS_NC	213
377*4882a593Smuzhiyun #define SRST_CORE_L0_NC		214
378*4882a593Smuzhiyun #define SRST_CORE_L0_PO_NC	215
379*4882a593Smuzhiyun #define SRST_L2_L_NC		216
380*4882a593Smuzhiyun #define SRST_ADB_L_NC		217
381*4882a593Smuzhiyun #define SRST_PD_CORE_L_NIU_NC	218
382*4882a593Smuzhiyun #define SRST_CCI_SYS_NC		219
383*4882a593Smuzhiyun #define SRST_CCI_DDR_NC		220
384*4882a593Smuzhiyun #define SRST_CCI_NC		221
385*4882a593Smuzhiyun #define SRST_TRACE_NC		222
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define SRST_TIMER00		224
388*4882a593Smuzhiyun #define SRST_TIMER01		225
389*4882a593Smuzhiyun #define SRST_TIMER02		226
390*4882a593Smuzhiyun #define SRST_TIMER03		227
391*4882a593Smuzhiyun #define SRST_TIMER04		228
392*4882a593Smuzhiyun #define SRST_TIMER05		229
393*4882a593Smuzhiyun #define SRST_TIMER10		230
394*4882a593Smuzhiyun #define SRST_TIMER11		231
395*4882a593Smuzhiyun #define SRST_TIMER12		232
396*4882a593Smuzhiyun #define SRST_TIMER13		233
397*4882a593Smuzhiyun #define SRST_TIMER14		234
398*4882a593Smuzhiyun #define SRST_TIMER15		235
399*4882a593Smuzhiyun #define SRST_TIMER0_APB		236
400*4882a593Smuzhiyun #define SRST_TIMER1_APB		237
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #endif
403