xref: /OK3568_Linux_fs/u-boot/arch/microblaze/dts/include/dt-bindings/clock/rk3368-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /*
2  * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License as published by
6  * the Free Software Foundation; either version 2 of the License, or
7  * (at your option) any later version.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  */
14 
15 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
16 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H
17 
18 /* core clocks */
19 #define PLL_APLLB		1
20 #define PLL_APLLL		2
21 #define PLL_DPLL		3
22 #define PLL_CPLL		4
23 #define PLL_GPLL		5
24 #define PLL_NPLL		6
25 #define ARMCLKB			7
26 #define ARMCLKL			8
27 
28 /* sclk gates (special clocks) */
29 #define SCLK_GPU_CORE		64
30 #define SCLK_SPI0		65
31 #define SCLK_SPI1		66
32 #define SCLK_SPI2		67
33 #define SCLK_SDMMC		68
34 #define SCLK_SDIO0		69
35 #define SCLK_EMMC		71
36 #define SCLK_TSADC		72
37 #define SCLK_SARADC		73
38 #define SCLK_NANDC0		75
39 #define SCLK_UART0		77
40 #define SCLK_UART1		78
41 #define SCLK_UART2		79
42 #define SCLK_UART3		80
43 #define SCLK_UART4		81
44 #define SCLK_I2S_8CH		82
45 #define SCLK_SPDIF_8CH		83
46 #define SCLK_I2S_2CH		84
47 #define SCLK_TIMER00		85
48 #define SCLK_TIMER01		86
49 #define SCLK_TIMER02		87
50 #define SCLK_TIMER03		88
51 #define SCLK_TIMER04		89
52 #define SCLK_TIMER05		90
53 #define SCLK_OTGPHY0		93
54 #define SCLK_OTG_ADP		96
55 #define SCLK_HSICPHY480M	97
56 #define SCLK_HSICPHY12M		98
57 #define SCLK_MACREF		99
58 #define SCLK_VOP0_PWM		100
59 #define SCLK_MAC_RX		102
60 #define SCLK_MAC_TX		103
61 #define SCLK_EDP_24M		104
62 #define SCLK_EDP		105
63 #define SCLK_RGA		106
64 #define SCLK_ISP		107
65 #define SCLK_HDCP		108
66 #define SCLK_HDMI_HDCP		109
67 #define SCLK_HDMI_CEC		110
68 #define SCLK_HEVC_CABAC		111
69 #define SCLK_HEVC_CORE		112
70 #define SCLK_I2S_8CH_OUT	113
71 #define SCLK_SDMMC_DRV		114
72 #define SCLK_SDIO0_DRV		115
73 #define SCLK_EMMC_DRV		117
74 #define SCLK_SDMMC_SAMPLE	118
75 #define SCLK_SDIO0_SAMPLE	119
76 #define SCLK_EMMC_SAMPLE	121
77 #define SCLK_USBPHY480M		122
78 #define SCLK_PVTM_CORE		123
79 #define SCLK_PVTM_GPU		124
80 #define SCLK_PVTM_PMU		125
81 #define SCLK_SFC		126
82 #define SCLK_MAC		127
83 #define SCLK_MACREF_OUT		128
84 #define SCLK_MIPIDSI_24M	129
85 #define SCLK_CRYPTO		130
86 #define SCLK_VIP_SRC		131
87 #define SCLK_VIP_OUT		132
88 #define SCLK_TIMER10		133
89 #define SCLK_TIMER11		134
90 #define SCLK_TIMER12		135
91 #define SCLK_TIMER13		136
92 #define SCLK_TIMER14		137
93 #define SCLK_TIMER15		138
94 #define SCLK_DDRCLK		139
95 #define SCLK_TSP		140
96 #define SCLK_HSADC_TSP		141
97 
98 #define DCLK_VOP		190
99 #define MCLK_CRYPTO		191
100 
101 /* aclk gates */
102 #define ACLK_GPU_MEM		192
103 #define ACLK_GPU_CFG		193
104 #define ACLK_DMAC_BUS		194
105 #define ACLK_DMAC_PERI		195
106 #define ACLK_PERI_MMU		196
107 #define ACLK_GMAC		197
108 #define ACLK_VOP		198
109 #define ACLK_VOP_IEP		199
110 #define ACLK_RGA		200
111 #define ACLK_HDCP		201
112 #define ACLK_IEP		202
113 #define ACLK_VIO0_NOC		203
114 #define ACLK_VIP		204
115 #define ACLK_ISP		205
116 #define ACLK_VIO1_NOC		206
117 #define ACLK_VIDEO		208
118 #define ACLK_BUS		209
119 #define ACLK_PERI		210
120 #define ACLK_CCI_PRE		211
121 
122 /* pclk gates */
123 #define PCLK_GPIO0		320
124 #define PCLK_GPIO1		321
125 #define PCLK_GPIO2		322
126 #define PCLK_GPIO3		323
127 #define PCLK_PMUGRF		324
128 #define PCLK_MAILBOX		325
129 #define PCLK_GRF		329
130 #define PCLK_SGRF		330
131 #define PCLK_PMU		331
132 #define PCLK_I2C0		332
133 #define PCLK_I2C1		333
134 #define PCLK_I2C2		334
135 #define PCLK_I2C3		335
136 #define PCLK_I2C4		336
137 #define PCLK_I2C5		337
138 #define PCLK_SPI0		338
139 #define PCLK_SPI1		339
140 #define PCLK_SPI2		340
141 #define PCLK_UART0		341
142 #define PCLK_UART1		342
143 #define PCLK_UART2		343
144 #define PCLK_UART3		344
145 #define PCLK_UART4		345
146 #define PCLK_TSADC		346
147 #define PCLK_SARADC		347
148 #define PCLK_SIM		348
149 #define PCLK_GMAC		349
150 #define PCLK_PWM0		350
151 #define PCLK_PWM1		351
152 #define PCLK_TIMER0		353
153 #define PCLK_TIMER1		354
154 #define PCLK_EDP_CTRL		355
155 #define PCLK_MIPI_DSI0		356
156 #define PCLK_MIPI_CSI		358
157 #define PCLK_HDCP		359
158 #define PCLK_HDMI_CTRL		360
159 #define PCLK_VIO_H2P		361
160 #define PCLK_BUS		362
161 #define PCLK_PERI		363
162 #define PCLK_DDRUPCTL		364
163 #define PCLK_DDRPHY		365
164 #define PCLK_ISP		366
165 #define PCLK_VIP		367
166 #define PCLK_WDT		368
167 #define PCLK_DPHYRX		369
168 #define PCLK_DPHYTX0		370
169 #define PCLK_EFUSE256		371
170 #define PCLK_EFUSE1024		372
171 
172 /* hclk gates */
173 #define HCLK_USB_PERI		447
174 #define HCLK_SFC		448
175 #define HCLK_OTG0		449
176 #define HCLK_HOST0		450
177 #define HCLK_HOST1		451
178 #define HCLK_HSIC		452
179 #define HCLK_NANDC0		453
180 #define HCLK_TSP		455
181 #define HCLK_SDMMC		456
182 #define HCLK_SDIO0		457
183 #define HCLK_EMMC		459
184 #define HCLK_HSADC		460
185 #define HCLK_CRYPTO		461
186 #define HCLK_I2S_2CH		462
187 #define HCLK_I2S_8CH		463
188 #define HCLK_SPDIF		464
189 #define HCLK_VOP		465
190 #define HCLK_ROM		467
191 #define HCLK_IEP		468
192 #define HCLK_ISP		469
193 #define HCLK_RGA		470
194 #define HCLK_VIO_AHB_ARBI	471
195 #define HCLK_VIO_NOC		472
196 #define HCLK_VIP		473
197 #define HCLK_VIO_H2P		474
198 #define HCLK_VIO_HDCPMMU	475
199 #define HCLK_VIDEO		476
200 #define HCLK_BUS		477
201 #define HCLK_PERI		478
202 
203 #define CLK_NR_CLKS		(HCLK_PERI + 1)
204 
205 /* soft-reset indices */
206 #define SRST_CORE_B0		0
207 #define SRST_CORE_B1		1
208 #define SRST_CORE_B2		2
209 #define SRST_CORE_B3		3
210 #define SRST_CORE_B0_PO		4
211 #define SRST_CORE_B1_PO		5
212 #define SRST_CORE_B2_PO		6
213 #define SRST_CORE_B3_PO		7
214 #define SRST_L2_B		8
215 #define SRST_ADB_B		9
216 #define SRST_PD_CORE_B_NIU	10
217 #define SRST_PDBUS_STRSYS	11
218 #define SRST_SOCDBG_B		14
219 #define SRST_CORE_B_DBG		15
220 
221 #define SRST_DMAC1		18
222 #define SRST_INTMEM		19
223 #define SRST_ROM		20
224 #define SRST_SPDIF8CH		21
225 #define SRST_I2S8CH		23
226 #define SRST_MAILBOX		24
227 #define SRST_I2S2CH		25
228 #define SRST_EFUSE_256		26
229 #define SRST_MCU_SYS		28
230 #define SRST_MCU_PO		29
231 #define SRST_MCU_NOC		30
232 #define SRST_EFUSE		31
233 
234 #define SRST_GPIO0		32
235 #define SRST_GPIO1		33
236 #define SRST_GPIO2		34
237 #define SRST_GPIO3		35
238 #define SRST_GPIO4		36
239 #define SRST_PMUGRF		41
240 #define SRST_I2C0		42
241 #define SRST_I2C1		43
242 #define SRST_I2C2		44
243 #define SRST_I2C3		45
244 #define SRST_I2C4		46
245 #define SRST_I2C5		47
246 
247 #define SRST_DWPWM		48
248 #define SRST_MMC_PERI		49
249 #define SRST_PERIPH_MMU		50
250 #define SRST_GRF		55
251 #define SRST_PMU		56
252 #define SRST_PERIPH_AXI		57
253 #define SRST_PERIPH_AHB		58
254 #define SRST_PERIPH_APB		59
255 #define SRST_PERIPH_NIU		60
256 #define SRST_PDPERI_AHB_ARBI	61
257 #define SRST_EMEM		62
258 #define SRST_USB_PERI		63
259 
260 #define SRST_DMAC2		64
261 #define SRST_MAC		66
262 #define SRST_GPS		67
263 #define SRST_RKPWM		69
264 #define SRST_USBHOST0		72
265 #define SRST_HSIC		73
266 #define SRST_HSIC_AUX		74
267 #define SRST_HSIC_PHY		75
268 #define SRST_HSADC		76
269 #define SRST_NANDC0		77
270 #define SRST_SFC		79
271 
272 #define SRST_SPI0		83
273 #define SRST_SPI1		84
274 #define SRST_SPI2		85
275 #define SRST_SARADC		87
276 #define SRST_PDALIVE_NIU	88
277 #define SRST_PDPMU_INTMEM	89
278 #define SRST_PDPMU_NIU		90
279 #define SRST_SGRF		91
280 
281 #define SRST_VIO_ARBI		96
282 #define SRST_RGA_NIU		97
283 #define SRST_VIO0_NIU_AXI	98
284 #define SRST_VIO_NIU_AHB	99
285 #define SRST_LCDC0_AXI		100
286 #define SRST_LCDC0_AHB		101
287 #define SRST_LCDC0_DCLK		102
288 #define SRST_VIP		104
289 #define SRST_RGA_CORE		105
290 #define SRST_IEP_AXI		106
291 #define SRST_IEP_AHB		107
292 #define SRST_RGA_AXI		108
293 #define SRST_RGA_AHB		109
294 #define SRST_ISP		110
295 #define SRST_EDP_24M		111
296 
297 #define SRST_VIDEO_AXI		112
298 #define SRST_VIDEO_AHB		113
299 #define SRST_MIPIDPHYTX		114
300 #define SRST_MIPIDSI0		115
301 #define SRST_MIPIDPHYRX		116
302 #define SRST_MIPICSI		117
303 #define SRST_GPU		120
304 #define SRST_HDMI		121
305 #define SRST_EDP		122
306 #define SRST_PMU_PVTM		123
307 #define SRST_CORE_PVTM		124
308 #define SRST_GPU_PVTM		125
309 #define SRST_GPU_SYS		126
310 #define SRST_GPU_MEM_NIU	127
311 
312 #define SRST_MMC0		128
313 #define SRST_SDIO0		129
314 #define SRST_EMMC		131
315 #define SRST_USBOTG_AHB		132
316 #define SRST_USBOTG_PHY		133
317 #define SRST_USBOTG_CON		134
318 #define SRST_USBHOST0_AHB	135
319 #define SRST_USBHOST0_PHY	136
320 #define SRST_USBHOST0_CON	137
321 #define SRST_USBOTG_UTMI	138
322 #define SRST_USBHOST1_UTMI	139
323 #define SRST_USB_ADP		141
324 
325 #define SRST_CORESIGHT		144
326 #define SRST_PD_CORE_AHB_NOC	145
327 #define SRST_PD_CORE_APB_NOC	146
328 #define SRST_GIC		148
329 #define SRST_LCDC_PWM0		149
330 #define SRST_RGA_H2P_BRG	153
331 #define SRST_VIDEO		154
332 #define SRST_GPU_CFG_NIU	157
333 #define SRST_TSADC		159
334 
335 #define SRST_DDRPHY0		160
336 #define SRST_DDRPHY0_APB	161
337 #define SRST_DDRCTRL0		162
338 #define SRST_DDRCTRL0_APB	163
339 #define SRST_VIDEO_NIU		165
340 #define SRST_VIDEO_NIU_AHB	167
341 #define SRST_DDRMSCH0		170
342 #define SRST_PDBUS_AHB		173
343 #define SRST_CRYPTO		174
344 
345 #define SRST_UART0		179
346 #define SRST_UART1		180
347 #define SRST_UART2		181
348 #define SRST_UART3		182
349 #define SRST_UART4		183
350 #define SRST_SIMC		186
351 #define SRST_TSP		188
352 #define SRST_TSP_CLKIN0		189
353 
354 #define SRST_CORE_L0		192
355 #define SRST_CORE_L1		193
356 #define SRST_CORE_L2		194
357 #define SRST_CORE_L3		195
358 #define SRST_CORE_L0_PO		195
359 #define SRST_CORE_L1_PO		197
360 #define SRST_CORE_L2_PO		198
361 #define SRST_CORE_L3_PO		199
362 #define SRST_L2_L		200
363 #define SRST_ADB_L		201
364 #define SRST_PD_CORE_L_NIU	202
365 #define SRST_CCI_SYS		203
366 #define SRST_CCI_DDR		204
367 #define SRST_CCI		205
368 #define SRST_SOCDBG_L		206
369 #define SRST_CORE_L_DBG		207
370 
371 #define SRST_CORE_B0_NC		208
372 #define SRST_CORE_B0_PO_NC	209
373 #define SRST_L2_B_NC		210
374 #define SRST_ADB_B_NC		211
375 #define SRST_PD_CORE_B_NIU_NC	212
376 #define SRST_PDBUS_STRSYS_NC	213
377 #define SRST_CORE_L0_NC		214
378 #define SRST_CORE_L0_PO_NC	215
379 #define SRST_L2_L_NC		216
380 #define SRST_ADB_L_NC		217
381 #define SRST_PD_CORE_L_NIU_NC	218
382 #define SRST_CCI_SYS_NC		219
383 #define SRST_CCI_DDR_NC		220
384 #define SRST_CCI_NC		221
385 #define SRST_TRACE_NC		222
386 
387 #define SRST_TIMER00		224
388 #define SRST_TIMER01		225
389 #define SRST_TIMER02		226
390 #define SRST_TIMER03		227
391 #define SRST_TIMER04		228
392 #define SRST_TIMER05		229
393 #define SRST_TIMER10		230
394 #define SRST_TIMER11		231
395 #define SRST_TIMER12		232
396 #define SRST_TIMER13		233
397 #define SRST_TIMER14		234
398 #define SRST_TIMER15		235
399 #define SRST_TIMER0_APB		236
400 #define SRST_TIMER1_APB		237
401 
402 #endif
403