1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2017 - All Rights Reserved 4*4882a593Smuzhiyun * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/stm32-pinfunc.h> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun soc { 10*4882a593Smuzhiyun pinctrl: pin-controller@50002000 { 11*4882a593Smuzhiyun #address-cells = <1>; 12*4882a593Smuzhiyun #size-cells = <1>; 13*4882a593Smuzhiyun compatible = "st,stm32mp157-pinctrl"; 14*4882a593Smuzhiyun ranges = <0 0x50002000 0xa400>; 15*4882a593Smuzhiyun interrupt-parent = <&exti>; 16*4882a593Smuzhiyun st,syscfg = <&exti 0x60 0xff>; 17*4882a593Smuzhiyun pins-are-numbered; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun gpioa: gpio@50002000 { 20*4882a593Smuzhiyun gpio-controller; 21*4882a593Smuzhiyun #gpio-cells = <2>; 22*4882a593Smuzhiyun interrupt-controller; 23*4882a593Smuzhiyun #interrupt-cells = <2>; 24*4882a593Smuzhiyun reg = <0x0 0x400>; 25*4882a593Smuzhiyun clocks = <&rcc GPIOA>; 26*4882a593Smuzhiyun st,bank-name = "GPIOA"; 27*4882a593Smuzhiyun ngpios = <16>; 28*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 16>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun gpiob: gpio@50003000 { 32*4882a593Smuzhiyun gpio-controller; 33*4882a593Smuzhiyun #gpio-cells = <2>; 34*4882a593Smuzhiyun interrupt-controller; 35*4882a593Smuzhiyun #interrupt-cells = <2>; 36*4882a593Smuzhiyun reg = <0x1000 0x400>; 37*4882a593Smuzhiyun clocks = <&rcc GPIOB>; 38*4882a593Smuzhiyun st,bank-name = "GPIOB"; 39*4882a593Smuzhiyun ngpios = <16>; 40*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 16 16>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun gpioc: gpio@50004000 { 44*4882a593Smuzhiyun gpio-controller; 45*4882a593Smuzhiyun #gpio-cells = <2>; 46*4882a593Smuzhiyun interrupt-controller; 47*4882a593Smuzhiyun #interrupt-cells = <2>; 48*4882a593Smuzhiyun reg = <0x2000 0x400>; 49*4882a593Smuzhiyun clocks = <&rcc GPIOC>; 50*4882a593Smuzhiyun st,bank-name = "GPIOC"; 51*4882a593Smuzhiyun ngpios = <16>; 52*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 32 16>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun gpiod: gpio@50005000 { 56*4882a593Smuzhiyun gpio-controller; 57*4882a593Smuzhiyun #gpio-cells = <2>; 58*4882a593Smuzhiyun interrupt-controller; 59*4882a593Smuzhiyun #interrupt-cells = <2>; 60*4882a593Smuzhiyun reg = <0x3000 0x400>; 61*4882a593Smuzhiyun clocks = <&rcc GPIOD>; 62*4882a593Smuzhiyun st,bank-name = "GPIOD"; 63*4882a593Smuzhiyun ngpios = <16>; 64*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 48 16>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun gpioe: gpio@50006000 { 68*4882a593Smuzhiyun gpio-controller; 69*4882a593Smuzhiyun #gpio-cells = <2>; 70*4882a593Smuzhiyun interrupt-controller; 71*4882a593Smuzhiyun #interrupt-cells = <2>; 72*4882a593Smuzhiyun reg = <0x4000 0x400>; 73*4882a593Smuzhiyun clocks = <&rcc GPIOE>; 74*4882a593Smuzhiyun st,bank-name = "GPIOE"; 75*4882a593Smuzhiyun ngpios = <16>; 76*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 64 16>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun gpiof: gpio@50007000 { 80*4882a593Smuzhiyun gpio-controller; 81*4882a593Smuzhiyun #gpio-cells = <2>; 82*4882a593Smuzhiyun interrupt-controller; 83*4882a593Smuzhiyun #interrupt-cells = <2>; 84*4882a593Smuzhiyun reg = <0x5000 0x400>; 85*4882a593Smuzhiyun clocks = <&rcc GPIOF>; 86*4882a593Smuzhiyun st,bank-name = "GPIOF"; 87*4882a593Smuzhiyun ngpios = <16>; 88*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 80 16>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun gpiog: gpio@50008000 { 92*4882a593Smuzhiyun gpio-controller; 93*4882a593Smuzhiyun #gpio-cells = <2>; 94*4882a593Smuzhiyun interrupt-controller; 95*4882a593Smuzhiyun #interrupt-cells = <2>; 96*4882a593Smuzhiyun reg = <0x6000 0x400>; 97*4882a593Smuzhiyun clocks = <&rcc GPIOG>; 98*4882a593Smuzhiyun st,bank-name = "GPIOG"; 99*4882a593Smuzhiyun ngpios = <16>; 100*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 96 16>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun gpioh: gpio@50009000 { 104*4882a593Smuzhiyun gpio-controller; 105*4882a593Smuzhiyun #gpio-cells = <2>; 106*4882a593Smuzhiyun interrupt-controller; 107*4882a593Smuzhiyun #interrupt-cells = <2>; 108*4882a593Smuzhiyun reg = <0x7000 0x400>; 109*4882a593Smuzhiyun clocks = <&rcc GPIOH>; 110*4882a593Smuzhiyun st,bank-name = "GPIOH"; 111*4882a593Smuzhiyun ngpios = <16>; 112*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 112 16>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun gpioi: gpio@5000a000 { 116*4882a593Smuzhiyun gpio-controller; 117*4882a593Smuzhiyun #gpio-cells = <2>; 118*4882a593Smuzhiyun interrupt-controller; 119*4882a593Smuzhiyun #interrupt-cells = <2>; 120*4882a593Smuzhiyun reg = <0x8000 0x400>; 121*4882a593Smuzhiyun clocks = <&rcc GPIOI>; 122*4882a593Smuzhiyun st,bank-name = "GPIOI"; 123*4882a593Smuzhiyun ngpios = <16>; 124*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 128 16>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun gpioj: gpio@5000b000 { 128*4882a593Smuzhiyun gpio-controller; 129*4882a593Smuzhiyun #gpio-cells = <2>; 130*4882a593Smuzhiyun interrupt-controller; 131*4882a593Smuzhiyun #interrupt-cells = <2>; 132*4882a593Smuzhiyun reg = <0x9000 0x400>; 133*4882a593Smuzhiyun clocks = <&rcc GPIOJ>; 134*4882a593Smuzhiyun st,bank-name = "GPIOJ"; 135*4882a593Smuzhiyun ngpios = <16>; 136*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 144 16>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun gpiok: gpio@5000c000 { 140*4882a593Smuzhiyun gpio-controller; 141*4882a593Smuzhiyun #gpio-cells = <2>; 142*4882a593Smuzhiyun interrupt-controller; 143*4882a593Smuzhiyun #interrupt-cells = <2>; 144*4882a593Smuzhiyun reg = <0xa000 0x400>; 145*4882a593Smuzhiyun clocks = <&rcc GPIOK>; 146*4882a593Smuzhiyun st,bank-name = "GPIOK"; 147*4882a593Smuzhiyun ngpios = <8>; 148*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 160 8>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun adc12_usb_pwr_pins_a: adc12-usb-pwr-pins-0 { 152*4882a593Smuzhiyun pins { 153*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */ 154*4882a593Smuzhiyun <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */ 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun cec_pins_a: cec-0 { 159*4882a593Smuzhiyun pins { 160*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 15, AF4)>; 161*4882a593Smuzhiyun bias-disable; 162*4882a593Smuzhiyun drive-open-drain; 163*4882a593Smuzhiyun slew-rate = <0>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun ethernet0_rgmii_pins_a: rgmii-0 { 168*4882a593Smuzhiyun pins1 { 169*4882a593Smuzhiyun pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */ 170*4882a593Smuzhiyun <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */ 171*4882a593Smuzhiyun <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */ 172*4882a593Smuzhiyun <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */ 173*4882a593Smuzhiyun <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */ 174*4882a593Smuzhiyun <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */ 175*4882a593Smuzhiyun <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */ 176*4882a593Smuzhiyun <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */ 177*4882a593Smuzhiyun <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */ 178*4882a593Smuzhiyun bias-disable; 179*4882a593Smuzhiyun drive-push-pull; 180*4882a593Smuzhiyun slew-rate = <3>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun pins2 { 183*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */ 184*4882a593Smuzhiyun <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */ 185*4882a593Smuzhiyun <STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */ 186*4882a593Smuzhiyun <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */ 187*4882a593Smuzhiyun <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */ 188*4882a593Smuzhiyun <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */ 189*4882a593Smuzhiyun bias-disable; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun ethernet0_rgmii_pins_sleep_a: rgmii-sleep-0 { 194*4882a593Smuzhiyun pins1 { 195*4882a593Smuzhiyun pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */ 196*4882a593Smuzhiyun <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */ 197*4882a593Smuzhiyun <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */ 198*4882a593Smuzhiyun <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */ 199*4882a593Smuzhiyun <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */ 200*4882a593Smuzhiyun <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */ 201*4882a593Smuzhiyun <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */ 202*4882a593Smuzhiyun <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */ 203*4882a593Smuzhiyun <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */ 204*4882a593Smuzhiyun <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */ 205*4882a593Smuzhiyun <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */ 206*4882a593Smuzhiyun <STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */ 207*4882a593Smuzhiyun <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */ 208*4882a593Smuzhiyun <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */ 209*4882a593Smuzhiyun <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */ 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun i2c1_pins_a: i2c1-0 { 214*4882a593Smuzhiyun pins { 215*4882a593Smuzhiyun pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */ 216*4882a593Smuzhiyun <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */ 217*4882a593Smuzhiyun bias-disable; 218*4882a593Smuzhiyun drive-open-drain; 219*4882a593Smuzhiyun slew-rate = <0>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun i2c2_pins_a: i2c2-0 { 224*4882a593Smuzhiyun pins { 225*4882a593Smuzhiyun pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */ 226*4882a593Smuzhiyun <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */ 227*4882a593Smuzhiyun bias-disable; 228*4882a593Smuzhiyun drive-open-drain; 229*4882a593Smuzhiyun slew-rate = <0>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun i2c5_pins_a: i2c5-0 { 234*4882a593Smuzhiyun pins { 235*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */ 236*4882a593Smuzhiyun <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */ 237*4882a593Smuzhiyun bias-disable; 238*4882a593Smuzhiyun drive-open-drain; 239*4882a593Smuzhiyun slew-rate = <0>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun m_can1_pins_a: m-can1-0 { 244*4882a593Smuzhiyun pins1 { 245*4882a593Smuzhiyun pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */ 246*4882a593Smuzhiyun slew-rate = <1>; 247*4882a593Smuzhiyun drive-push-pull; 248*4882a593Smuzhiyun bias-disable; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun pins2 { 251*4882a593Smuzhiyun pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */ 252*4882a593Smuzhiyun bias-disable; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun pwm2_pins_a: pwm2-0 { 257*4882a593Smuzhiyun pins { 258*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */ 259*4882a593Smuzhiyun bias-pull-down; 260*4882a593Smuzhiyun drive-push-pull; 261*4882a593Smuzhiyun slew-rate = <0>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun pwm8_pins_a: pwm8-0 { 266*4882a593Smuzhiyun pins { 267*4882a593Smuzhiyun pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */ 268*4882a593Smuzhiyun bias-pull-down; 269*4882a593Smuzhiyun drive-push-pull; 270*4882a593Smuzhiyun slew-rate = <0>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun pwm12_pins_a: pwm12-0 { 275*4882a593Smuzhiyun pins { 276*4882a593Smuzhiyun pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */ 277*4882a593Smuzhiyun bias-pull-down; 278*4882a593Smuzhiyun drive-push-pull; 279*4882a593Smuzhiyun slew-rate = <0>; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun qspi_clk_pins_a: qspi-clk-0 { 284*4882a593Smuzhiyun pins { 285*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */ 286*4882a593Smuzhiyun bias-disable; 287*4882a593Smuzhiyun drive-push-pull; 288*4882a593Smuzhiyun slew-rate = <3>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun qspi_bk1_pins_a: qspi-bk1-0 { 293*4882a593Smuzhiyun pins1 { 294*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */ 295*4882a593Smuzhiyun <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */ 296*4882a593Smuzhiyun <STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */ 297*4882a593Smuzhiyun <STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */ 298*4882a593Smuzhiyun bias-disable; 299*4882a593Smuzhiyun drive-push-pull; 300*4882a593Smuzhiyun slew-rate = <3>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun pins2 { 303*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */ 304*4882a593Smuzhiyun bias-pull-up; 305*4882a593Smuzhiyun drive-push-pull; 306*4882a593Smuzhiyun slew-rate = <3>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun qspi_bk2_pins_a: qspi-bk2-0 { 311*4882a593Smuzhiyun pins1 { 312*4882a593Smuzhiyun pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */ 313*4882a593Smuzhiyun <STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */ 314*4882a593Smuzhiyun <STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */ 315*4882a593Smuzhiyun <STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */ 316*4882a593Smuzhiyun bias-disable; 317*4882a593Smuzhiyun drive-push-pull; 318*4882a593Smuzhiyun slew-rate = <3>; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun pins2 { 321*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */ 322*4882a593Smuzhiyun bias-pull-up; 323*4882a593Smuzhiyun drive-push-pull; 324*4882a593Smuzhiyun slew-rate = <3>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun sdmmc1_b4_pins_a: sdmmc1-b4@0 { 328*4882a593Smuzhiyun pins { 329*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */ 330*4882a593Smuzhiyun <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */ 331*4882a593Smuzhiyun <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */ 332*4882a593Smuzhiyun <STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */ 333*4882a593Smuzhiyun <STM32_PINMUX('C', 12, AF12)>, /* SDMMC1_CK */ 334*4882a593Smuzhiyun <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */ 335*4882a593Smuzhiyun slew-rate = <3>; 336*4882a593Smuzhiyun drive-push-pull; 337*4882a593Smuzhiyun bias-disable; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun sdmmc1_dir_pins_a: sdmmc1-dir@0 { 342*4882a593Smuzhiyun pins { 343*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */ 344*4882a593Smuzhiyun <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */ 345*4882a593Smuzhiyun <STM32_PINMUX('B', 9, AF11)>, /* SDMMC1_CDIR */ 346*4882a593Smuzhiyun <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */ 347*4882a593Smuzhiyun slew-rate = <3>; 348*4882a593Smuzhiyun drive-push-pull; 349*4882a593Smuzhiyun bias-pull-up; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun sdmmc2_b4_pins_a: sdmmc2-b4@0 { 353*4882a593Smuzhiyun pins { 354*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */ 355*4882a593Smuzhiyun <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */ 356*4882a593Smuzhiyun <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */ 357*4882a593Smuzhiyun <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */ 358*4882a593Smuzhiyun <STM32_PINMUX('E', 3, AF9)>, /* SDMMC2_CK */ 359*4882a593Smuzhiyun <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */ 360*4882a593Smuzhiyun slew-rate = <3>; 361*4882a593Smuzhiyun drive-push-pull; 362*4882a593Smuzhiyun bias-pull-up; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun sdmmc2_d47_pins_a: sdmmc2-d47@0 { 367*4882a593Smuzhiyun pins { 368*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */ 369*4882a593Smuzhiyun <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */ 370*4882a593Smuzhiyun <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */ 371*4882a593Smuzhiyun <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */ 372*4882a593Smuzhiyun slew-rate = <3>; 373*4882a593Smuzhiyun drive-push-pull; 374*4882a593Smuzhiyun bias-pull-up; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun stusb1600_pins_a: stusb1600-0 { 379*4882a593Smuzhiyun pins { 380*4882a593Smuzhiyun pinmux = <STM32_PINMUX('I', 11, ANALOG)>; 381*4882a593Smuzhiyun bias-pull-up; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun uart4_pins_a: uart4-0 { 386*4882a593Smuzhiyun pins1 { 387*4882a593Smuzhiyun pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */ 388*4882a593Smuzhiyun bias-disable; 389*4882a593Smuzhiyun drive-push-pull; 390*4882a593Smuzhiyun slew-rate = <0>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun pins2 { 393*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */ 394*4882a593Smuzhiyun bias-disable; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun usbotg_hs_pins_a: usbotg_hs-0 { 399*4882a593Smuzhiyun pins { 400*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */ 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun pinctrl_z: pin-controller-z@54004000 { 406*4882a593Smuzhiyun #address-cells = <1>; 407*4882a593Smuzhiyun #size-cells = <1>; 408*4882a593Smuzhiyun compatible = "st,stm32mp157-z-pinctrl"; 409*4882a593Smuzhiyun ranges = <0 0x54004000 0x400>; 410*4882a593Smuzhiyun pins-are-numbered; 411*4882a593Smuzhiyun interrupt-parent = <&exti>; 412*4882a593Smuzhiyun st,syscfg = <&exti 0x60 0xff>; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun gpioz: gpio@54004000 { 415*4882a593Smuzhiyun gpio-controller; 416*4882a593Smuzhiyun #gpio-cells = <2>; 417*4882a593Smuzhiyun interrupt-controller; 418*4882a593Smuzhiyun #interrupt-cells = <2>; 419*4882a593Smuzhiyun reg = <0 0x400>; 420*4882a593Smuzhiyun clocks = <&rcc GPIOZ>; 421*4882a593Smuzhiyun st,bank-name = "GPIOZ"; 422*4882a593Smuzhiyun st,bank-ioport = <11>; 423*4882a593Smuzhiyun ngpios = <8>; 424*4882a593Smuzhiyun gpio-ranges = <&pinctrl_z 0 400 8>; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun i2c4_pins_a: i2c4-0 { 428*4882a593Smuzhiyun pins { 429*4882a593Smuzhiyun pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */ 430*4882a593Smuzhiyun <STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */ 431*4882a593Smuzhiyun bias-disable; 432*4882a593Smuzhiyun drive-open-drain; 433*4882a593Smuzhiyun slew-rate = <0>; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun spi1_pins_a: spi1-0 { 438*4882a593Smuzhiyun pins1 { 439*4882a593Smuzhiyun pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */ 440*4882a593Smuzhiyun <STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */ 441*4882a593Smuzhiyun bias-disable; 442*4882a593Smuzhiyun drive-push-pull; 443*4882a593Smuzhiyun slew-rate = <1>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun pins2 { 447*4882a593Smuzhiyun pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */ 448*4882a593Smuzhiyun bias-disable; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun}; 454