1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/rv1126-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/power/rv1126-power.h> 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 12*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 14*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rv1126.h> 15*4882a593Smuzhiyun#include "rv1126-dram-default-timing.dtsi" 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <1>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun compatible = "rockchip,rv1126"; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun interrupt-parent = <&gic>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun aliases { 26*4882a593Smuzhiyun i2c0 = &i2c0; 27*4882a593Smuzhiyun i2c1 = &i2c1; 28*4882a593Smuzhiyun i2c2 = &i2c2; 29*4882a593Smuzhiyun i2c3 = &i2c3; 30*4882a593Smuzhiyun i2c4 = &i2c4; 31*4882a593Smuzhiyun i2c5 = &i2c5; 32*4882a593Smuzhiyun serial0 = &uart0; 33*4882a593Smuzhiyun serial1 = &uart1; 34*4882a593Smuzhiyun serial2 = &uart2; 35*4882a593Smuzhiyun serial3 = &uart3; 36*4882a593Smuzhiyun serial4 = &uart4; 37*4882a593Smuzhiyun serial5 = &uart5; 38*4882a593Smuzhiyun spi0 = &spi0; 39*4882a593Smuzhiyun spi1 = &spi1; 40*4882a593Smuzhiyun dphy0 = &csi_dphy0; 41*4882a593Smuzhiyun dphy1 = &csi_dphy1; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun cpus { 45*4882a593Smuzhiyun #address-cells = <1>; 46*4882a593Smuzhiyun #size-cells = <0>; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cpu0: cpu@f00 { 49*4882a593Smuzhiyun device_type = "cpu"; 50*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 51*4882a593Smuzhiyun reg = <0xf00>; 52*4882a593Smuzhiyun enable-method = "psci"; 53*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 54*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 55*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun cpu1: cpu@f01 { 59*4882a593Smuzhiyun device_type = "cpu"; 60*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 61*4882a593Smuzhiyun reg = <0xf01>; 62*4882a593Smuzhiyun enable-method = "psci"; 63*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 64*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 65*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun cpu2: cpu@f02 { 69*4882a593Smuzhiyun device_type = "cpu"; 70*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 71*4882a593Smuzhiyun reg = <0xf02>; 72*4882a593Smuzhiyun enable-method = "psci"; 73*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 74*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 75*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun cpu3: cpu@f03 { 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 81*4882a593Smuzhiyun reg = <0xf03>; 82*4882a593Smuzhiyun enable-method = "psci"; 83*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 84*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 85*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun idle-states { 89*4882a593Smuzhiyun entry-method = "psci"; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun CPU_SLEEP: cpu-sleep { 92*4882a593Smuzhiyun compatible = "arm,idle-state"; 93*4882a593Smuzhiyun local-timer-stop; 94*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 95*4882a593Smuzhiyun entry-latency-us = <120>; 96*4882a593Smuzhiyun exit-latency-us = <250>; 97*4882a593Smuzhiyun min-residency-us = <900>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun cpu0_opp_table: cpu0-opp-table { 104*4882a593Smuzhiyun compatible = "operating-points-v2"; 105*4882a593Smuzhiyun opp-shared; 106*4882a593Smuzhiyun rockchip,reboot-freq = <816000>; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun opp-408000000 { 109*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 110*4882a593Smuzhiyun opp-microvolt = <725000 725000 1100000>; 111*4882a593Smuzhiyun clock-latency-ns = <40000>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun opp-600000000 { 114*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 115*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 116*4882a593Smuzhiyun clock-latency-ns = <40000>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun opp-816000000 { 119*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 120*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 121*4882a593Smuzhiyun clock-latency-ns = <40000>; 122*4882a593Smuzhiyun opp-suspend; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun opp-1008000000 { 125*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 126*4882a593Smuzhiyun opp-microvolt = <775000 775000 1000000>; 127*4882a593Smuzhiyun clock-latency-ns = <40000>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun opp-1200000000 { 130*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 131*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 132*4882a593Smuzhiyun clock-latency-ns = <40000>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun opp-1296000000 { 135*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 136*4882a593Smuzhiyun opp-microvolt = <875000 875000 1000000>; 137*4882a593Smuzhiyun clock-latency-ns = <40000>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun opp-1416000000 { 140*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 141*4882a593Smuzhiyun opp-microvolt = <925000 925000 1000000>; 142*4882a593Smuzhiyun clock-latency-ns = <40000>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun opp-1512000000 { 145*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 146*4882a593Smuzhiyun opp-microvolt = <975000 975000 1000000>; 147*4882a593Smuzhiyun clock-latency-ns = <40000>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun arm-pmu { 152*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 153*4882a593Smuzhiyun interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 154*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 155*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 156*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 157*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun bus_soc: bus-soc { 161*4882a593Smuzhiyun compatible = "rockchip,rv1126-bus"; 162*4882a593Smuzhiyun rockchip,busfreq-policy = "smc"; 163*4882a593Smuzhiyun soc-bus0 { 164*4882a593Smuzhiyun bus-id = <0>; 165*4882a593Smuzhiyun cfg-val = <0x00300020>; 166*4882a593Smuzhiyun enable-msk = <0x7144>; 167*4882a593Smuzhiyun status = "okay"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun soc-bus1 { 170*4882a593Smuzhiyun bus-id = <1>; 171*4882a593Smuzhiyun cfg-val = <0x00300020>; 172*4882a593Smuzhiyun enable-msk = <0x70ff>; 173*4882a593Smuzhiyun status = "disabled"; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun soc-bus2 { 176*4882a593Smuzhiyun bus-id = <2>; 177*4882a593Smuzhiyun cfg-val = <0x00300020>; 178*4882a593Smuzhiyun enable-msk = <0x70ff>; 179*4882a593Smuzhiyun status = "disabled"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun soc-bus3 { 182*4882a593Smuzhiyun bus-id = <3>; 183*4882a593Smuzhiyun cfg-val = <0x00300020>; 184*4882a593Smuzhiyun enable-msk = <0x70ff>; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun soc-bus4 { 188*4882a593Smuzhiyun bus-id = <4>; 189*4882a593Smuzhiyun cfg-val = <0x00300020>; 190*4882a593Smuzhiyun enable-msk = <0x7011>; 191*4882a593Smuzhiyun status = "disabled"; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun soc-bus5 { 194*4882a593Smuzhiyun bus-id = <5>; 195*4882a593Smuzhiyun cfg-val = <0x00300020>; 196*4882a593Smuzhiyun enable-msk = <0x7011>; 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun soc-bus6 { 200*4882a593Smuzhiyun bus-id = <6>; 201*4882a593Smuzhiyun cfg-val = <0x00300020>; 202*4882a593Smuzhiyun enable-msk = <0x7011>; 203*4882a593Smuzhiyun status = "disabled"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun soc-bus7 { 206*4882a593Smuzhiyun bus-id = <7>; 207*4882a593Smuzhiyun cfg-val = <0x00300020>; 208*4882a593Smuzhiyun enable-msk = <0x0>; 209*4882a593Smuzhiyun status = "disabled"; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun soc-bus8 { 212*4882a593Smuzhiyun bus-id = <8>; 213*4882a593Smuzhiyun cfg-val = <0x00300020>; 214*4882a593Smuzhiyun enable-msk = <0x0>; 215*4882a593Smuzhiyun status = "disabled"; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun soc-bus9 { 218*4882a593Smuzhiyun bus-id = <9>; 219*4882a593Smuzhiyun cfg-val = <0x00300020>; 220*4882a593Smuzhiyun enable-msk = <0x0>; 221*4882a593Smuzhiyun status = "disabled"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun soc-bus10 { 224*4882a593Smuzhiyun bus-id = <10>; 225*4882a593Smuzhiyun cfg-val = <0x00300020>; 226*4882a593Smuzhiyun enable-msk = <0x0>; 227*4882a593Smuzhiyun status = "disabled"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun soc-bus11 { 230*4882a593Smuzhiyun bus-id = <11>; 231*4882a593Smuzhiyun cfg-val = <0x00300020>; 232*4882a593Smuzhiyun enable-msk = <0x7000>; 233*4882a593Smuzhiyun status = "okey"; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun display_subsystem: display-subsystem { 238*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 239*4882a593Smuzhiyun ports = <&vop_out>; 240*4882a593Smuzhiyun status = "disabled"; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun route { 243*4882a593Smuzhiyun route_dsi: route-dsi { 244*4882a593Smuzhiyun status = "disabled"; 245*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 246*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 247*4882a593Smuzhiyun logo,mode = "center"; 248*4882a593Smuzhiyun charge_logo,mode = "center"; 249*4882a593Smuzhiyun connect = <&vop_out_dsi>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun route_rgb: route-rgb { 253*4882a593Smuzhiyun status = "disabled"; 254*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 255*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 256*4882a593Smuzhiyun logo,mode = "center"; 257*4882a593Smuzhiyun charge_logo,mode = "center"; 258*4882a593Smuzhiyun connect = <&vop_out_rgb>; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun fiq_debugger: fiq-debugger { 264*4882a593Smuzhiyun compatible = "rockchip,fiq-debugger"; 265*4882a593Smuzhiyun rockchip,serial-id = <2>; 266*4882a593Smuzhiyun rockchip,wake-irq = <0>; 267*4882a593Smuzhiyun rockchip,irq-mode-enable = <0>; 268*4882a593Smuzhiyun rockchip,baudrate = <1500000>; /* Only 115200 and 1500000 */ 269*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 270*4882a593Smuzhiyun status = "disabled"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun firmware { 274*4882a593Smuzhiyun optee: optee { 275*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 276*4882a593Smuzhiyun method = "smc"; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun mpp_srv: mpp-srv { 282*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 283*4882a593Smuzhiyun rockchip,taskqueue-count = <3>; 284*4882a593Smuzhiyun rockchip,resetgroup-count = <3>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun psci: psci { 289*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 290*4882a593Smuzhiyun method = "smc"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun reserved-memory { 294*4882a593Smuzhiyun #address-cells = <1>; 295*4882a593Smuzhiyun #size-cells = <1>; 296*4882a593Smuzhiyun ranges; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun isp_reserved: isp { 299*4882a593Smuzhiyun compatible = "shared-dma-pool"; 300*4882a593Smuzhiyun reusable; 301*4882a593Smuzhiyun size = <0x6800000>; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun ramoops: ramoops@8000000 { 305*4882a593Smuzhiyun compatible = "ramoops"; 306*4882a593Smuzhiyun reg = <0x8000000 0x100000>; 307*4882a593Smuzhiyun record-size = <0x20000>; 308*4882a593Smuzhiyun console-size = <0x40000>; 309*4882a593Smuzhiyun ftrace-size = <0x00000>; 310*4882a593Smuzhiyun pmsg-size = <0x40000>; 311*4882a593Smuzhiyun status = "disabled"; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 316*4882a593Smuzhiyun compatible = "rockchip,pm-rv1126"; 317*4882a593Smuzhiyun status = "disabled"; 318*4882a593Smuzhiyun rockchip,sleep-debug-en = <0>; 319*4882a593Smuzhiyun rockchip,sleep-mode-config = < 320*4882a593Smuzhiyun (0 321*4882a593Smuzhiyun | RKPM_SLP_ARMOFF 322*4882a593Smuzhiyun | RKPM_SLP_PMU_PMUALIVE_32K 323*4882a593Smuzhiyun | RKPM_SLP_PMU_DIS_OSC 324*4882a593Smuzhiyun | RKPM_SLP_PMIC_LP 325*4882a593Smuzhiyun ) 326*4882a593Smuzhiyun >; 327*4882a593Smuzhiyun rockchip,wakeup-config = < 328*4882a593Smuzhiyun (0 329*4882a593Smuzhiyun | RKPM_GPIO_WKUP_EN 330*4882a593Smuzhiyun ) 331*4882a593Smuzhiyun >; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 335*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun thermal_zones: thermal-zones { 339*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 340*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 341*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 342*4882a593Smuzhiyun sustainable-power = <977>; /* milliwatts */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun thermal-sensors = <&cpu_tsadc 0>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun npu_thermal: npu-thermal { 348*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 349*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 350*4882a593Smuzhiyun sustainable-power = <977>; /* milliwatts */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun thermal-sensors = <&npu_tsadc 0>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun timer { 357*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 358*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 359*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 360*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 361*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 362*4882a593Smuzhiyun clock-frequency = <24000000>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun xin24m: oscillator { 366*4882a593Smuzhiyun compatible = "fixed-clock"; 367*4882a593Smuzhiyun clock-frequency = <24000000>; 368*4882a593Smuzhiyun clock-output-names = "xin24m"; 369*4882a593Smuzhiyun #clock-cells = <0>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun gmac_clkin_m0: external-gmac-clockm0 { 373*4882a593Smuzhiyun compatible = "fixed-clock"; 374*4882a593Smuzhiyun clock-frequency = <125000000>; 375*4882a593Smuzhiyun clock-output-names = "clk_gmac_rgmii_clkin_m0"; 376*4882a593Smuzhiyun #clock-cells = <0>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun gmac_clkini_m1: external-gmac-clockm1 { 380*4882a593Smuzhiyun compatible = "fixed-clock"; 381*4882a593Smuzhiyun clock-frequency = <125000000>; 382*4882a593Smuzhiyun clock-output-names = "clk_gmac_rgmii_clkin_m1"; 383*4882a593Smuzhiyun #clock-cells = <0>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun grf: syscon@fe000000 { 387*4882a593Smuzhiyun compatible = "rockchip,rv1126-grf", "syscon", "simple-mfd"; 388*4882a593Smuzhiyun reg = <0xfe000000 0x20000>; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun rgb: rgb { 391*4882a593Smuzhiyun compatible = "rockchip,rv1126-rgb"; 392*4882a593Smuzhiyun status = "disabled"; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun ports { 395*4882a593Smuzhiyun #address-cells = <1>; 396*4882a593Smuzhiyun #size-cells = <0>; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun port@0 { 399*4882a593Smuzhiyun reg = <0>; 400*4882a593Smuzhiyun #address-cells = <1>; 401*4882a593Smuzhiyun #size-cells = <0>; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun rgb_in_vop: endpoint@0 { 404*4882a593Smuzhiyun reg = <0>; 405*4882a593Smuzhiyun remote-endpoint = <&vop_out_rgb>; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun pmugrf: syscon@fe020000 { 414*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmugrf", "syscon", "simple-mfd"; 415*4882a593Smuzhiyun reg = <0xfe020000 0x1000>; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun pmu_io_domains: io-domains { 418*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu-io-voltage-domain"; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun reboot-mode { 422*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 423*4882a593Smuzhiyun offset = <0x200>; 424*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 425*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 426*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 427*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 428*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 429*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 430*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun qos_usb_host: qos@fe810000 { 435*4882a593Smuzhiyun compatible = "syscon"; 436*4882a593Smuzhiyun reg = <0xfe810000 0x20>; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun qos_usb_otg: qos@fe810080 { 440*4882a593Smuzhiyun compatible = "syscon"; 441*4882a593Smuzhiyun reg = <0xfe810080 0x20>; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun qos_npu: qos@fe850000 { 445*4882a593Smuzhiyun compatible = "syscon"; 446*4882a593Smuzhiyun reg = <0xfe850000 0x20>; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun qos_emmc: qos@fe860000 { 450*4882a593Smuzhiyun compatible = "syscon"; 451*4882a593Smuzhiyun reg = <0xfe860000 0x20>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun qos_nandc: qos@fe860080 { 455*4882a593Smuzhiyun compatible = "syscon"; 456*4882a593Smuzhiyun reg = <0xfe860080 0x20>; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun qos_sfc: qos@fe860200 { 460*4882a593Smuzhiyun compatible = "syscon"; 461*4882a593Smuzhiyun reg = <0xfe860200 0x20>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun qos_sdio: qos@fe86c000 { 465*4882a593Smuzhiyun compatible = "syscon"; 466*4882a593Smuzhiyun reg = <0xfe86c000 0x20>; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun qos_vepu_rd0: qos@fe870000 { 470*4882a593Smuzhiyun compatible = "syscon"; 471*4882a593Smuzhiyun reg = <0xfe870000 0x20>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun qos_vepu_rd1: qos@fe870080 { 475*4882a593Smuzhiyun compatible = "syscon"; 476*4882a593Smuzhiyun reg = <0xfe870080 0x20>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun qos_vepu_wr: qos@fe870100 { 480*4882a593Smuzhiyun compatible = "syscon"; 481*4882a593Smuzhiyun reg = <0xfe870100 0x20>; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun qos_ispp_m0: qos@fe880000 { 485*4882a593Smuzhiyun compatible = "syscon"; 486*4882a593Smuzhiyun reg = <0xfe880000 0x20>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun qos_ispp_m1: qos@fe880080 { 490*4882a593Smuzhiyun compatible = "syscon"; 491*4882a593Smuzhiyun reg = <0xfe880080 0x20>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun qos_isp: qos@fe890000 { 495*4882a593Smuzhiyun compatible = "syscon"; 496*4882a593Smuzhiyun reg = <0xfe890000 0x20>; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun qos_cif_lite: qos@fe890080 { 500*4882a593Smuzhiyun compatible = "syscon"; 501*4882a593Smuzhiyun reg = <0xfe890080 0x20>; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun qos_cif: qos@fe890100 { 505*4882a593Smuzhiyun compatible = "syscon"; 506*4882a593Smuzhiyun reg = <0xfe890100 0x20>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun qos_iep: qos@fe8a0000 { 510*4882a593Smuzhiyun compatible = "syscon"; 511*4882a593Smuzhiyun reg = <0xfe8a0000 0x20>; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun qos_rga_rd: qos@fe8a0080 { 515*4882a593Smuzhiyun compatible = "syscon"; 516*4882a593Smuzhiyun reg = <0xfe8a0080 0x20>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun qos_rga_wr: qos@fe8a0100 { 520*4882a593Smuzhiyun compatible = "syscon"; 521*4882a593Smuzhiyun reg = <0xfe8a0100 0x20>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun qos_vop: qos@fe8a0180 { 525*4882a593Smuzhiyun compatible = "syscon"; 526*4882a593Smuzhiyun reg = <0xfe8a0180 0x20>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun qos_vdpu: qos@fe8b0000 { 530*4882a593Smuzhiyun compatible = "syscon"; 531*4882a593Smuzhiyun reg = <0xfe8b0000 0x20>; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun qos_jpeg: qos@fe8c0000 { 535*4882a593Smuzhiyun compatible = "syscon"; 536*4882a593Smuzhiyun reg = <0xfe8c0000 0x20>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun qos_crypto: qos@fe8d0000 { 540*4882a593Smuzhiyun compatible = "syscon"; 541*4882a593Smuzhiyun reg = <0xfe8d0000 0x20>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun gic: interrupt-controller@feff0000 { 545*4882a593Smuzhiyun compatible = "arm,gic-400"; 546*4882a593Smuzhiyun interrupt-controller; 547*4882a593Smuzhiyun #interrupt-cells = <3>; 548*4882a593Smuzhiyun #address-cells = <0>; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun reg = <0xfeff1000 0x1000>, 551*4882a593Smuzhiyun <0xfeff2000 0x2000>, 552*4882a593Smuzhiyun <0xfeff4000 0x2000>, 553*4882a593Smuzhiyun <0xfeff6000 0x2000>; 554*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun arm-debug@ff010000 { 558*4882a593Smuzhiyun compatible = "rockchip,debug"; 559*4882a593Smuzhiyun reg = <0xff010000 0x1000>, 560*4882a593Smuzhiyun <0xff012000 0x1000>, 561*4882a593Smuzhiyun <0xff014000 0x1000>, 562*4882a593Smuzhiyun <0xff016000 0x1000>; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun pvtm@ff040000 { 566*4882a593Smuzhiyun compatible = "rockchip,rv1126-cpu-pvtm"; 567*4882a593Smuzhiyun reg = <0xff040000 0x100>; 568*4882a593Smuzhiyun #address-cells = <1>; 569*4882a593Smuzhiyun #size-cells = <0>; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun pvtm@0 { 572*4882a593Smuzhiyun reg = <0>; 573*4882a593Smuzhiyun clocks = <&cru CLK_CPUPVTM>, <&cru PCLK_CPUPVTM>; 574*4882a593Smuzhiyun clock-names = "clk", "pclk"; 575*4882a593Smuzhiyun resets = <&cru SRST_CPUPVTM>, <&cru SRST_CPUPVTM_P>; 576*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun pmu: power-management@ff3e0000 { 581*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu", "syscon", "simple-mfd"; 582*4882a593Smuzhiyun reg = <0xff3e0000 0x1000>; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun power: power-controller { 585*4882a593Smuzhiyun compatible = "rockchip,rv1126-power-controller"; 586*4882a593Smuzhiyun #power-domain-cells = <1>; 587*4882a593Smuzhiyun #address-cells = <1>; 588*4882a593Smuzhiyun #size-cells = <0>; 589*4882a593Smuzhiyun status = "okay"; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* These power domains are grouped by VD_NPU */ 592*4882a593Smuzhiyun pd_npu@RV1126_PD_NPU { 593*4882a593Smuzhiyun reg = <RV1126_PD_NPU>; 594*4882a593Smuzhiyun clocks = <&cru ACLK_NPU>, 595*4882a593Smuzhiyun <&cru HCLK_NPU>, 596*4882a593Smuzhiyun <&cru PCLK_PDNPU>, 597*4882a593Smuzhiyun <&cru CLK_CORE_NPU>; 598*4882a593Smuzhiyun pm_qos = <&qos_npu>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun /* These power domains are grouped by VD_VEPU */ 601*4882a593Smuzhiyun pd_vepu@RV1126_PD_VEPU { 602*4882a593Smuzhiyun reg = <RV1126_PD_VEPU>; 603*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, 604*4882a593Smuzhiyun <&cru HCLK_VENC>, 605*4882a593Smuzhiyun <&cru CLK_VENC_CORE>; 606*4882a593Smuzhiyun pm_qos = <&qos_vepu_rd0>, 607*4882a593Smuzhiyun <&qos_vepu_rd1>, 608*4882a593Smuzhiyun <&qos_vepu_wr>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun /* These power domains are grouped by VD_LOGIC */ 611*4882a593Smuzhiyun pd_crypto@RV1126_PD_CRYPTO { 612*4882a593Smuzhiyun reg = <RV1126_PD_CRYPTO>; 613*4882a593Smuzhiyun clocks = <&cru ACLK_CRYPTO>, 614*4882a593Smuzhiyun <&cru HCLK_CRYPTO>, 615*4882a593Smuzhiyun <&cru CLK_CRYPTO_CORE>, 616*4882a593Smuzhiyun <&cru CLK_CRYPTO_PKA>; 617*4882a593Smuzhiyun pm_qos = <&qos_crypto>; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun pd_vi@RV1126_PD_VI { 620*4882a593Smuzhiyun reg = <RV1126_PD_VI>; 621*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, 622*4882a593Smuzhiyun <&cru HCLK_ISP>, 623*4882a593Smuzhiyun <&cru CLK_ISP>, 624*4882a593Smuzhiyun <&cru ACLK_CIF>, 625*4882a593Smuzhiyun <&cru HCLK_CIF>, 626*4882a593Smuzhiyun <&cru DCLK_CIF>, 627*4882a593Smuzhiyun <&cru CLK_CIF_OUT>, 628*4882a593Smuzhiyun <&cru CLK_MIPICSI_OUT>, 629*4882a593Smuzhiyun <&cru PCLK_CSIHOST>, 630*4882a593Smuzhiyun <&cru ACLK_CIFLITE>, 631*4882a593Smuzhiyun <&cru HCLK_CIFLITE>, 632*4882a593Smuzhiyun <&cru DCLK_CIFLITE>; 633*4882a593Smuzhiyun pm_qos = <&qos_isp>, 634*4882a593Smuzhiyun <&qos_cif_lite>, 635*4882a593Smuzhiyun <&qos_cif>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun pd_vo@RV1126_PD_VO { 638*4882a593Smuzhiyun reg = <RV1126_PD_VO>; 639*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, 640*4882a593Smuzhiyun <&cru HCLK_RGA>, 641*4882a593Smuzhiyun <&cru CLK_RGA_CORE>, 642*4882a593Smuzhiyun <&cru ACLK_VOP>, 643*4882a593Smuzhiyun <&cru HCLK_VOP>, 644*4882a593Smuzhiyun <&cru DCLK_VOP>, 645*4882a593Smuzhiyun <&cru PCLK_DSIHOST>, 646*4882a593Smuzhiyun <&cru ACLK_IEP>, 647*4882a593Smuzhiyun <&cru HCLK_IEP>, 648*4882a593Smuzhiyun <&cru CLK_IEP_CORE>; 649*4882a593Smuzhiyun pm_qos = <&qos_rga_rd>, <&qos_rga_wr>, 650*4882a593Smuzhiyun <&qos_vop>, <&qos_iep>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun pd_ispp@RV1126_PD_ISPP { 653*4882a593Smuzhiyun reg = <RV1126_PD_ISPP>; 654*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, 655*4882a593Smuzhiyun <&cru HCLK_ISPP>, 656*4882a593Smuzhiyun <&cru CLK_ISPP>; 657*4882a593Smuzhiyun pm_qos = <&qos_ispp_m0>, 658*4882a593Smuzhiyun <&qos_ispp_m1>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun pd_vdpu@RV1126_PD_VDPU { 661*4882a593Smuzhiyun reg = <RV1126_PD_VDPU>; 662*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, 663*4882a593Smuzhiyun <&cru HCLK_VDEC>, 664*4882a593Smuzhiyun <&cru CLK_VDEC_CORE>, 665*4882a593Smuzhiyun <&cru CLK_VDEC_CA>, 666*4882a593Smuzhiyun <&cru CLK_VDEC_HEVC_CA>, 667*4882a593Smuzhiyun <&cru ACLK_JPEG>, 668*4882a593Smuzhiyun <&cru HCLK_JPEG>; 669*4882a593Smuzhiyun pm_qos = <&qos_vdpu>, 670*4882a593Smuzhiyun <&qos_jpeg>; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun pd_nvm@RV1126_PD_NVM { 673*4882a593Smuzhiyun reg = <RV1126_PD_NVM>; 674*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, 675*4882a593Smuzhiyun <&cru CLK_EMMC>, 676*4882a593Smuzhiyun <&cru HCLK_NANDC>, 677*4882a593Smuzhiyun <&cru CLK_NANDC>, 678*4882a593Smuzhiyun <&cru HCLK_SFC>, 679*4882a593Smuzhiyun <&cru HCLK_SFCXIP>, 680*4882a593Smuzhiyun <&cru SCLK_SFC>; 681*4882a593Smuzhiyun pm_qos = <&qos_emmc>, 682*4882a593Smuzhiyun <&qos_nandc>, 683*4882a593Smuzhiyun <&qos_sfc>; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun pd_sdio@RV1126_PD_SDIO { 686*4882a593Smuzhiyun reg = <RV1126_PD_SDIO>; 687*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, 688*4882a593Smuzhiyun <&cru CLK_SDIO>; 689*4882a593Smuzhiyun pm_qos = <&qos_sdio>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun pd_usb@RV1126_PD_USB { 692*4882a593Smuzhiyun reg = <RV1126_PD_USB>; 693*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, 694*4882a593Smuzhiyun <&cru HCLK_USBHOST_ARB>, 695*4882a593Smuzhiyun <&cru CLK_USBHOST_UTMI_OHCI>, 696*4882a593Smuzhiyun <&cru ACLK_USBOTG>, 697*4882a593Smuzhiyun <&cru CLK_USBOTG_REF>; 698*4882a593Smuzhiyun pm_qos = <&qos_usb_host>, 699*4882a593Smuzhiyun <&qos_usb_otg>; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun }; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun i2c0: i2c@ff3f0000 { 705*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 706*4882a593Smuzhiyun reg = <0xff3f0000 0x1000>; 707*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 708*4882a593Smuzhiyun #address-cells = <1>; 709*4882a593Smuzhiyun #size-cells = <0>; 710*4882a593Smuzhiyun clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>; 711*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 712*4882a593Smuzhiyun pinctrl-names = "default"; 713*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 714*4882a593Smuzhiyun status = "disabled"; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun i2c2: i2c@ff400000 { 718*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 719*4882a593Smuzhiyun reg = <0xff400000 0x1000>; 720*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 721*4882a593Smuzhiyun #address-cells = <1>; 722*4882a593Smuzhiyun #size-cells = <0>; 723*4882a593Smuzhiyun rockchip,grf = <&pmugrf>; 724*4882a593Smuzhiyun clocks = <&pmucru CLK_I2C2>, <&pmucru PCLK_I2C2>; 725*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 726*4882a593Smuzhiyun pinctrl-names = "default"; 727*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 728*4882a593Smuzhiyun status = "disabled"; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun amba { 732*4882a593Smuzhiyun compatible = "simple-bus"; 733*4882a593Smuzhiyun #address-cells = <1>; 734*4882a593Smuzhiyun #size-cells = <1>; 735*4882a593Smuzhiyun ranges; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun dmac: dma-controller@ff4e0000 { 738*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 739*4882a593Smuzhiyun reg = <0xff4e0000 0x4000>; 740*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 741*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 742*4882a593Smuzhiyun #dma-cells = <1>; 743*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 744*4882a593Smuzhiyun clock-names = "apb_pclk"; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun uart1: serial@ff410000 { 749*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 750*4882a593Smuzhiyun reg = <0xff410000 0x100>; 751*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 752*4882a593Smuzhiyun reg-shift = <2>; 753*4882a593Smuzhiyun reg-io-width = <4>; 754*4882a593Smuzhiyun dmas = <&dmac 7>, <&dmac 6>; 755*4882a593Smuzhiyun clock-frequency = <24000000>; 756*4882a593Smuzhiyun clocks = <&pmucru SCLK_UART1>, <&pmucru PCLK_UART1>; 757*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 758*4882a593Smuzhiyun pinctrl-names = "default"; 759*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn &uart1m0_rtsn>; 760*4882a593Smuzhiyun status = "disabled"; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun pwm0: pwm@ff430000 { 764*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 765*4882a593Smuzhiyun reg = <0xff430000 0x10>; 766*4882a593Smuzhiyun #pwm-cells = <3>; 767*4882a593Smuzhiyun pinctrl-names = "active"; 768*4882a593Smuzhiyun pinctrl-0 = <&pwm0m0_pins>; 769*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 770*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 771*4882a593Smuzhiyun status = "disabled"; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun pwm1: pwm@ff430010 { 775*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 776*4882a593Smuzhiyun reg = <0xff430010 0x10>; 777*4882a593Smuzhiyun #pwm-cells = <3>; 778*4882a593Smuzhiyun pinctrl-names = "active"; 779*4882a593Smuzhiyun pinctrl-0 = <&pwm1m0_pins>; 780*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 781*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 782*4882a593Smuzhiyun status = "disabled"; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun pwm2: pwm@ff430020 { 786*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 787*4882a593Smuzhiyun reg = <0xff430020 0x10>; 788*4882a593Smuzhiyun #pwm-cells = <3>; 789*4882a593Smuzhiyun pinctrl-names = "active"; 790*4882a593Smuzhiyun pinctrl-0 = <&pwm2m0_pins>; 791*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 792*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 793*4882a593Smuzhiyun status = "disabled"; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun pwm3: pwm@ff430030 { 797*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 798*4882a593Smuzhiyun reg = <0xff430030 0x10>; 799*4882a593Smuzhiyun #pwm-cells = <3>; 800*4882a593Smuzhiyun pinctrl-names = "active"; 801*4882a593Smuzhiyun pinctrl-0 = <&pwm3m0_pins>; 802*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>; 803*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 804*4882a593Smuzhiyun status = "disabled"; 805*4882a593Smuzhiyun }; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun pwm4: pwm@ff440000 { 808*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 809*4882a593Smuzhiyun reg = <0xff440000 0x10>; 810*4882a593Smuzhiyun #pwm-cells = <3>; 811*4882a593Smuzhiyun pinctrl-names = "active"; 812*4882a593Smuzhiyun pinctrl-0 = <&pwm4m0_pins>; 813*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 814*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 815*4882a593Smuzhiyun status = "disabled"; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun pwm5: pwm@ff440010 { 819*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 820*4882a593Smuzhiyun reg = <0xff440010 0x10>; 821*4882a593Smuzhiyun #pwm-cells = <3>; 822*4882a593Smuzhiyun pinctrl-names = "active"; 823*4882a593Smuzhiyun pinctrl-0 = <&pwm5m0_pins>; 824*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 825*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 826*4882a593Smuzhiyun status = "disabled"; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun pwm6: pwm@ff440020 { 830*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 831*4882a593Smuzhiyun reg = <0xff440020 0x10>; 832*4882a593Smuzhiyun #pwm-cells = <3>; 833*4882a593Smuzhiyun pinctrl-names = "active"; 834*4882a593Smuzhiyun pinctrl-0 = <&pwm6m0_pins>; 835*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 836*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 837*4882a593Smuzhiyun status = "disabled"; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun pwm7: pwm@ff440030 { 841*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 842*4882a593Smuzhiyun reg = <0xff440030 0x10>; 843*4882a593Smuzhiyun #pwm-cells = <3>; 844*4882a593Smuzhiyun pinctrl-names = "active"; 845*4882a593Smuzhiyun pinctrl-0 = <&pwm7m0_pins>; 846*4882a593Smuzhiyun clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>; 847*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 848*4882a593Smuzhiyun status = "disabled"; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun spi0: spi@ff450000 { 852*4882a593Smuzhiyun compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi"; 853*4882a593Smuzhiyun reg = <0xff450000 0x1000>; 854*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 855*4882a593Smuzhiyun #address-cells = <1>; 856*4882a593Smuzhiyun #size-cells = <0>; 857*4882a593Smuzhiyun clocks = <&pmucru CLK_SPI0>, <&pmucru PCLK_SPI0>; 858*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 859*4882a593Smuzhiyun dmas = <&dmac 1>, <&dmac 0>; 860*4882a593Smuzhiyun dma-names = "tx", "rx"; 861*4882a593Smuzhiyun pinctrl-names = "default", "high_speed"; 862*4882a593Smuzhiyun pinctrl-0 = <&spi0m0_clk &spi0m0_cs0n &spi0m0_cs1n &spi0m0_miso &spi0m0_mosi>; 863*4882a593Smuzhiyun pinctrl-1 = <&spi0m0_clk_hs &spi0m0_cs0n &spi0m0_cs1n &spi0m0_miso_hs &spi0m0_mosi_hs>; 864*4882a593Smuzhiyun status = "disabled"; 865*4882a593Smuzhiyun }; 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun pvtm@ff470000 { 868*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmu-pvtm"; 869*4882a593Smuzhiyun reg = <0xff470000 0x100>; 870*4882a593Smuzhiyun #address-cells = <1>; 871*4882a593Smuzhiyun #size-cells = <0>; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun pvtm@2 { 874*4882a593Smuzhiyun reg = <2>; 875*4882a593Smuzhiyun clocks = <&pmucru CLK_PMUPVTM>, <&pmucru PCLK_PMUPVTM>; 876*4882a593Smuzhiyun clock-names = "clk", "pclk"; 877*4882a593Smuzhiyun resets = <&pmucru SRST_PMUPVTM>, 878*4882a593Smuzhiyun <&pmucru SRST_PMUPVTM_P>; 879*4882a593Smuzhiyun reset-names = "rst", "rst-p"; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun }; 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun pmucru: clock-controller@ff480000 { 884*4882a593Smuzhiyun compatible = "rockchip,rv1126-pmucru"; 885*4882a593Smuzhiyun reg = <0xff480000 0x1000>; 886*4882a593Smuzhiyun rockchip,grf = <&grf>; 887*4882a593Smuzhiyun #clock-cells = <1>; 888*4882a593Smuzhiyun #reset-cells = <1>; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun cru: clock-controller@ff490000 { 892*4882a593Smuzhiyun compatible = "rockchip,rv1126-cru"; 893*4882a593Smuzhiyun reg = <0xff490000 0x1000>; 894*4882a593Smuzhiyun rockchip,grf = <&grf>; 895*4882a593Smuzhiyun #clock-cells = <1>; 896*4882a593Smuzhiyun #reset-cells = <1>; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun assigned-clocks = 899*4882a593Smuzhiyun <&pmucru CLK_RTC32K>, <&pmucru PLL_GPLL>, 900*4882a593Smuzhiyun <&pmucru PCLK_PDPMU>, <&cru PLL_CPLL>, 901*4882a593Smuzhiyun <&cru PLL_HPLL>, <&cru ARMCLK>, 902*4882a593Smuzhiyun <&cru ACLK_PDBUS>, <&cru HCLK_PDBUS>, 903*4882a593Smuzhiyun <&cru PCLK_PDBUS>, <&cru ACLK_PDPHP>, 904*4882a593Smuzhiyun <&cru HCLK_PDPHP>, <&cru HCLK_PDAUDIO>, 905*4882a593Smuzhiyun <&cru HCLK_PDCORE_NIU>; 906*4882a593Smuzhiyun assigned-clock-rates = 907*4882a593Smuzhiyun <32768>, <1188000000>, 908*4882a593Smuzhiyun <100000000>, <500000000>, 909*4882a593Smuzhiyun <1400000000>, <600000000>, 910*4882a593Smuzhiyun <500000000>, <200000000>, 911*4882a593Smuzhiyun <100000000>, <300000000>, 912*4882a593Smuzhiyun <200000000>, <150000000>, 913*4882a593Smuzhiyun <200000000>; 914*4882a593Smuzhiyun assigned-clock-parents = 915*4882a593Smuzhiyun <&pmucru CLK_OSC0_DIV32K>; 916*4882a593Smuzhiyun }; 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun csi_dphy0: csi-dphy@ff4b0000 { 919*4882a593Smuzhiyun compatible = "rockchip,rv1126-csi-dphy"; 920*4882a593Smuzhiyun reg = <0xff4b0000 0x8000>; 921*4882a593Smuzhiyun clocks = <&cru PCLK_CSIPHY0>; 922*4882a593Smuzhiyun clock-names = "pclk"; 923*4882a593Smuzhiyun rockchip,grf = <&grf>; 924*4882a593Smuzhiyun status = "disabled"; 925*4882a593Smuzhiyun }; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun csi_dphy1: csi-dphy@ff4b8000 { 928*4882a593Smuzhiyun compatible = "rockchip,rv1126-csi-dphy"; 929*4882a593Smuzhiyun reg = <0xff4b8000 0x8000>; 930*4882a593Smuzhiyun clocks = <&cru PCLK_CSIPHY1>; 931*4882a593Smuzhiyun clock-names = "pclk"; 932*4882a593Smuzhiyun rockchip,grf = <&grf>; 933*4882a593Smuzhiyun status = "disabled"; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun u2phy0: usb2-phy@ff4c0000 { 937*4882a593Smuzhiyun compatible = "rockchip,rv1126-usb2phy"; 938*4882a593Smuzhiyun reg = <0xff4c0000 0x8000>; 939*4882a593Smuzhiyun rockchip,grf = <&grf>; 940*4882a593Smuzhiyun clocks = <&pmucru CLK_USBPHY_OTG_REF>, <&cru PCLK_USBPHY_OTG>; 941*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 942*4882a593Smuzhiyun resets = <&cru SRST_USBPHYPOR_OTG>, <&cru SRST_USBPHY_OTG_P>; 943*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 944*4882a593Smuzhiyun #clock-cells = <0>; 945*4882a593Smuzhiyun status = "disabled"; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun u2phy_otg: otg-port { 948*4882a593Smuzhiyun #phy-cells = <0>; 949*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 950*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 951*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 952*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 953*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 954*4882a593Smuzhiyun "linestate", "disconnect"; 955*4882a593Smuzhiyun status = "disabled"; 956*4882a593Smuzhiyun }; 957*4882a593Smuzhiyun }; 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun u2phy1: usb2-phy@ff4c8000 { 960*4882a593Smuzhiyun compatible = "rockchip,rv1126-usb2phy"; 961*4882a593Smuzhiyun reg = <0xff4c8000 0x8000>; 962*4882a593Smuzhiyun rockchip,grf = <&grf>; 963*4882a593Smuzhiyun clocks = <&pmucru CLK_USBPHY_HOST_REF>, <&cru PCLK_USBPHY_HOST>; 964*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 965*4882a593Smuzhiyun assigned-clocks = <&cru USB480M>; 966*4882a593Smuzhiyun assigned-clock-parents = <&u2phy1>; 967*4882a593Smuzhiyun resets = <&cru SRST_USBPHYPOR_HOST>, <&cru SRST_USBPHY_HOST_P>; 968*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 969*4882a593Smuzhiyun #clock-cells = <0>; 970*4882a593Smuzhiyun clock-output-names = "usb480m_phy"; 971*4882a593Smuzhiyun status = "disabled"; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun u2phy_host: host-port { 974*4882a593Smuzhiyun #phy-cells = <0>; 975*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 976*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 977*4882a593Smuzhiyun interrupt-names = "linestate", "disconnect"; 978*4882a593Smuzhiyun status = "disabled"; 979*4882a593Smuzhiyun }; 980*4882a593Smuzhiyun }; 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun mipi_dphy: mipi-dphy@ff4d0000 { 983*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-dphy", "rockchip,rk1808-mipi-dphy"; 984*4882a593Smuzhiyun reg = <0xff4d0000 0x500>; 985*4882a593Smuzhiyun assigned-clocks = <&pmucru CLK_MIPIDSIPHY_REF>; 986*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 987*4882a593Smuzhiyun clocks = <&pmucru CLK_MIPIDSIPHY_REF>, <&cru PCLK_DSIPHY>; 988*4882a593Smuzhiyun clock-names = "ref", "pclk"; 989*4882a593Smuzhiyun clock-output-names = "mipi_dphy_pll"; 990*4882a593Smuzhiyun #clock-cells = <0>; 991*4882a593Smuzhiyun resets = <&cru SRST_DSIPHY_P>; 992*4882a593Smuzhiyun reset-names = "apb"; 993*4882a593Smuzhiyun #phy-cells = <0>; 994*4882a593Smuzhiyun rockchip,grf = <&grf>; 995*4882a593Smuzhiyun status = "disabled"; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun crypto: crypto@ff500000 { 999*4882a593Smuzhiyun compatible = "rockchip,rv1126-crypto"; 1000*4882a593Smuzhiyun reg = <0xff500000 0x10000>; 1001*4882a593Smuzhiyun clock-names = "sclk_crypto", "sclk_crypto_apk"; 1002*4882a593Smuzhiyun clocks = <&cru CLK_CRYPTO_CORE>, <&cru CLK_CRYPTO_PKA>; 1003*4882a593Smuzhiyun clock-frequency = <200000000>, <300000000>; 1004*4882a593Smuzhiyun }; 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun rng: rng@ff500000 { 1007*4882a593Smuzhiyun compatible = "rockchip,cryptov2-rng"; 1008*4882a593Smuzhiyun reg = <0xff500000 0x2000>; 1009*4882a593Smuzhiyun status = "disabled"; 1010*4882a593Smuzhiyun }; 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun i2c1: i2c@ff510000 { 1013*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1014*4882a593Smuzhiyun reg = <0xff510000 0x1000>; 1015*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1016*4882a593Smuzhiyun #address-cells = <1>; 1017*4882a593Smuzhiyun #size-cells = <0>; 1018*4882a593Smuzhiyun clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 1019*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1020*4882a593Smuzhiyun pinctrl-names = "default"; 1021*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 1022*4882a593Smuzhiyun status = "disabled"; 1023*4882a593Smuzhiyun }; 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun i2c3: i2c@ff520000 { 1026*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1027*4882a593Smuzhiyun reg = <0xff520000 0x1000>; 1028*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1029*4882a593Smuzhiyun #address-cells = <1>; 1030*4882a593Smuzhiyun #size-cells = <0>; 1031*4882a593Smuzhiyun clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 1032*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1033*4882a593Smuzhiyun pinctrl-names = "default"; 1034*4882a593Smuzhiyun pinctrl-0 = <&i2c3m0_xfer>; 1035*4882a593Smuzhiyun status = "disabled"; 1036*4882a593Smuzhiyun }; 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun i2c4: i2c@ff530000 { 1039*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1040*4882a593Smuzhiyun reg = <0xff530000 0x1000>; 1041*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1042*4882a593Smuzhiyun #address-cells = <1>; 1043*4882a593Smuzhiyun #size-cells = <0>; 1044*4882a593Smuzhiyun clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 1045*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1046*4882a593Smuzhiyun pinctrl-names = "default"; 1047*4882a593Smuzhiyun pinctrl-0 = <&i2c4m0_xfer>; 1048*4882a593Smuzhiyun status = "disabled"; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun i2c5: i2c@ff540000 { 1052*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c"; 1053*4882a593Smuzhiyun reg = <0xff540000 0x1000>; 1054*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1055*4882a593Smuzhiyun #address-cells = <1>; 1056*4882a593Smuzhiyun #size-cells = <0>; 1057*4882a593Smuzhiyun clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>; 1058*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1059*4882a593Smuzhiyun pinctrl-names = "default"; 1060*4882a593Smuzhiyun pinctrl-0 = <&i2c5m0_xfer>; 1061*4882a593Smuzhiyun status = "disabled"; 1062*4882a593Smuzhiyun }; 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun pwm8: pwm@ff550000 { 1065*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1066*4882a593Smuzhiyun reg = <0xff550000 0x10>; 1067*4882a593Smuzhiyun #pwm-cells = <3>; 1068*4882a593Smuzhiyun pinctrl-names = "active"; 1069*4882a593Smuzhiyun pinctrl-0 = <&pwm8m0_pins>; 1070*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1071*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1072*4882a593Smuzhiyun status = "disabled"; 1073*4882a593Smuzhiyun }; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun pwm9: pwm@ff550010 { 1076*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1077*4882a593Smuzhiyun reg = <0xff550010 0x10>; 1078*4882a593Smuzhiyun #pwm-cells = <3>; 1079*4882a593Smuzhiyun pinctrl-names = "active"; 1080*4882a593Smuzhiyun pinctrl-0 = <&pwm9m0_pins>; 1081*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1082*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1083*4882a593Smuzhiyun status = "disabled"; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun pwm10: pwm@ff550020 { 1087*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1088*4882a593Smuzhiyun reg = <0xff550020 0x10>; 1089*4882a593Smuzhiyun #pwm-cells = <3>; 1090*4882a593Smuzhiyun pinctrl-names = "active"; 1091*4882a593Smuzhiyun pinctrl-0 = <&pwm10m0_pins>; 1092*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1093*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1094*4882a593Smuzhiyun status = "disabled"; 1095*4882a593Smuzhiyun }; 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun pwm11: pwm@ff550030 { 1098*4882a593Smuzhiyun compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm"; 1099*4882a593Smuzhiyun reg = <0xff550030 0x10>; 1100*4882a593Smuzhiyun #pwm-cells = <3>; 1101*4882a593Smuzhiyun pinctrl-names = "active"; 1102*4882a593Smuzhiyun pinctrl-0 = <&pwm11m0_pins>; 1103*4882a593Smuzhiyun clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 1104*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1105*4882a593Smuzhiyun status = "disabled"; 1106*4882a593Smuzhiyun }; 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun uart0: serial@ff560000 { 1109*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1110*4882a593Smuzhiyun reg = <0xff560000 0x100>; 1111*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1112*4882a593Smuzhiyun reg-shift = <2>; 1113*4882a593Smuzhiyun reg-io-width = <4>; 1114*4882a593Smuzhiyun dmas = <&dmac 5>, <&dmac 4>; 1115*4882a593Smuzhiyun clock-frequency = <24000000>; 1116*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 1117*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1118*4882a593Smuzhiyun pinctrl-names = "default"; 1119*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_ctsn &uart0_rtsn>; 1120*4882a593Smuzhiyun status = "disabled"; 1121*4882a593Smuzhiyun }; 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun uart2: serial@ff570000 { 1124*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1125*4882a593Smuzhiyun reg = <0xff570000 0x100>; 1126*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1127*4882a593Smuzhiyun reg-shift = <2>; 1128*4882a593Smuzhiyun reg-io-width = <4>; 1129*4882a593Smuzhiyun dmas = <&dmac 9>, <&dmac 8>; 1130*4882a593Smuzhiyun clock-frequency = <24000000>; 1131*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 1132*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1133*4882a593Smuzhiyun pinctrl-names = "default"; 1134*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 1135*4882a593Smuzhiyun status = "disabled"; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun uart3: serial@ff580000 { 1139*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1140*4882a593Smuzhiyun reg = <0xff580000 0x100>; 1141*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 1142*4882a593Smuzhiyun reg-shift = <2>; 1143*4882a593Smuzhiyun reg-io-width = <4>; 1144*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 10>; 1145*4882a593Smuzhiyun clock-frequency = <24000000>; 1146*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 1147*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1148*4882a593Smuzhiyun pinctrl-names = "default"; 1149*4882a593Smuzhiyun pinctrl-0 = <&uart3m0_xfer &uart3m0_ctsn &uart3m0_rtsn>; 1150*4882a593Smuzhiyun status = "disabled"; 1151*4882a593Smuzhiyun }; 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun uart4: serial@ff590000 { 1154*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1155*4882a593Smuzhiyun reg = <0xff590000 0x100>; 1156*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1157*4882a593Smuzhiyun reg-shift = <2>; 1158*4882a593Smuzhiyun reg-io-width = <4>; 1159*4882a593Smuzhiyun dmas = <&dmac 13>, <&dmac 12>; 1160*4882a593Smuzhiyun clock-frequency = <24000000>; 1161*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 1162*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1163*4882a593Smuzhiyun pinctrl-names = "default"; 1164*4882a593Smuzhiyun pinctrl-0 = <&uart4m0_xfer &uart4m0_ctsn &uart4m0_rtsn>; 1165*4882a593Smuzhiyun status = "disabled"; 1166*4882a593Smuzhiyun }; 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun uart5: serial@ff5a0000 { 1169*4882a593Smuzhiyun compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart"; 1170*4882a593Smuzhiyun reg = <0xff5a0000 0x100>; 1171*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1172*4882a593Smuzhiyun reg-shift = <2>; 1173*4882a593Smuzhiyun reg-io-width = <4>; 1174*4882a593Smuzhiyun dmas = <&dmac 15>, <&dmac 14>; 1175*4882a593Smuzhiyun clock-frequency = <24000000>; 1176*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 1177*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1178*4882a593Smuzhiyun pinctrl-names = "default"; 1179*4882a593Smuzhiyun pinctrl-0 = <&uart5m0_xfer &uart5m0_ctsn &uart5m0_rtsn>; 1180*4882a593Smuzhiyun status = "disabled"; 1181*4882a593Smuzhiyun }; 1182*4882a593Smuzhiyun 1183*4882a593Smuzhiyun spi1: spi@ff5b0000 { 1184*4882a593Smuzhiyun compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi"; 1185*4882a593Smuzhiyun reg = <0xff5b0000 0x1000>; 1186*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1187*4882a593Smuzhiyun #address-cells = <1>; 1188*4882a593Smuzhiyun #size-cells = <0>; 1189*4882a593Smuzhiyun clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 1190*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1191*4882a593Smuzhiyun dmas = <&dmac 3>, <&dmac 2>; 1192*4882a593Smuzhiyun dma-names = "tx", "rx"; 1193*4882a593Smuzhiyun pinctrl-names = "default", "high_speed"; 1194*4882a593Smuzhiyun pinctrl-0 = <&spi1m0_clk &spi1m0_cs0n &spi1m0_cs1n &spi1m0_miso &spi1m0_mosi>; 1195*4882a593Smuzhiyun pinctrl-1 = <&spi1m0_clk_hs &spi1m0_cs0n &spi1m0_cs1n &spi1m0_miso_hs &spi1m0_mosi_hs>; 1196*4882a593Smuzhiyun status = "disabled"; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun otp: otp@ff5c0000 { 1200*4882a593Smuzhiyun compatible = "rockchip,rv1126-otp"; 1201*4882a593Smuzhiyun reg = <0xff5c0000 0x1000>; 1202*4882a593Smuzhiyun #address-cells = <1>; 1203*4882a593Smuzhiyun #size-cells = <1>; 1204*4882a593Smuzhiyun clocks = <&cru CLK_OTP>, <&cru PCLK_OTP>; 1205*4882a593Smuzhiyun clock-names = "otp", "apb_pclk"; 1206*4882a593Smuzhiyun status = "disabled"; 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun /* Data cells */ 1209*4882a593Smuzhiyun otp_id: id@7 { 1210*4882a593Smuzhiyun reg = <0x07 0x10>; 1211*4882a593Smuzhiyun }; 1212*4882a593Smuzhiyun cpu_leakage: cpu-leakage@17 { 1213*4882a593Smuzhiyun reg = <0x17 0x1>; 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun logic_leakage: logic-leakage@18 { 1216*4882a593Smuzhiyun reg = <0x18 0x1>; 1217*4882a593Smuzhiyun }; 1218*4882a593Smuzhiyun npu_leakage: npu-leakage@19 { 1219*4882a593Smuzhiyun reg = <0x19 0x1>; 1220*4882a593Smuzhiyun }; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun saradc: saradc@ff5e0000 { 1224*4882a593Smuzhiyun compatible = "rockchip,rk3399-saradc"; 1225*4882a593Smuzhiyun reg = <0xff5e0000 0x100>; 1226*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1227*4882a593Smuzhiyun #io-channel-cells = <1>; 1228*4882a593Smuzhiyun clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 1229*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 1230*4882a593Smuzhiyun resets = <&cru SRST_SARADC_P>; 1231*4882a593Smuzhiyun reset-names = "saradc-apb"; 1232*4882a593Smuzhiyun status = "disabled"; 1233*4882a593Smuzhiyun }; 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun cpu_tsadc: tsadc@ff5f0000 { 1236*4882a593Smuzhiyun compatible = "rockchip,rv1126-tsadc"; 1237*4882a593Smuzhiyun reg = <0xff5f0000 0x100>; 1238*4882a593Smuzhiyun rockchip,grf = <&grf>; 1239*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 1240*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CPU_TSADC>; 1241*4882a593Smuzhiyun assigned-clock-rates = <4000000>; 1242*4882a593Smuzhiyun clocks = <&cru CLK_CPU_TSADC>, <&cru PCLK_CPU_TSADC>, 1243*4882a593Smuzhiyun <&cru CLK_CPU_TSADCPHY>; 1244*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "phy_clk"; 1245*4882a593Smuzhiyun resets = <&cru SRST_CPU_TSADC_P>, <&cru SRST_CPU_TSADC>, 1246*4882a593Smuzhiyun <&cru SRST_CPU_TSADCPHY>; 1247*4882a593Smuzhiyun reset-names = "tsadc-apb", "tsadc", "tsadc-phy"; 1248*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1249*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1250*4882a593Smuzhiyun status = "disabled"; 1251*4882a593Smuzhiyun }; 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun npu_tsadc: tsadc@ff5f8000 { 1254*4882a593Smuzhiyun compatible = "rockchip,rv1126-tsadc"; 1255*4882a593Smuzhiyun reg = <0xff5f8000 0x100>; 1256*4882a593Smuzhiyun rockchip,grf = <&grf>; 1257*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1258*4882a593Smuzhiyun assigned-clocks = <&cru CLK_NPU_TSADC>; 1259*4882a593Smuzhiyun assigned-clock-rates = <4000000>; 1260*4882a593Smuzhiyun clocks = <&cru CLK_NPU_TSADC>, <&cru PCLK_NPU_TSADC>, 1261*4882a593Smuzhiyun <&cru CLK_NPU_TSADCPHY>; 1262*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "phy_clk"; 1263*4882a593Smuzhiyun resets = <&cru SRST_NPU_TSADC_P>, <&cru SRST_NPU_TSADC>, 1264*4882a593Smuzhiyun <&cru SRST_NPU_TSADCPHY>; 1265*4882a593Smuzhiyun reset-names = "tsadc-apb", "tsadc", "tsadc-phy"; 1266*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1267*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1268*4882a593Smuzhiyun status = "disabled"; 1269*4882a593Smuzhiyun }; 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun can: can@ff610000 { 1272*4882a593Smuzhiyun compatible = "rockchip,can-1.0"; 1273*4882a593Smuzhiyun reg = <0xff610000 0x100>; 1274*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 1275*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN>; 1276*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1277*4882a593Smuzhiyun clocks = <&cru CLK_CAN>, <&cru PCLK_CAN>; 1278*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1279*4882a593Smuzhiyun resets = <&cru SRST_CAN>, <&cru SRST_CAN_P>; 1280*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1281*4882a593Smuzhiyun status = "disabled"; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun rktimer: rktimer@ff660000 { 1285*4882a593Smuzhiyun compatible = "rockchip,rk3288-timer"; 1286*4882a593Smuzhiyun reg = <0xff660000 0x20>; 1287*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1288*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>; 1289*4882a593Smuzhiyun clock-names = "pclk", "timer"; 1290*4882a593Smuzhiyun }; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun wdt: watchdog@ff680000 { 1293*4882a593Smuzhiyun compatible = "rockchip,rv1126-wdt", "snps,dw-wdt"; 1294*4882a593Smuzhiyun reg = <0xff680000 0x100>; 1295*4882a593Smuzhiyun clocks = <&cru PCLK_WDT>; 1296*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 1297*4882a593Smuzhiyun resets = <&cru SRST_WDT_P>; 1298*4882a593Smuzhiyun reset-names = "reset"; 1299*4882a593Smuzhiyun status = "disabled"; 1300*4882a593Smuzhiyun }; 1301*4882a593Smuzhiyun 1302*4882a593Smuzhiyun mailbox: mailbox@ff6a0000 { 1303*4882a593Smuzhiyun compatible = "rockchip,rv1126-mailbox", 1304*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 1305*4882a593Smuzhiyun reg = <0xff6a0000 0x1000>; 1306*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1307*4882a593Smuzhiyun clocks = <&cru PCLK_MAILBOX>; 1308*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 1309*4882a593Smuzhiyun #mbox-cells = <1>; 1310*4882a593Smuzhiyun status = "disabled"; 1311*4882a593Smuzhiyun }; 1312*4882a593Smuzhiyun 1313*4882a593Smuzhiyun hw_decompress: decompress@ff6c0000 { 1314*4882a593Smuzhiyun compatible = "rockchip,hw-decompress"; 1315*4882a593Smuzhiyun reg = <0xff6c0000 0x1000>; 1316*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 1317*4882a593Smuzhiyun clocks = <&cru ACLK_DECOM>, <&cru DCLK_DECOM>, <&cru PCLK_DECOM>; 1318*4882a593Smuzhiyun clock-names = "aclk", "dclk", "pclk"; 1319*4882a593Smuzhiyun resets = <&cru SRST_DECOM_D>; 1320*4882a593Smuzhiyun reset-names = "dresetn"; 1321*4882a593Smuzhiyun data-cached = <0>; 1322*4882a593Smuzhiyun status = "disabled"; 1323*4882a593Smuzhiyun }; 1324*4882a593Smuzhiyun 1325*4882a593Smuzhiyun i2s0_8ch: i2s@ff800000 { 1326*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s-tdm"; 1327*4882a593Smuzhiyun reg = <0xff800000 0x1000>; 1328*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1329*4882a593Smuzhiyun clocks = <&cru MCLK_I2S0_TX>, <&cru MCLK_I2S0_RX>, <&cru HCLK_I2S0>; 1330*4882a593Smuzhiyun clock-names = "mclk_tx", "mclk_rx", "hclk"; 1331*4882a593Smuzhiyun dmas = <&dmac 20>, <&dmac 19>; 1332*4882a593Smuzhiyun dma-names = "tx", "rx"; 1333*4882a593Smuzhiyun resets = <&cru SRST_I2S0_TX_M>, <&cru SRST_I2S0_RX_M>; 1334*4882a593Smuzhiyun reset-names = "tx-m", "rx-m"; 1335*4882a593Smuzhiyun rockchip,cru = <&cru>; 1336*4882a593Smuzhiyun rockchip,grf = <&grf>; 1337*4882a593Smuzhiyun pinctrl-names = "default"; 1338*4882a593Smuzhiyun pinctrl-0 = <&i2s0m0_sclk_tx 1339*4882a593Smuzhiyun &i2s0m0_sclk_rx 1340*4882a593Smuzhiyun &i2s0m0_lrck_tx 1341*4882a593Smuzhiyun &i2s0m0_lrck_rx 1342*4882a593Smuzhiyun &i2s0m0_sdi0 1343*4882a593Smuzhiyun &i2s0m0_sdo0 1344*4882a593Smuzhiyun &i2s0m0_sdo1_sdi3 1345*4882a593Smuzhiyun &i2s0m0_sdo2_sdi2 1346*4882a593Smuzhiyun &i2s0m0_sdo3_sdi1>; 1347*4882a593Smuzhiyun status = "disabled"; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun i2s1_2ch: i2s@ff810000 { 1351*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s"; 1352*4882a593Smuzhiyun reg = <0xff810000 0x1000>; 1353*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1354*4882a593Smuzhiyun clocks = <&cru MCLK_I2S1>, <&cru HCLK_I2S1>; 1355*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1356*4882a593Smuzhiyun dmas = <&dmac 22>, <&dmac 21>; 1357*4882a593Smuzhiyun dma-names = "tx", "rx"; 1358*4882a593Smuzhiyun pinctrl-names = "default"; 1359*4882a593Smuzhiyun pinctrl-0 = <&i2s1m0_sclk 1360*4882a593Smuzhiyun &i2s1m0_lrck 1361*4882a593Smuzhiyun &i2s1m0_sdi 1362*4882a593Smuzhiyun &i2s1m0_sdo>; 1363*4882a593Smuzhiyun status = "disabled"; 1364*4882a593Smuzhiyun }; 1365*4882a593Smuzhiyun 1366*4882a593Smuzhiyun i2s2_2ch: i2s@ff820000 { 1367*4882a593Smuzhiyun compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s"; 1368*4882a593Smuzhiyun reg = <0xff820000 0x1000>; 1369*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1370*4882a593Smuzhiyun clocks = <&cru MCLK_I2S2>, <&cru HCLK_I2S2>; 1371*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1372*4882a593Smuzhiyun dmas = <&dmac 24>, <&dmac 23>; 1373*4882a593Smuzhiyun dma-names = "tx", "rx"; 1374*4882a593Smuzhiyun pinctrl-names = "default"; 1375*4882a593Smuzhiyun pinctrl-0 = <&i2s2m0_sclk 1376*4882a593Smuzhiyun &i2s2m0_lrck 1377*4882a593Smuzhiyun &i2s2m0_sdi 1378*4882a593Smuzhiyun &i2s2m0_sdo>; 1379*4882a593Smuzhiyun status = "disabled"; 1380*4882a593Smuzhiyun }; 1381*4882a593Smuzhiyun 1382*4882a593Smuzhiyun pdm: pdm@ff830000 { 1383*4882a593Smuzhiyun compatible = "rockchip,rv1126-pdm", "rockchip,pdm"; 1384*4882a593Smuzhiyun reg = <0xff830000 0x1000>; 1385*4882a593Smuzhiyun clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>; 1386*4882a593Smuzhiyun clock-names = "pdm_clk", "pdm_hclk"; 1387*4882a593Smuzhiyun dmas = <&dmac 25>; 1388*4882a593Smuzhiyun dma-names = "rx"; 1389*4882a593Smuzhiyun pinctrl-names = "default"; 1390*4882a593Smuzhiyun pinctrl-0 = <&pdmm0_clk 1391*4882a593Smuzhiyun &pdmm0_clk1 1392*4882a593Smuzhiyun &pdmm0_sdi0 1393*4882a593Smuzhiyun &pdmm0_sdi1 1394*4882a593Smuzhiyun &pdmm0_sdi2 1395*4882a593Smuzhiyun &pdmm0_sdi3>; 1396*4882a593Smuzhiyun status = "disabled"; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun audpwm: audpwm@ff840000 { 1400*4882a593Smuzhiyun compatible = "rockchip,rv1126-audio-pwm", "rockchip,audio-pwm-v1"; 1401*4882a593Smuzhiyun reg = <0xff840000 0x1000>; 1402*4882a593Smuzhiyun clocks = <&cru SCLK_AUDPWM>, <&cru HCLK_AUDPWM>; 1403*4882a593Smuzhiyun clock-names = "clk", "hclk"; 1404*4882a593Smuzhiyun dmas = <&dmac 26>; 1405*4882a593Smuzhiyun dma-names = "tx"; 1406*4882a593Smuzhiyun pinctrl-names = "default"; 1407*4882a593Smuzhiyun pinctrl-0 = <&audpwmm0_pins>; 1408*4882a593Smuzhiyun rockchip,sample-width-bits = <11>; 1409*4882a593Smuzhiyun rockchip,interpolat-points = <1>; 1410*4882a593Smuzhiyun status = "disabled"; 1411*4882a593Smuzhiyun }; 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun dfi: dfi@ff9c0000 { 1414*4882a593Smuzhiyun reg = <0xff9c0000 0x400>; 1415*4882a593Smuzhiyun compatible = "rockchip,rv1126-dfi"; 1416*4882a593Smuzhiyun rockchip,pmugrf = <&pmugrf>; 1417*4882a593Smuzhiyun status = "disabled"; 1418*4882a593Smuzhiyun }; 1419*4882a593Smuzhiyun 1420*4882a593Smuzhiyun dmc: dmc { 1421*4882a593Smuzhiyun compatible = "rockchip,rv1126-dmc"; 1422*4882a593Smuzhiyun devfreq-events = <&dfi>; 1423*4882a593Smuzhiyun clocks = <&cru SCLK_DDRCLK>; 1424*4882a593Smuzhiyun clock-names = "dmc_clk"; 1425*4882a593Smuzhiyun operating-points-v2 = <&dmc_opp_table>; 1426*4882a593Smuzhiyun ddr_timing = <&ddr_timing>; 1427*4882a593Smuzhiyun upthreshold = <40>; 1428*4882a593Smuzhiyun downdifferential = <20>; 1429*4882a593Smuzhiyun system-status-freq = < 1430*4882a593Smuzhiyun /*system status freq(KHz)*/ 1431*4882a593Smuzhiyun SYS_STATUS_NORMAL 924000 1432*4882a593Smuzhiyun SYS_STATUS_REBOOT 450000 1433*4882a593Smuzhiyun SYS_STATUS_SUSPEND 328000 1434*4882a593Smuzhiyun SYS_STATUS_VIDEO_1080P 924000 1435*4882a593Smuzhiyun SYS_STATUS_BOOST 924000 1436*4882a593Smuzhiyun SYS_STATUS_ISP 924000 1437*4882a593Smuzhiyun SYS_STATUS_PERFORMANCE 924000 1438*4882a593Smuzhiyun >; 1439*4882a593Smuzhiyun auto-min-freq = <328000>; 1440*4882a593Smuzhiyun auto-freq-en = <0>; 1441*4882a593Smuzhiyun #cooling-cells = <2>; 1442*4882a593Smuzhiyun status = "disabled"; 1443*4882a593Smuzhiyun }; 1444*4882a593Smuzhiyun 1445*4882a593Smuzhiyun dmc_opp_table: dmc-opp-table { 1446*4882a593Smuzhiyun compatible = "operating-points-v2"; 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun opp-328000000 { 1449*4882a593Smuzhiyun opp-hz = /bits/ 64 <328000000>; 1450*4882a593Smuzhiyun opp-microvolt = <800000>; 1451*4882a593Smuzhiyun }; 1452*4882a593Smuzhiyun opp-450000000 { 1453*4882a593Smuzhiyun opp-hz = /bits/ 64 <450000000>; 1454*4882a593Smuzhiyun opp-microvolt = <800000>; 1455*4882a593Smuzhiyun }; 1456*4882a593Smuzhiyun opp-664000000 { 1457*4882a593Smuzhiyun opp-hz = /bits/ 64 <664000000>; 1458*4882a593Smuzhiyun opp-microvolt = <800000>; 1459*4882a593Smuzhiyun }; 1460*4882a593Smuzhiyun opp-924000000 { 1461*4882a593Smuzhiyun opp-hz = /bits/ 64 <924000000>; 1462*4882a593Smuzhiyun opp-microvolt = <800000>; 1463*4882a593Smuzhiyun }; 1464*4882a593Smuzhiyun opp-1056000000 { 1465*4882a593Smuzhiyun opp-hz = /bits/ 64 <1056000000>; 1466*4882a593Smuzhiyun opp-microvolt = <800000>; 1467*4882a593Smuzhiyun status = "disabled"; 1468*4882a593Smuzhiyun }; 1469*4882a593Smuzhiyun }; 1470*4882a593Smuzhiyun 1471*4882a593Smuzhiyun rkcif: rkcif@ffae0000 { 1472*4882a593Smuzhiyun compatible = "rockchip,rv1126-cif"; 1473*4882a593Smuzhiyun reg = <0xffae0000 0x10000>; 1474*4882a593Smuzhiyun reg-names = "cif_regs"; 1475*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 1476*4882a593Smuzhiyun interrupt-names = "cif-intr"; 1477*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru ACLK_CIFLITE>, 1478*4882a593Smuzhiyun <&cru HCLK_CIF>, <&cru HCLK_CIFLITE>, 1479*4882a593Smuzhiyun <&cru DCLK_CIF>, <&cru DCLK_CIFLITE>; 1480*4882a593Smuzhiyun clock-names = "aclk_cif", "aclk_cif_lite", 1481*4882a593Smuzhiyun "hclk_cif", "hclk_cif_lite", 1482*4882a593Smuzhiyun "dclk_cif", "dclk_cif_lite"; 1483*4882a593Smuzhiyun resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>, 1484*4882a593Smuzhiyun <&cru SRST_CIF_D>, <&cru SRST_CIF_P>, 1485*4882a593Smuzhiyun <&cru SRST_CIF_I>, <&cru SRST_CIF_RX_P>, 1486*4882a593Smuzhiyun <&cru SRST_CIFLITE_A>, <&cru SRST_CIFLITE_H>, 1487*4882a593Smuzhiyun <&cru SRST_CIFLITE_D>, <&cru SRST_CIFLITE_RX_P>; 1488*4882a593Smuzhiyun reset-names = "rst_cif_a", "rst_cif_h", 1489*4882a593Smuzhiyun "rst_cif_d", "rst_cif_p", 1490*4882a593Smuzhiyun "rst_cif_i", "rst_cif_rx_p", 1491*4882a593Smuzhiyun "rst_cif_lite_a", "rst_cif_lite_h", 1492*4882a593Smuzhiyun "rst_cif_lite_d", "rst_cif_lite_rx_p"; 1493*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_CIF>, <&cru DCLK_CIFLITE>; 1494*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <300000000>; 1495*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1496*4882a593Smuzhiyun iommus = <&rkcif_mmu>; 1497*4882a593Smuzhiyun status = "disabled"; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun rkcif_mmu: iommu@ffae0800 { 1501*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1502*4882a593Smuzhiyun reg = <0xffae0800 0x100>; 1503*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 1504*4882a593Smuzhiyun interrupt-names = "cif_mmu"; 1505*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>; 1506*4882a593Smuzhiyun clock-names = "aclk", "hclk"; 1507*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1508*4882a593Smuzhiyun #iommu-cells = <0>; 1509*4882a593Smuzhiyun status = "disabled"; 1510*4882a593Smuzhiyun }; 1511*4882a593Smuzhiyun 1512*4882a593Smuzhiyun rk_rga: rk_rga@ffaf0000 { 1513*4882a593Smuzhiyun compatible = "rockchip,rga2"; 1514*4882a593Smuzhiyun reg = <0xffaf0000 0x1000>; 1515*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1516*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>; 1517*4882a593Smuzhiyun clock-names = "aclk_rga", "hclk_rga", "clk_rga"; 1518*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1519*4882a593Smuzhiyun dma-coherent; 1520*4882a593Smuzhiyun status = "disable"; 1521*4882a593Smuzhiyun }; 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun vop: vop@ffb00000 { 1524*4882a593Smuzhiyun compatible = "rockchip,rv1126-vop"; 1525*4882a593Smuzhiyun reg = <0xffb00000 0x200>, <0xffb00a00 0x400>; 1526*4882a593Smuzhiyun reg-names = "regs", "gamma_lut"; 1527*4882a593Smuzhiyun rockchip,grf = <&grf>; 1528*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 1529*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>; 1530*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 1531*4882a593Smuzhiyun iommus = <&vop_mmu>; 1532*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1533*4882a593Smuzhiyun status = "disabled"; 1534*4882a593Smuzhiyun 1535*4882a593Smuzhiyun vop_out: port { 1536*4882a593Smuzhiyun #address-cells = <1>; 1537*4882a593Smuzhiyun #size-cells = <0>; 1538*4882a593Smuzhiyun 1539*4882a593Smuzhiyun vop_out_rgb: endpoint@0 { 1540*4882a593Smuzhiyun reg = <0>; 1541*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vop>; 1542*4882a593Smuzhiyun }; 1543*4882a593Smuzhiyun 1544*4882a593Smuzhiyun vop_out_dsi: endpoint@1 { 1545*4882a593Smuzhiyun reg = <1>; 1546*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vop>; 1547*4882a593Smuzhiyun }; 1548*4882a593Smuzhiyun }; 1549*4882a593Smuzhiyun }; 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun vop_mmu: iommu@ffb00f00 { 1552*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1553*4882a593Smuzhiyun reg = <0xffb00f00 0x100>; 1554*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 1555*4882a593Smuzhiyun interrupt-names = "vop_mmu"; 1556*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 1557*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1558*4882a593Smuzhiyun #iommu-cells = <0>; 1559*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1560*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1561*4882a593Smuzhiyun status = "disabled"; 1562*4882a593Smuzhiyun }; 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun mipi_csi2: mipi-csi2@ffb10000 { 1565*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-csi2"; 1566*4882a593Smuzhiyun reg = <0xffb10000 0x10000>; 1567*4882a593Smuzhiyun reg-names = "csihost_regs"; 1568*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 1569*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1570*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 1571*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST>, <&cru SRST_CSIHOST_P>; 1572*4882a593Smuzhiyun clock-names = "pclk_csi2host", "srst_csihost_p"; 1573*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1574*4882a593Smuzhiyun status = "disabled"; 1575*4882a593Smuzhiyun }; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun dsi: dsi@ffb30000 { 1578*4882a593Smuzhiyun compatible = "rockchip,rv1126-mipi-dsi"; 1579*4882a593Smuzhiyun reg = <0xffb30000 0x500>; 1580*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1581*4882a593Smuzhiyun clocks = <&cru PCLK_DSIHOST>, <&mipi_dphy>; 1582*4882a593Smuzhiyun clock-names = "pclk", "hs_clk"; 1583*4882a593Smuzhiyun resets = <&cru SRST_DSIHOST_P>; 1584*4882a593Smuzhiyun reset-names = "apb"; 1585*4882a593Smuzhiyun phys = <&mipi_dphy>; 1586*4882a593Smuzhiyun phy-names = "mipi_dphy"; 1587*4882a593Smuzhiyun rockchip,grf = <&grf>; 1588*4882a593Smuzhiyun #address-cells = <1>; 1589*4882a593Smuzhiyun #size-cells = <0>; 1590*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VO>; 1591*4882a593Smuzhiyun status = "disabled"; 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun ports { 1594*4882a593Smuzhiyun port { 1595*4882a593Smuzhiyun dsi_in_vop: endpoint { 1596*4882a593Smuzhiyun remote-endpoint = <&vop_out_dsi>; 1597*4882a593Smuzhiyun }; 1598*4882a593Smuzhiyun }; 1599*4882a593Smuzhiyun }; 1600*4882a593Smuzhiyun }; 1601*4882a593Smuzhiyun 1602*4882a593Smuzhiyun rkisp: rkisp@ffb50000 { 1603*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkisp"; 1604*4882a593Smuzhiyun reg = <0xffb50000 0x10000>; 1605*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 1606*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 1607*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 1608*4882a593Smuzhiyun interrupt-names = "isp_irq", "mi_irq", "mipi_irq"; 1609*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, 1610*4882a593Smuzhiyun <&cru CLK_ISP>; 1611*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", "clk_isp"; 1612*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>; 1613*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <250000000>; 1614*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1615*4882a593Smuzhiyun /* iommus = <&rkisp_mmu>; */ 1616*4882a593Smuzhiyun memory-region = <&isp_reserved>; 1617*4882a593Smuzhiyun status = "disabled"; 1618*4882a593Smuzhiyun }; 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun rkisp_mmu: iommu@ffb51a00 { 1621*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1622*4882a593Smuzhiyun reg = <0xffb51a00 0x100>; 1623*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1624*4882a593Smuzhiyun interrupt-names = "isp_mmu"; 1625*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>; 1626*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1627*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VI>; 1628*4882a593Smuzhiyun #iommu-cells = <0>; 1629*4882a593Smuzhiyun rockchip,disable-mmu-reset; 1630*4882a593Smuzhiyun status = "disabled"; 1631*4882a593Smuzhiyun }; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun rkispp: rkispp@ffb60000 { 1634*4882a593Smuzhiyun compatible = "rockchip,rv1126-rkispp"; 1635*4882a593Smuzhiyun reg = <0xffb60000 0x20000>; 1636*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>, 1637*4882a593Smuzhiyun <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 1638*4882a593Smuzhiyun interrupt-names = "ispp_irq", "fec_irq"; 1639*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>, 1640*4882a593Smuzhiyun <&cru CLK_ISPP>; 1641*4882a593Smuzhiyun clock-names = "aclk_ispp", "hclk_ispp", "clk_ispp"; 1642*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>, 1643*4882a593Smuzhiyun <&cru CLK_ISPP>; 1644*4882a593Smuzhiyun assigned-clock-rates = <500000000>, <250000000>, 1645*4882a593Smuzhiyun <400000000>; 1646*4882a593Smuzhiyun power-domains = <&power RV1126_PD_ISPP>; 1647*4882a593Smuzhiyun iommus = <&rkispp_mmu>; 1648*4882a593Smuzhiyun status = "disabled"; 1649*4882a593Smuzhiyun }; 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun rkispp_mmu: iommu@ffb60e00 { 1652*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1653*4882a593Smuzhiyun reg = <0xffb60e00 0x40>, <0xffb60e40 0x40>, <0xffb60f00 0x40>; 1654*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 1655*4882a593Smuzhiyun <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 1656*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1657*4882a593Smuzhiyun interrupt-names = "ispp_mmu0_r", "ispp_mmu0_w", "ispp_mmu1"; 1658*4882a593Smuzhiyun clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>; 1659*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1660*4882a593Smuzhiyun power-domains = <&power RV1126_PD_ISPP>; 1661*4882a593Smuzhiyun #iommu-cells = <0>; 1662*4882a593Smuzhiyun rockchip,disable-mmu-reset; 1663*4882a593Smuzhiyun status = "disabled"; 1664*4882a593Smuzhiyun }; 1665*4882a593Smuzhiyun 1666*4882a593Smuzhiyun rkvdec: rkvdec@ffb80000 { 1667*4882a593Smuzhiyun compatible = "rockchip,rkv-decoder-v1"; 1668*4882a593Smuzhiyun reg = <0xffb80000 0x400>; 1669*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 1670*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1671*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>, 1672*4882a593Smuzhiyun <&cru CLK_VDEC_CA>, <&cru CLK_VDEC_CORE>, 1673*4882a593Smuzhiyun <&cru CLK_VDEC_HEVC_CA>; 1674*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec","clk_cabac", 1675*4882a593Smuzhiyun "clk_core", "clk_hevc_cabac"; 1676*4882a593Smuzhiyun resets = <&cru SRST_VDEC_A>, <&cru SRST_VDEC_H>, 1677*4882a593Smuzhiyun <&cru SRST_VDEC_CA>, <&cru SRST_VDEC_CORE>, 1678*4882a593Smuzhiyun <&cru SRST_VDEC_HEVC_CA>; 1679*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_cabac", 1680*4882a593Smuzhiyun "video_core", "video_hevc_cabac"; 1681*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 1682*4882a593Smuzhiyun iommus = <&rkvdec_mmu>; 1683*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1684*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1685*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1686*4882a593Smuzhiyun status = "disabled"; 1687*4882a593Smuzhiyun }; 1688*4882a593Smuzhiyun 1689*4882a593Smuzhiyun rkvdec_mmu: iommu@ffb80480 { 1690*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1691*4882a593Smuzhiyun reg = <0xffb80480 0x40>, <0xffb804c0 0x40>; 1692*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 1693*4882a593Smuzhiyun interrupt-names = "rkvdec_mmu"; 1694*4882a593Smuzhiyun clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>; 1695*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1696*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 1697*4882a593Smuzhiyun #iommu-cells = <0>; 1698*4882a593Smuzhiyun status = "disabled"; 1699*4882a593Smuzhiyun }; 1700*4882a593Smuzhiyun 1701*4882a593Smuzhiyun vepu: vepu@ffb90000 { 1702*4882a593Smuzhiyun compatible = "rockchip,vpu-encoder-v2"; 1703*4882a593Smuzhiyun reg = <0xffb90000 0x400>; 1704*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1705*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 1706*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1707*4882a593Smuzhiyun resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>; 1708*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 1709*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1710*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1711*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 1712*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 1713*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 1714*4882a593Smuzhiyun status = "disabled"; 1715*4882a593Smuzhiyun }; 1716*4882a593Smuzhiyun 1717*4882a593Smuzhiyun vdpu: vdpu@ffb90400 { 1718*4882a593Smuzhiyun compatible = "rockchip,vpu-decoder-v2"; 1719*4882a593Smuzhiyun reg = <0xffb90400 0x400>; 1720*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 1721*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1722*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 1723*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1724*4882a593Smuzhiyun resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>; 1725*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 1726*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1727*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 1728*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1729*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 1730*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 1731*4882a593Smuzhiyun status = "disabled"; 1732*4882a593Smuzhiyun }; 1733*4882a593Smuzhiyun 1734*4882a593Smuzhiyun vpu_mmu: iommu@ffb90800 { 1735*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1736*4882a593Smuzhiyun reg = <0xffb90800 0x40>; 1737*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 1738*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 1739*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1740*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>; 1741*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VDPU>; 1742*4882a593Smuzhiyun #iommu-cells = <0>; 1743*4882a593Smuzhiyun status = "disabled"; 1744*4882a593Smuzhiyun }; 1745*4882a593Smuzhiyun 1746*4882a593Smuzhiyun rkvenc: rkvenc@ffbb0000 { 1747*4882a593Smuzhiyun compatible = "rockchip,rkv-encoder-v1"; 1748*4882a593Smuzhiyun reg = <0xffbb0000 0x400>; 1749*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1750*4882a593Smuzhiyun interrupt-names = "irq_enc"; 1751*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>, 1752*4882a593Smuzhiyun <&cru CLK_VENC_CORE>; 1753*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 1754*4882a593Smuzhiyun resets = <&cru SRST_VENC_A>, <&cru SRST_VENC_H>, 1755*4882a593Smuzhiyun <&cru SRST_VENC_CORE>; 1756*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_core"; 1757*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VENC>, <&cru CLK_VENC_CORE>; 1758*4882a593Smuzhiyun assigned-clock-rates = <297000000>, <594000000>; 1759*4882a593Smuzhiyun operating-points-v2 = <&rkvenc_opp_table>; 1760*4882a593Smuzhiyun iommus = <&rkvenc_mmu>; 1761*4882a593Smuzhiyun node-name = "rkvenc"; 1762*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1763*4882a593Smuzhiyun rockchip,taskqueue-node = <2>; 1764*4882a593Smuzhiyun rockchip,resetgroup-node = <2>; 1765*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VEPU>; 1766*4882a593Smuzhiyun status = "disabled"; 1767*4882a593Smuzhiyun }; 1768*4882a593Smuzhiyun 1769*4882a593Smuzhiyun rkvenc_opp_table: rkvenc-opp-table { 1770*4882a593Smuzhiyun compatible = "operating-points-v2"; 1771*4882a593Smuzhiyun 1772*4882a593Smuzhiyun /* The source clock is CLK_VENC_CORE */ 1773*4882a593Smuzhiyun opp-297000000 { 1774*4882a593Smuzhiyun opp-hz = /bits/ 64 <297000000>; 1775*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1776*4882a593Smuzhiyun }; 1777*4882a593Smuzhiyun opp-396000000 { 1778*4882a593Smuzhiyun opp-hz = /bits/ 64 <396000000>; 1779*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1780*4882a593Smuzhiyun }; 1781*4882a593Smuzhiyun opp-500000000 { 1782*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 1783*4882a593Smuzhiyun opp-microvolt = <750000 750000 1000000>; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun opp-594000000 { 1786*4882a593Smuzhiyun opp-hz = /bits/ 64 <594000000>; 1787*4882a593Smuzhiyun opp-microvolt = <800000 800000 1000000>; 1788*4882a593Smuzhiyun }; 1789*4882a593Smuzhiyun }; 1790*4882a593Smuzhiyun 1791*4882a593Smuzhiyun rkvenc_mmu: iommu@ffbb0f00 { 1792*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1793*4882a593Smuzhiyun reg = <0xffbb0f00 0x40>, <0xffbb0f40 0x40>; 1794*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 1795*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1796*4882a593Smuzhiyun interrupt-names = "rkvenc_mmu0", "rkvenc_mmu1"; 1797*4882a593Smuzhiyun clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>; 1798*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1799*4882a593Smuzhiyun rockchip,disable-mmu-reset; 1800*4882a593Smuzhiyun #iommu-cells = <0>; 1801*4882a593Smuzhiyun power-domains = <&power RV1126_PD_VEPU>; 1802*4882a593Smuzhiyun status = "disabled"; 1803*4882a593Smuzhiyun }; 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun pvtm@ffc00000 { 1806*4882a593Smuzhiyun compatible = "rockchip,rv1126-npu-pvtm"; 1807*4882a593Smuzhiyun reg = <0xffc00000 0x100>; 1808*4882a593Smuzhiyun #address-cells = <1>; 1809*4882a593Smuzhiyun #size-cells = <0>; 1810*4882a593Smuzhiyun 1811*4882a593Smuzhiyun pvtm@1 { 1812*4882a593Smuzhiyun reg = <1>; 1813*4882a593Smuzhiyun clocks = <&cru CLK_NPUPVTM>, <&cru PCLK_NPUPVTM>; 1814*4882a593Smuzhiyun clock-names = "clk", "pclk"; 1815*4882a593Smuzhiyun resets = <&cru SRST_NPUPVTM>, <&cru SRST_NPUPVTM_P>; 1816*4882a593Smuzhiyun reset-names = "rts", "rst-p"; 1817*4882a593Smuzhiyun }; 1818*4882a593Smuzhiyun }; 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun gmac: ethernet@ffc40000 { 1821*4882a593Smuzhiyun compatible = "rockchip,rv1126-gmac", "snps,dwmac-4.20a"; 1822*4882a593Smuzhiyun reg = <0xffc40000 0x0ffff>; 1823*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 1824*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1825*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 1826*4882a593Smuzhiyun rockchip,grf = <&grf>; 1827*4882a593Smuzhiyun clocks = <&cru CLK_GMAC_SRC>, <&cru CLK_GMAC_TX_RX>, 1828*4882a593Smuzhiyun <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_REF>, 1829*4882a593Smuzhiyun <&cru ACLK_GMAC>, <&cru PCLK_GMAC>, 1830*4882a593Smuzhiyun <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_PTPREF>; 1831*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 1832*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_refout", 1833*4882a593Smuzhiyun "aclk_mac", "pclk_mac", 1834*4882a593Smuzhiyun "clk_mac_speed", "ptp_ref"; 1835*4882a593Smuzhiyun resets = <&cru SRST_GMAC_A>; 1836*4882a593Smuzhiyun reset-names = "stmmaceth"; 1837*4882a593Smuzhiyun 1838*4882a593Smuzhiyun snps,mixed-burst; 1839*4882a593Smuzhiyun snps,tso; 1840*4882a593Smuzhiyun 1841*4882a593Smuzhiyun snps,axi-config = <&stmmac_axi_setup>; 1842*4882a593Smuzhiyun snps,mtl-rx-config = <&mtl_rx_setup>; 1843*4882a593Smuzhiyun snps,mtl-tx-config = <&mtl_tx_setup>; 1844*4882a593Smuzhiyun status = "disabled"; 1845*4882a593Smuzhiyun 1846*4882a593Smuzhiyun mdio: mdio { 1847*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1848*4882a593Smuzhiyun #address-cells = <0x1>; 1849*4882a593Smuzhiyun #size-cells = <0x0>; 1850*4882a593Smuzhiyun }; 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun stmmac_axi_setup: stmmac-axi-config { 1853*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 1854*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 1855*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 1856*4882a593Smuzhiyun }; 1857*4882a593Smuzhiyun 1858*4882a593Smuzhiyun mtl_rx_setup: rx-queues-config { 1859*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 1860*4882a593Smuzhiyun queue0 {}; 1861*4882a593Smuzhiyun }; 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun mtl_tx_setup: tx-queues-config { 1864*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 1865*4882a593Smuzhiyun queue0 {}; 1866*4882a593Smuzhiyun }; 1867*4882a593Smuzhiyun }; 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun emmc: dwmmc@ffc50000 { 1870*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 1871*4882a593Smuzhiyun reg = <0xffc50000 0x4000>; 1872*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 1873*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru CLK_EMMC>, 1874*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 1875*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1876*4882a593Smuzhiyun fifo-depth = <0x100>; 1877*4882a593Smuzhiyun max-frequency = <200000000>; 1878*4882a593Smuzhiyun pinctrl-names = "default"; 1879*4882a593Smuzhiyun pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>; 1880*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 1881*4882a593Smuzhiyun rockchip,use-v2-tuning; 1882*4882a593Smuzhiyun status = "disabled"; 1883*4882a593Smuzhiyun }; 1884*4882a593Smuzhiyun 1885*4882a593Smuzhiyun sdmmc: dwmmc@ffc60000 { 1886*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 1887*4882a593Smuzhiyun reg = <0xffc60000 0x4000>; 1888*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 1889*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru CLK_SDMMC>, 1890*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 1891*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1892*4882a593Smuzhiyun cd-gpios = <&gpio0 RK_PA3 GPIO_ACTIVE_HIGH>; 1893*4882a593Smuzhiyun fifo-depth = <0x100>; 1894*4882a593Smuzhiyun max-frequency = <200000000>; 1895*4882a593Smuzhiyun pinctrl-names = "default"; 1896*4882a593Smuzhiyun pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>; 1897*4882a593Smuzhiyun status = "disabled"; 1898*4882a593Smuzhiyun }; 1899*4882a593Smuzhiyun 1900*4882a593Smuzhiyun sdio: dwmmc@ffc70000 { 1901*4882a593Smuzhiyun compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc"; 1902*4882a593Smuzhiyun reg = <0xffc70000 0x4000>; 1903*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 1904*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru CLK_SDIO>, 1905*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 1906*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1907*4882a593Smuzhiyun fifo-depth = <0x100>; 1908*4882a593Smuzhiyun max-frequency = <200000000>; 1909*4882a593Smuzhiyun pinctrl-names = "default"; 1910*4882a593Smuzhiyun pinctrl-0 = <&sdmmc1_clk &sdmmc1_cmd &sdmmc1_bus4>; 1911*4882a593Smuzhiyun power-domains = <&power RV1126_PD_SDIO>; 1912*4882a593Smuzhiyun status = "disabled"; 1913*4882a593Smuzhiyun }; 1914*4882a593Smuzhiyun 1915*4882a593Smuzhiyun nandc: nandc@ffc80000 { 1916*4882a593Smuzhiyun compatible = "rockchip,rk-nandc"; 1917*4882a593Smuzhiyun reg = <0xffc80000 0x4000>; 1918*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 1919*4882a593Smuzhiyun nandc_id = <0>; 1920*4882a593Smuzhiyun clocks = <&cru CLK_NANDC>, <&cru HCLK_NANDC>; 1921*4882a593Smuzhiyun clock-names = "clk_nandc", "hclk_nandc"; 1922*4882a593Smuzhiyun pinctrl-names = "default"; 1923*4882a593Smuzhiyun pinctrl-0 = <&flash_pins>; 1924*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 1925*4882a593Smuzhiyun status = "disabled"; 1926*4882a593Smuzhiyun }; 1927*4882a593Smuzhiyun 1928*4882a593Smuzhiyun sfc: sfc@ffc90000 { 1929*4882a593Smuzhiyun compatible = "rockchip,sfc"; 1930*4882a593Smuzhiyun reg = <0xffc90000 0x4000>; 1931*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 1932*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1933*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 1934*4882a593Smuzhiyun pinctrl-names = "default"; 1935*4882a593Smuzhiyun pinctrl-0 = <&flash_pins>; 1936*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 1937*4882a593Smuzhiyun assigned-clock-rates = <80000000>; 1938*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NVM>; 1939*4882a593Smuzhiyun status = "disabled"; 1940*4882a593Smuzhiyun }; 1941*4882a593Smuzhiyun 1942*4882a593Smuzhiyun npu: npu@ffbc0000 { 1943*4882a593Smuzhiyun compatible = "rockchip,npu"; 1944*4882a593Smuzhiyun reg = <0xffbc0000 0x4000>; 1945*4882a593Smuzhiyun clocks = <&cru ACLK_NPU>, <&cru HCLK_NPU>, <&cru PCLK_PDNPU>, <&cru CLK_CORE_NPU>; 1946*4882a593Smuzhiyun clock-names = "aclk_npu", "hclk_npu", "pclk_pdnpu", "sclk_npu"; 1947*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_NPU>; 1948*4882a593Smuzhiyun assigned-clock-rates = <396000000>; 1949*4882a593Smuzhiyun operating-points-v2 = <&npu_opp_table>; 1950*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1951*4882a593Smuzhiyun power-domains = <&power RV1126_PD_NPU>; 1952*4882a593Smuzhiyun status = "disabled"; 1953*4882a593Smuzhiyun }; 1954*4882a593Smuzhiyun 1955*4882a593Smuzhiyun npu_opp_table: npu-opp-table { 1956*4882a593Smuzhiyun compatible = "operating-points-v2"; 1957*4882a593Smuzhiyun 1958*4882a593Smuzhiyun opp-200000000 { 1959*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 1960*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1961*4882a593Smuzhiyun }; 1962*4882a593Smuzhiyun opp-300000000 { 1963*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 1964*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1965*4882a593Smuzhiyun }; 1966*4882a593Smuzhiyun opp-396000000 { 1967*4882a593Smuzhiyun opp-hz = /bits/ 64 <396000000>; 1968*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1969*4882a593Smuzhiyun }; 1970*4882a593Smuzhiyun opp-500000000 { 1971*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 1972*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1973*4882a593Smuzhiyun }; 1974*4882a593Smuzhiyun opp-600000000 { 1975*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 1976*4882a593Smuzhiyun opp-microvolt = <725000 725000 1000000>; 1977*4882a593Smuzhiyun }; 1978*4882a593Smuzhiyun opp-700000000 { 1979*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 1980*4882a593Smuzhiyun opp-microvolt = <775000 775000 1000000>; 1981*4882a593Smuzhiyun }; 1982*4882a593Smuzhiyun opp-800000000 { 1983*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 1984*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 1985*4882a593Smuzhiyun }; 1986*4882a593Smuzhiyun }; 1987*4882a593Smuzhiyun 1988*4882a593Smuzhiyun usbdrd: usb0 { 1989*4882a593Smuzhiyun compatible = "rockchip,rv1126-dwc3", "rockchip,rk3399-dwc3"; 1990*4882a593Smuzhiyun #address-cells = <1>; 1991*4882a593Smuzhiyun #size-cells = <1>; 1992*4882a593Smuzhiyun ranges; 1993*4882a593Smuzhiyun clocks = <&cru CLK_USBOTG_REF>, <&cru ACLK_USBOTG>, 1994*4882a593Smuzhiyun <&cru HCLK_PDUSB>; 1995*4882a593Smuzhiyun clock-names = "ref_clk", "bus_clk", "hclk"; 1996*4882a593Smuzhiyun status = "disabled"; 1997*4882a593Smuzhiyun 1998*4882a593Smuzhiyun usbdrd_dwc3: dwc3@ffd00000 { 1999*4882a593Smuzhiyun compatible = "snps,dwc3"; 2000*4882a593Smuzhiyun reg = <0xffd00000 0x100000>; 2001*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 2002*4882a593Smuzhiyun dr_mode = "otg"; 2003*4882a593Smuzhiyun maximum-speed = "high-speed"; 2004*4882a593Smuzhiyun phys = <&u2phy_otg>; 2005*4882a593Smuzhiyun phy-names = "usb2-phy"; 2006*4882a593Smuzhiyun phy_type = "utmi_wide"; 2007*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2008*4882a593Smuzhiyun resets = <&cru SRST_USBOTG_A>; 2009*4882a593Smuzhiyun reset-names = "usb3-otg"; 2010*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 2011*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 2012*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 2013*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 2014*4882a593Smuzhiyun snps,tx-ipgap-linecheck-dis-quirk; 2015*4882a593Smuzhiyun snps,xhci-trb-ent-quirk; 2016*4882a593Smuzhiyun status = "disabled"; 2017*4882a593Smuzhiyun }; 2018*4882a593Smuzhiyun }; 2019*4882a593Smuzhiyun 2020*4882a593Smuzhiyun usb_host0_ehci: usb@ffe00000 { 2021*4882a593Smuzhiyun compatible = "generic-ehci"; 2022*4882a593Smuzhiyun reg = <0xffe00000 0x10000>; 2023*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 2024*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>, 2025*4882a593Smuzhiyun <&u2phy1>; 2026*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 2027*4882a593Smuzhiyun phys = <&u2phy_host>; 2028*4882a593Smuzhiyun phy-names = "usb"; 2029*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2030*4882a593Smuzhiyun status = "disabled"; 2031*4882a593Smuzhiyun }; 2032*4882a593Smuzhiyun 2033*4882a593Smuzhiyun usb_host0_ohci: usb@ffe10000 { 2034*4882a593Smuzhiyun compatible = "generic-ohci"; 2035*4882a593Smuzhiyun reg = <0xffe10000 0x10000>; 2036*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 2037*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>, 2038*4882a593Smuzhiyun <&u2phy1>; 2039*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 2040*4882a593Smuzhiyun phys = <&u2phy_host>; 2041*4882a593Smuzhiyun phy-names = "usb"; 2042*4882a593Smuzhiyun power-domains = <&power RV1126_PD_USB>; 2043*4882a593Smuzhiyun status = "disabled"; 2044*4882a593Smuzhiyun }; 2045*4882a593Smuzhiyun 2046*4882a593Smuzhiyun pinctrl: pinctrl { 2047*4882a593Smuzhiyun compatible = "rockchip,rv1126-pinctrl"; 2048*4882a593Smuzhiyun rockchip,grf = <&grf>; 2049*4882a593Smuzhiyun rockchip,pmu = <&pmugrf>; 2050*4882a593Smuzhiyun #address-cells = <1>; 2051*4882a593Smuzhiyun #size-cells = <1>; 2052*4882a593Smuzhiyun ranges; 2053*4882a593Smuzhiyun 2054*4882a593Smuzhiyun gpio0: gpio0@ff460000 { 2055*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2056*4882a593Smuzhiyun reg = <0xff460000 0x100>; 2057*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 2058*4882a593Smuzhiyun clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>; 2059*4882a593Smuzhiyun 2060*4882a593Smuzhiyun gpio-controller; 2061*4882a593Smuzhiyun #gpio-cells = <2>; 2062*4882a593Smuzhiyun 2063*4882a593Smuzhiyun interrupt-controller; 2064*4882a593Smuzhiyun #interrupt-cells = <2>; 2065*4882a593Smuzhiyun }; 2066*4882a593Smuzhiyun 2067*4882a593Smuzhiyun gpio1: gpio1@ff620000 { 2068*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2069*4882a593Smuzhiyun reg = <0xff620000 0x100>; 2070*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 2071*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 2072*4882a593Smuzhiyun 2073*4882a593Smuzhiyun gpio-controller; 2074*4882a593Smuzhiyun #gpio-cells = <2>; 2075*4882a593Smuzhiyun 2076*4882a593Smuzhiyun interrupt-controller; 2077*4882a593Smuzhiyun #interrupt-cells = <2>; 2078*4882a593Smuzhiyun }; 2079*4882a593Smuzhiyun 2080*4882a593Smuzhiyun gpio2: gpio2@ff630000 { 2081*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2082*4882a593Smuzhiyun reg = <0xff630000 0x100>; 2083*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 2084*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 2085*4882a593Smuzhiyun 2086*4882a593Smuzhiyun gpio-controller; 2087*4882a593Smuzhiyun #gpio-cells = <2>; 2088*4882a593Smuzhiyun 2089*4882a593Smuzhiyun interrupt-controller; 2090*4882a593Smuzhiyun #interrupt-cells = <2>; 2091*4882a593Smuzhiyun }; 2092*4882a593Smuzhiyun 2093*4882a593Smuzhiyun gpio3: gpio3@ff640000 { 2094*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2095*4882a593Smuzhiyun reg = <0xff640000 0x100>; 2096*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 2097*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 2098*4882a593Smuzhiyun 2099*4882a593Smuzhiyun gpio-controller; 2100*4882a593Smuzhiyun #gpio-cells = <2>; 2101*4882a593Smuzhiyun 2102*4882a593Smuzhiyun interrupt-controller; 2103*4882a593Smuzhiyun #interrupt-cells = <2>; 2104*4882a593Smuzhiyun }; 2105*4882a593Smuzhiyun 2106*4882a593Smuzhiyun gpio4: gpio4@ff650000 { 2107*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2108*4882a593Smuzhiyun reg = <0xff650000 0x100>; 2109*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 2110*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 2111*4882a593Smuzhiyun 2112*4882a593Smuzhiyun gpio-controller; 2113*4882a593Smuzhiyun #gpio-cells = <2>; 2114*4882a593Smuzhiyun 2115*4882a593Smuzhiyun interrupt-controller; 2116*4882a593Smuzhiyun #interrupt-cells = <2>; 2117*4882a593Smuzhiyun }; 2118*4882a593Smuzhiyun }; 2119*4882a593Smuzhiyun}; 2120*4882a593Smuzhiyun 2121*4882a593Smuzhiyun#include "rv1126-pinctrl.dtsi" 2122*4882a593Smuzhiyun 2123