1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3528-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h> 11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 12*4882a593Smuzhiyun#include <dt-bindings/power/rk3528-power.h> 13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 14*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 15*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk3528.h> 16*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 17*4882a593Smuzhiyun#include <dt-bindings/display/rockchip-tve.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun compatible = "rockchip,rk3528"; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun interrupt-parent = <&gic>; 23*4882a593Smuzhiyun #address-cells = <2>; 24*4882a593Smuzhiyun #size-cells = <2>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun aliases { 27*4882a593Smuzhiyun ethernet0 = &gmac0; 28*4882a593Smuzhiyun ethernet1 = &gmac1; 29*4882a593Smuzhiyun gpio0 = &gpio0; 30*4882a593Smuzhiyun gpio1 = &gpio1; 31*4882a593Smuzhiyun gpio2 = &gpio2; 32*4882a593Smuzhiyun gpio3 = &gpio3; 33*4882a593Smuzhiyun gpio4 = &gpio4; 34*4882a593Smuzhiyun i2c0 = &i2c0; 35*4882a593Smuzhiyun i2c1 = &i2c1; 36*4882a593Smuzhiyun i2c2 = &i2c2; 37*4882a593Smuzhiyun i2c3 = &i2c3; 38*4882a593Smuzhiyun i2c4 = &i2c4; 39*4882a593Smuzhiyun i2c5 = &i2c5; 40*4882a593Smuzhiyun i2c6 = &i2c6; 41*4882a593Smuzhiyun i2c7 = &i2c7; 42*4882a593Smuzhiyun serial0 = &uart0; 43*4882a593Smuzhiyun serial1 = &uart1; 44*4882a593Smuzhiyun serial2 = &uart2; 45*4882a593Smuzhiyun serial3 = &uart3; 46*4882a593Smuzhiyun serial4 = &uart4; 47*4882a593Smuzhiyun serial5 = &uart5; 48*4882a593Smuzhiyun serial6 = &uart6; 49*4882a593Smuzhiyun serial7 = &uart7; 50*4882a593Smuzhiyun spi0 = &spi0; 51*4882a593Smuzhiyun spi1 = &spi1; 52*4882a593Smuzhiyun spi2 = &sfc; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun cpus { 56*4882a593Smuzhiyun #address-cells = <2>; 57*4882a593Smuzhiyun #size-cells = <0>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun cpu-map { 60*4882a593Smuzhiyun cluster0 { 61*4882a593Smuzhiyun core0 { 62*4882a593Smuzhiyun cpu = <&cpu0>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun core1 { 65*4882a593Smuzhiyun cpu = <&cpu1>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun core2 { 68*4882a593Smuzhiyun cpu = <&cpu2>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun core3 { 71*4882a593Smuzhiyun cpu = <&cpu3>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun cpu0: cpu@0 { 77*4882a593Smuzhiyun device_type = "cpu"; 78*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 79*4882a593Smuzhiyun reg = <0x0 0x0>; 80*4882a593Smuzhiyun enable-method = "psci"; 81*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_CLK_CPU>; 82*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 83*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP0>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun cpu1: cpu@1 { 87*4882a593Smuzhiyun device_type = "cpu"; 88*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 89*4882a593Smuzhiyun reg = <0x0 0x1>; 90*4882a593Smuzhiyun enable-method = "psci"; 91*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_CLK_CPU>; 92*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 93*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP0>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun cpu2: cpu@2 { 97*4882a593Smuzhiyun device_type = "cpu"; 98*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 99*4882a593Smuzhiyun reg = <0x0 0x2>; 100*4882a593Smuzhiyun enable-method = "psci"; 101*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_CLK_CPU>; 102*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 103*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP1>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun cpu3: cpu@3 { 107*4882a593Smuzhiyun device_type = "cpu"; 108*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 109*4882a593Smuzhiyun reg = <0x0 0x3>; 110*4882a593Smuzhiyun enable-method = "psci"; 111*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_CLK_CPU>; 112*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 113*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP1>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun idle-states { 117*4882a593Smuzhiyun entry-method = "psci"; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun CPU_SLEEP0: cpu-sleep0 { 120*4882a593Smuzhiyun compatible = "arm,idle-state"; 121*4882a593Smuzhiyun local-timer-stop; 122*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 123*4882a593Smuzhiyun entry-latency-us = <120>; 124*4882a593Smuzhiyun exit-latency-us = <250>; 125*4882a593Smuzhiyun min-residency-us = <900>; 126*4882a593Smuzhiyun status = "disabled"; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun CPU_SLEEP1: cpu-sleep { 130*4882a593Smuzhiyun compatible = "arm,idle-state"; 131*4882a593Smuzhiyun local-timer-stop; 132*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 133*4882a593Smuzhiyun entry-latency-us = <120>; 134*4882a593Smuzhiyun exit-latency-us = <250>; 135*4882a593Smuzhiyun min-residency-us = <900>; 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun cpu0_opp_table: cpu0-opp-table { 142*4882a593Smuzhiyun compatible = "operating-points-v2"; 143*4882a593Smuzhiyun opp-shared; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>; 146*4882a593Smuzhiyun nvmem-cell-names = "leakage"; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 149*4882a593Smuzhiyun 0 1310 0 150*4882a593Smuzhiyun 1311 1340 1 151*4882a593Smuzhiyun 1341 1370 2 152*4882a593Smuzhiyun 1371 1400 3 153*4882a593Smuzhiyun 1401 1430 4 154*4882a593Smuzhiyun 1431 1460 5 155*4882a593Smuzhiyun 1461 9999 6 156*4882a593Smuzhiyun >; 157*4882a593Smuzhiyun rockchip,pvtm-pvtpll; 158*4882a593Smuzhiyun rockchip,pvtm-offset = <0x18>; 159*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1100>; 160*4882a593Smuzhiyun rockchip,pvtm-freq = <1416000>; 161*4882a593Smuzhiyun rockchip,pvtm-volt = <900000>; 162*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <40>; 163*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <0 0>; 164*4882a593Smuzhiyun rockchip,pvtm-thermal-zone = "soc-thermal"; 165*4882a593Smuzhiyun rockchip,grf = <&grf>; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun opp-408000000 { 168*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 169*4882a593Smuzhiyun opp-microvolt = <825000 825000 1100000>; 170*4882a593Smuzhiyun clock-latency-ns = <40000>; 171*4882a593Smuzhiyun opp-suspend; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun opp-600000000 { 174*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 175*4882a593Smuzhiyun opp-microvolt = <825000 825000 1100000>; 176*4882a593Smuzhiyun clock-latency-ns = <40000>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun opp-816000000 { 179*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 180*4882a593Smuzhiyun opp-microvolt = <825000 825000 1100000>; 181*4882a593Smuzhiyun clock-latency-ns = <40000>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun opp-1008000000 { 184*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 185*4882a593Smuzhiyun opp-microvolt = <825000 825000 1100000>; 186*4882a593Smuzhiyun clock-latency-ns = <40000>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun opp-1200000000 { 189*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 190*4882a593Smuzhiyun opp-microvolt = <875000 875000 1100000>; 191*4882a593Smuzhiyun opp-microvolt-L1 = <862500 862500 1100000>; 192*4882a593Smuzhiyun opp-microvolt-L2 = <850000 850000 1100000>; 193*4882a593Smuzhiyun opp-microvolt-L3 = <837500 837500 1100000>; 194*4882a593Smuzhiyun opp-microvolt-L4 = <837500 837500 1100000>; 195*4882a593Smuzhiyun opp-microvolt-L5 = <837500 837500 1100000>; 196*4882a593Smuzhiyun opp-microvolt-L6 = <825000 825000 1100000>; 197*4882a593Smuzhiyun clock-latency-ns = <40000>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun opp-1416000000 { 200*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 201*4882a593Smuzhiyun opp-microvolt = <937500 937500 1100000>; 202*4882a593Smuzhiyun opp-microvolt-L1 = <925000 925000 1100000>; 203*4882a593Smuzhiyun opp-microvolt-L2 = <912500 912500 1100000>; 204*4882a593Smuzhiyun opp-microvolt-L3 = <900000 900000 1100000>; 205*4882a593Smuzhiyun opp-microvolt-L4 = <900000 900000 1100000>; 206*4882a593Smuzhiyun opp-microvolt-L5 = <900000 900000 1100000>; 207*4882a593Smuzhiyun opp-microvolt-L6 = <887500 887500 1100000>; 208*4882a593Smuzhiyun clock-latency-ns = <40000>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun opp-1608000000 { 211*4882a593Smuzhiyun opp-hz = /bits/ 64 <1608000000>; 212*4882a593Smuzhiyun opp-microvolt = <1012500 1012500 1100000>; 213*4882a593Smuzhiyun opp-microvolt-L1 = <1000000 1000000 1100000>; 214*4882a593Smuzhiyun opp-microvolt-L2 = <987500 987500 1100000>; 215*4882a593Smuzhiyun opp-microvolt-L3 = <975000 975000 1100000>; 216*4882a593Smuzhiyun opp-microvolt-L4 = <962500 962500 1100000>; 217*4882a593Smuzhiyun opp-microvolt-L5 = <950000 950000 1100000>; 218*4882a593Smuzhiyun opp-microvolt-L6 = <937500 937500 1100000>; 219*4882a593Smuzhiyun clock-latency-ns = <40000>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun opp-1800000000 { 222*4882a593Smuzhiyun opp-hz = /bits/ 64 <1800000000>; 223*4882a593Smuzhiyun opp-microvolt = <1062500 1062500 1100000>; 224*4882a593Smuzhiyun opp-microvolt-L1 = <1050000 1050000 1100000>; 225*4882a593Smuzhiyun opp-microvolt-L2 = <1037500 1037500 1100000>; 226*4882a593Smuzhiyun opp-microvolt-L3 = <1025000 1025000 1100000>; 227*4882a593Smuzhiyun opp-microvolt-L4 = <1012500 1012500 1100000>; 228*4882a593Smuzhiyun opp-microvolt-L5 = <1000000 1000000 1100000>; 229*4882a593Smuzhiyun opp-microvolt-L6 = <987500 987500 1100000>; 230*4882a593Smuzhiyun clock-latency-ns = <40000>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun opp-2016000000 { 233*4882a593Smuzhiyun opp-hz = /bits/ 64 <2016000000>; 234*4882a593Smuzhiyun opp-microvolt = <1100000 1100000 1100000>; 235*4882a593Smuzhiyun opp-microvolt-L1 = <1087500 1087500 1100000>; 236*4882a593Smuzhiyun opp-microvolt-L2 = <1075000 1075000 1100000>; 237*4882a593Smuzhiyun opp-microvolt-L3 = <1062500 1062500 1100000>; 238*4882a593Smuzhiyun opp-microvolt-L4 = <1050000 1050000 1100000>; 239*4882a593Smuzhiyun opp-microvolt-L5 = <1037500 1037500 1100000>; 240*4882a593Smuzhiyun opp-microvolt-L6 = <1025000 1025000 1100000>; 241*4882a593Smuzhiyun clock-latency-ns = <40000>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun arm-pmu { 246*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 247*4882a593Smuzhiyun interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>, 248*4882a593Smuzhiyun <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>, 249*4882a593Smuzhiyun <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>, 250*4882a593Smuzhiyun <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 251*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun cpuinfo { 255*4882a593Smuzhiyun compatible = "rockchip,cpuinfo"; 256*4882a593Smuzhiyun nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>; 257*4882a593Smuzhiyun nvmem-cell-names = "id", "cpu-version", "cpu-code"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun display_subsystem: display-subsystem { 261*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 262*4882a593Smuzhiyun ports = <&vop_out>; 263*4882a593Smuzhiyun status = "disabled"; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun firmware: firmware { 267*4882a593Smuzhiyun scmi: scmi { 268*4882a593Smuzhiyun compatible = "arm,scmi-smc"; 269*4882a593Smuzhiyun shmem = <&scmi_shmem>; 270*4882a593Smuzhiyun arm,smc-id = <0x82000010>; 271*4882a593Smuzhiyun #address-cells = <1>; 272*4882a593Smuzhiyun #size-cells = <0>; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun scmi_clk: protocol@14 { 275*4882a593Smuzhiyun reg = <0x14>; 276*4882a593Smuzhiyun #clock-cells = <1>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun mpp_srv: mpp-srv { 282*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 283*4882a593Smuzhiyun rockchip,taskqueue-count = <5>; 284*4882a593Smuzhiyun rockchip,resetgroup-count = <5>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun psci: psci { 289*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 290*4882a593Smuzhiyun method = "smc"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 294*4882a593Smuzhiyun compatible = "rockchip,pm-rk3528"; 295*4882a593Smuzhiyun status = "disabled"; 296*4882a593Smuzhiyun rockchip,sleep-debug-en = <0>; 297*4882a593Smuzhiyun rockchip,sleep-mode-config = < 298*4882a593Smuzhiyun (0 299*4882a593Smuzhiyun | RKPM_SLP_ARMPD 300*4882a593Smuzhiyun ) 301*4882a593Smuzhiyun >; 302*4882a593Smuzhiyun rockchip,wakeup-config = < 303*4882a593Smuzhiyun (0 304*4882a593Smuzhiyun | RKPM_CPU0_WKUP_EN 305*4882a593Smuzhiyun | RKPM_GPIO_WKUP_EN 306*4882a593Smuzhiyun ) 307*4882a593Smuzhiyun >; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 311*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun thermal_zones: thermal-zones { 317*4882a593Smuzhiyun soc_thermal: soc-thermal { 318*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 319*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 322*4882a593Smuzhiyun trips { 323*4882a593Smuzhiyun soc_crit: soc-crit { 324*4882a593Smuzhiyun /* millicelsius */ 325*4882a593Smuzhiyun temperature = <115000>; 326*4882a593Smuzhiyun /* millicelsius */ 327*4882a593Smuzhiyun hysteresis = <2000>; 328*4882a593Smuzhiyun type = "critical"; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun timer { 335*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 336*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 337*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 338*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 339*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun xin24m: xin24m { 343*4882a593Smuzhiyun compatible = "fixed-clock"; 344*4882a593Smuzhiyun #clock-cells = <0>; 345*4882a593Smuzhiyun clock-frequency = <24000000>; 346*4882a593Smuzhiyun clock-output-names = "xin24m"; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun scmi_shmem: scmi-shmem@10f000 { 350*4882a593Smuzhiyun compatible = "arm,scmi-shmem"; 351*4882a593Smuzhiyun reg = <0x0 0x0010f000 0x0 0x100>; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun pcie2x1: pcie@fe4f0000 { 355*4882a593Smuzhiyun compatible = "rockchip,rk3528-pcie", "snps,dw-pcie"; 356*4882a593Smuzhiyun #address-cells = <3>; 357*4882a593Smuzhiyun #size-cells = <2>; 358*4882a593Smuzhiyun bus-range = <0x0 0xff>; 359*4882a593Smuzhiyun clocks = <&cru ACLK_PCIE>, <&cru HCLK_PCIE_SLV>, 360*4882a593Smuzhiyun <&cru HCLK_PCIE_DBI>, <&cru PCLK_CRU_PCIE>, 361*4882a593Smuzhiyun <&cru CLK_PCIE_AUX>, <&cru PCLK_PCIE>, 362*4882a593Smuzhiyun <&cru PCLK_PCIE_PHY>; 363*4882a593Smuzhiyun clock-names = "aclk", "hclk_slv", 364*4882a593Smuzhiyun "hclk_dbi", "pclk_cru", 365*4882a593Smuzhiyun "aux", "pclk", 366*4882a593Smuzhiyun "pipe"; 367*4882a593Smuzhiyun device_type = "pci"; 368*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, 369*4882a593Smuzhiyun <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 370*4882a593Smuzhiyun <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, 371*4882a593Smuzhiyun <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 372*4882a593Smuzhiyun <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, 373*4882a593Smuzhiyun <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 374*4882a593Smuzhiyun interrupt-names = "msi", "pmc", "sys", "legacy", "msg", "err"; 375*4882a593Smuzhiyun #interrupt-cells = <1>; 376*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 377*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie2x1_intc 0>, 378*4882a593Smuzhiyun <0 0 0 2 &pcie2x1_intc 1>, 379*4882a593Smuzhiyun <0 0 0 3 &pcie2x1_intc 2>, 380*4882a593Smuzhiyun <0 0 0 4 &pcie2x1_intc 3>; 381*4882a593Smuzhiyun linux,pci-domain = <0>; 382*4882a593Smuzhiyun num-ib-windows = <8>; 383*4882a593Smuzhiyun num-ob-windows = <8>; 384*4882a593Smuzhiyun num-viewport = <4>; 385*4882a593Smuzhiyun max-link-speed = <2>; 386*4882a593Smuzhiyun num-lanes = <1>; 387*4882a593Smuzhiyun phys = <&combphy_pu PHY_TYPE_PCIE>; 388*4882a593Smuzhiyun phy-names = "pcie-phy"; 389*4882a593Smuzhiyun ranges = <0x00000800 0x0 0xfc000000 0x0 0xfc000000 0x0 0x100000 390*4882a593Smuzhiyun 0x81000000 0x0 0xfc100000 0x0 0xfc100000 0x0 0x100000 391*4882a593Smuzhiyun 0x82000000 0x0 0xfc200000 0x0 0xfc200000 0x0 0x1e00000 392*4882a593Smuzhiyun 0xc3000000 0x1 0x00000000 0x1 0x00000000 0x0 0x40000000>; 393*4882a593Smuzhiyun reg = <0x0 0xfe4f0000 0x0 0x10000>, 394*4882a593Smuzhiyun <0x1 0x40000000 0x0 0x400000>; 395*4882a593Smuzhiyun reg-names = "pcie-apb", "pcie-dbi"; 396*4882a593Smuzhiyun resets = <&cru SRST_RESETN_PCIE_POWER_UP>, <&cru SRST_PRESETN_PCIE>, 397*4882a593Smuzhiyun <&cru SRST_PRESETN_CRU_PCIE>; 398*4882a593Smuzhiyun reset-names = "pcie", "periph", "preset_cru"; 399*4882a593Smuzhiyun status = "disabled"; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun pcie2x1_intc: legacy-interrupt-controller { 402*4882a593Smuzhiyun interrupt-controller; 403*4882a593Smuzhiyun #address-cells = <0>; 404*4882a593Smuzhiyun #interrupt-cells = <1>; 405*4882a593Smuzhiyun interrupt-parent = <&gic>; 406*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_EDGE_RISING>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun usbdrd30: usbdrd { 411*4882a593Smuzhiyun compatible = "rockchip,rk3528-dwc3", "rockchip,rk3399-dwc3"; 412*4882a593Smuzhiyun clocks = <&cru CLK_REF_USB3OTG>, <&cru CLK_SUSPEND_USB3OTG>, 413*4882a593Smuzhiyun <&cru ACLK_USB3OTG>; 414*4882a593Smuzhiyun clock-names = "ref_clk", "suspend_clk", 415*4882a593Smuzhiyun "bus_clk"; 416*4882a593Smuzhiyun #address-cells = <2>; 417*4882a593Smuzhiyun #size-cells = <2>; 418*4882a593Smuzhiyun ranges; 419*4882a593Smuzhiyun status = "disabled"; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun usbdrd_dwc3: dwc3@fe500000 { 422*4882a593Smuzhiyun compatible = "snps,dwc3"; 423*4882a593Smuzhiyun reg = <0x0 0xfe500000 0x0 0x400000>; 424*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 425*4882a593Smuzhiyun dr_mode = "otg"; 426*4882a593Smuzhiyun phys = <&u2phy_otg>, <&combphy_pu PHY_TYPE_USB3>; 427*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 428*4882a593Smuzhiyun phy_type = "utmi_wide"; 429*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_USB3OTG>; 430*4882a593Smuzhiyun reset-names = "usb3-otg"; 431*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 432*4882a593Smuzhiyun snps,dis-u1u2-quirk; 433*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 434*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 435*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 436*4882a593Smuzhiyun snps,xhci-trb-ent-quirk; 437*4882a593Smuzhiyun snps,dis_rxdet_inp3_quirk; 438*4882a593Smuzhiyun quirk-skip-phy-init; 439*4882a593Smuzhiyun status = "disabled"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun gic: interrupt-controller@fed01000 { 444*4882a593Smuzhiyun compatible = "arm,gic-400"; 445*4882a593Smuzhiyun #interrupt-cells = <3>; 446*4882a593Smuzhiyun #address-cells = <0>; 447*4882a593Smuzhiyun interrupt-controller; 448*4882a593Smuzhiyun reg = <0x0 0xfed01000 0 0x1000>, 449*4882a593Smuzhiyun <0x0 0xfed02000 0 0x2000>, 450*4882a593Smuzhiyun <0x0 0xfed04000 0 0x2000>, 451*4882a593Smuzhiyun <0x0 0xfed06000 0 0x2000>; 452*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun usb_host0_ehci: usb@ff100000 { 456*4882a593Smuzhiyun compatible = "generic-ehci"; 457*4882a593Smuzhiyun reg = <0x0 0xff100000 0x0 0x40000>; 458*4882a593Smuzhiyun interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 459*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, 460*4882a593Smuzhiyun <&cru HCLK_USBHOST_ARB>, 461*4882a593Smuzhiyun <&usb2phy>; 462*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 463*4882a593Smuzhiyun phys = <&u2phy_host>; 464*4882a593Smuzhiyun phy-names = "usb2-phy"; 465*4882a593Smuzhiyun status = "disabled"; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun usb_host0_ohci: usb@ff140000 { 469*4882a593Smuzhiyun compatible = "generic-ohci"; 470*4882a593Smuzhiyun reg = <0x0 0xff140000 0x0 0x40000>; 471*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 472*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST>, 473*4882a593Smuzhiyun <&cru HCLK_USBHOST_ARB>, 474*4882a593Smuzhiyun <&usb2phy>; 475*4882a593Smuzhiyun clock-names = "usbhost", "arbiter", "utmi"; 476*4882a593Smuzhiyun phys = <&u2phy_host>; 477*4882a593Smuzhiyun phy-names = "usb2-phy"; 478*4882a593Smuzhiyun status = "disabled"; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun debug: debug@ff190000 { 482*4882a593Smuzhiyun compatible = "rockchip,debug"; 483*4882a593Smuzhiyun reg = <0x0 0xff190000 0x0 0x1000>, 484*4882a593Smuzhiyun <0x0 0xff192000 0x0 0x1000>, 485*4882a593Smuzhiyun <0x0 0xff194000 0x0 0x1000>, 486*4882a593Smuzhiyun <0x0 0xff196000 0x0 0x1000>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun qos_crypto_a: qos@ff200000 { 490*4882a593Smuzhiyun compatible = "syscon"; 491*4882a593Smuzhiyun reg = <0x0 0xff200000 0x0 0x20>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun qos_crypto_p: qos@ff200080 { 495*4882a593Smuzhiyun compatible = "syscon"; 496*4882a593Smuzhiyun reg = <0x0 0xff200080 0x0 0x20>; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun qos_dcf: qos@ff200100 { 500*4882a593Smuzhiyun compatible = "syscon"; 501*4882a593Smuzhiyun reg = <0x0 0xff200100 0x0 0x20>; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun qos_dft2apb: qos@ff200200 { 505*4882a593Smuzhiyun compatible = "syscon"; 506*4882a593Smuzhiyun reg = <0x0 0xff200200 0x0 0x20>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun qos_dma2ddr: qos@ff200280 { 510*4882a593Smuzhiyun compatible = "syscon"; 511*4882a593Smuzhiyun reg = <0x0 0xff200280 0x0 0x20>; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun qos_dmac: qos@ff200300 { 515*4882a593Smuzhiyun compatible = "syscon"; 516*4882a593Smuzhiyun reg = <0x0 0xff200300 0x0 0x20>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun qos_keyreader: qos@ff200380 { 520*4882a593Smuzhiyun compatible = "syscon"; 521*4882a593Smuzhiyun reg = <0x0 0xff200380 0x0 0x20>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun qos_cpu: qos@ff210000 { 525*4882a593Smuzhiyun compatible = "syscon"; 526*4882a593Smuzhiyun reg = <0x0 0xff210000 0x0 0x20>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun qos_debug: qos@ff210080 { 530*4882a593Smuzhiyun compatible = "syscon"; 531*4882a593Smuzhiyun reg = <0x0 0xff210080 0x0 0x20>; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun qos_gpu_m0: qos@ff220000 { 535*4882a593Smuzhiyun compatible = "syscon"; 536*4882a593Smuzhiyun reg = <0x0 0xff220000 0x0 0x20>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun qos_gpu_m1: qos@ff220080 { 540*4882a593Smuzhiyun compatible = "syscon"; 541*4882a593Smuzhiyun reg = <0x0 0xff220080 0x0 0x20>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun qos_pmu_mcu: qos@ff240000 { 545*4882a593Smuzhiyun compatible = "syscon"; 546*4882a593Smuzhiyun reg = <0x0 0xff240000 0x0 0x20>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun qos_rkvdec: qos@ff250000 { 550*4882a593Smuzhiyun compatible = "syscon"; 551*4882a593Smuzhiyun reg = <0x0 0xff250000 0x0 0x20>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun qos_rkvenc: qos@ff260000 { 555*4882a593Smuzhiyun compatible = "syscon"; 556*4882a593Smuzhiyun reg = <0x0 0xff260000 0x0 0x20>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun qos_gmac0: qos@ff270000 { 560*4882a593Smuzhiyun compatible = "syscon"; 561*4882a593Smuzhiyun reg = <0x0 0xff270000 0x0 0x20>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun qos_hdcp: qos@ff270080 { 565*4882a593Smuzhiyun compatible = "syscon"; 566*4882a593Smuzhiyun reg = <0x0 0xff270080 0x0 0x20>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun qos_jpegdec: qos@ff270100 { 570*4882a593Smuzhiyun compatible = "syscon"; 571*4882a593Smuzhiyun reg = <0x0 0xff270100 0x0 0x20>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun qos_rga2_m0ro: qos@ff270200 { 575*4882a593Smuzhiyun compatible = "syscon"; 576*4882a593Smuzhiyun reg = <0x0 0xff270200 0x0 0x20>; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun qos_rga2_m0wo: qos@ff270280 { 580*4882a593Smuzhiyun compatible = "syscon"; 581*4882a593Smuzhiyun reg = <0x0 0xff270280 0x0 0x20>; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun qos_sdmmc0: qos@ff270300 { 585*4882a593Smuzhiyun compatible = "syscon"; 586*4882a593Smuzhiyun reg = <0x0 0xff270300 0x0 0x20>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun qos_usb2host: qos@ff270380 { 590*4882a593Smuzhiyun compatible = "syscon"; 591*4882a593Smuzhiyun reg = <0x0 0xff270380 0x0 0x20>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun qos_vdpp: qos@ff270480 { 595*4882a593Smuzhiyun compatible = "syscon"; 596*4882a593Smuzhiyun reg = <0x0 0xff270480 0x0 0x20>; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun qos_vop: qos@ff270500 { 600*4882a593Smuzhiyun compatible = "syscon"; 601*4882a593Smuzhiyun reg = <0x0 0xff270500 0x0 0x20>; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun qos_emmc: qos@ff280000 { 605*4882a593Smuzhiyun compatible = "syscon"; 606*4882a593Smuzhiyun reg = <0x0 0xff280000 0x0 0x20>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun qos_fspi: qos@ff280080 { 610*4882a593Smuzhiyun compatible = "syscon"; 611*4882a593Smuzhiyun reg = <0x0 0xff280080 0x0 0x20>; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun qos_gmac1: qos@ff280100 { 615*4882a593Smuzhiyun compatible = "syscon"; 616*4882a593Smuzhiyun reg = <0x0 0xff280100 0x0 0x20>; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun qos_pcie: qos@ff280180 { 620*4882a593Smuzhiyun compatible = "syscon"; 621*4882a593Smuzhiyun reg = <0x0 0xff280180 0x0 0x20>; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun qos_sdio0: qos@ff280200 { 625*4882a593Smuzhiyun compatible = "syscon"; 626*4882a593Smuzhiyun reg = <0x0 0xff280200 0x0 0x20>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun qos_sdio1: qos@ff280280 { 630*4882a593Smuzhiyun compatible = "syscon"; 631*4882a593Smuzhiyun reg = <0x0 0xff280280 0x0 0x20>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun qos_tsp: qos@ff280300 { 635*4882a593Smuzhiyun compatible = "syscon"; 636*4882a593Smuzhiyun reg = <0x0 0xff280300 0x0 0x20>; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun qos_usb3otg: qos@ff280380 { 640*4882a593Smuzhiyun compatible = "syscon"; 641*4882a593Smuzhiyun reg = <0x0 0xff280380 0x0 0x20>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun qos_vpu: qos@ff280400 { 645*4882a593Smuzhiyun compatible = "syscon"; 646*4882a593Smuzhiyun reg = <0x0 0xff280400 0x0 0x20>; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun /* 650*4882a593Smuzhiyun * Merge all GRF, each independent GRF offset is shown as bellow: 651*4882a593Smuzhiyun * CORE_GRF: 0xff300000 652*4882a593Smuzhiyun * GPU_GRF: 0xff310000 653*4882a593Smuzhiyun * RKVENC_GRF: 0xff320000 654*4882a593Smuzhiyun * DDR_GRF: 0xff330000 655*4882a593Smuzhiyun * VPU_GRF: 0xff340000 656*4882a593Smuzhiyun * COMBO_PIPE_PHY_GRF: 0xff348000 657*4882a593Smuzhiyun * RKVDEC_GRF: 0xff350000 658*4882a593Smuzhiyun * VO_GRF: 0xff360000 659*4882a593Smuzhiyun * PMU_GRF: 0xff370000 660*4882a593Smuzhiyun * SYS_GRF: 0xff380000 661*4882a593Smuzhiyun */ 662*4882a593Smuzhiyun grf: syscon@ff300000 { 663*4882a593Smuzhiyun compatible = "rockchip,rk3528-grf", "syscon", "simple-mfd"; 664*4882a593Smuzhiyun reg = <0x0 0xff300000 0x0 0x90000>; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun grf_cru: grf-clock-controller { 667*4882a593Smuzhiyun compatible = "rockchip,rk3528-grf-cru"; 668*4882a593Smuzhiyun #clock-cells = <1>; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun reboot_mode: reboot-mode { 672*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 673*4882a593Smuzhiyun offset = <0x70200>; 674*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 675*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 676*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 677*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 678*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 679*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 680*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 681*4882a593Smuzhiyun mode-panic = <BOOT_PANIC>; 682*4882a593Smuzhiyun mode-watchdog = <BOOT_WATCHDOG>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun cru: clock-controller@ff4a0000 { 687*4882a593Smuzhiyun compatible = "rockchip,rk3528-cru"; 688*4882a593Smuzhiyun reg = <0x0 0xff4a0000 0x0 0x30000>; 689*4882a593Smuzhiyun rockchip,grf = <&grf>; 690*4882a593Smuzhiyun #clock-cells = <1>; 691*4882a593Smuzhiyun #reset-cells = <1>; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun assigned-clocks = 694*4882a593Smuzhiyun <&cru XIN_OSC0_DIV>, 695*4882a593Smuzhiyun <&cru PLL_GPLL>, 696*4882a593Smuzhiyun <&cru PLL_PPLL>, 697*4882a593Smuzhiyun <&cru PLL_CPLL>, 698*4882a593Smuzhiyun <&cru ARMCLK>, 699*4882a593Smuzhiyun <&cru CLK_MATRIX_250M_SRC>, 700*4882a593Smuzhiyun <&cru CLK_MATRIX_500M_SRC>, 701*4882a593Smuzhiyun <&cru CLK_MATRIX_50M_SRC>, 702*4882a593Smuzhiyun <&cru CLK_MATRIX_100M_SRC>, 703*4882a593Smuzhiyun <&cru CLK_MATRIX_150M_SRC>, 704*4882a593Smuzhiyun <&cru CLK_MATRIX_200M_SRC>, 705*4882a593Smuzhiyun <&cru CLK_MATRIX_300M_SRC>, 706*4882a593Smuzhiyun <&cru CLK_MATRIX_339M_SRC>, 707*4882a593Smuzhiyun <&cru CLK_MATRIX_400M_SRC>, 708*4882a593Smuzhiyun <&cru CLK_MATRIX_600M_SRC>, 709*4882a593Smuzhiyun <&cru CLK_PPLL_50M_MATRIX>, 710*4882a593Smuzhiyun <&cru CLK_PPLL_100M_MATRIX>, 711*4882a593Smuzhiyun <&cru CLK_PPLL_125M_MATRIX>, 712*4882a593Smuzhiyun <&cru ACLK_BUS_VOPGL_ROOT>; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun assigned-clock-rates = 715*4882a593Smuzhiyun <32768>, 716*4882a593Smuzhiyun <1188000000>, 717*4882a593Smuzhiyun <1000000000>, 718*4882a593Smuzhiyun <996000000>, 719*4882a593Smuzhiyun <408000000>, 720*4882a593Smuzhiyun <250000000>, 721*4882a593Smuzhiyun <500000000>, 722*4882a593Smuzhiyun <50000000>, 723*4882a593Smuzhiyun <100000000>, 724*4882a593Smuzhiyun <150000000>, 725*4882a593Smuzhiyun <200000000>, 726*4882a593Smuzhiyun <300000000>, 727*4882a593Smuzhiyun <340000000>, 728*4882a593Smuzhiyun <400000000>, 729*4882a593Smuzhiyun <600000000>, 730*4882a593Smuzhiyun <50000000>, 731*4882a593Smuzhiyun <100000000>, 732*4882a593Smuzhiyun <125000000>, 733*4882a593Smuzhiyun <500000000>; 734*4882a593Smuzhiyun }; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun ioc_grf: syscon@ff540000 { 737*4882a593Smuzhiyun compatible = "rockchip,rk3528-ioc-grf", "syscon"; 738*4882a593Smuzhiyun reg = <0x0 0xff540000 0x0 0x40000>; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun pmu: power-management@ff600000 { 742*4882a593Smuzhiyun compatible = "rockchip,rk3528-pmu", "syscon", "simple-mfd"; 743*4882a593Smuzhiyun reg = <0x0 0xff600000 0x0 0x2000>; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun power: power-controller { 746*4882a593Smuzhiyun compatible = "rockchip,rk3528-power-controller"; 747*4882a593Smuzhiyun #power-domain-cells = <1>; 748*4882a593Smuzhiyun #address-cells = <1>; 749*4882a593Smuzhiyun #size-cells = <0>; 750*4882a593Smuzhiyun status = "okay"; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* These power domains are grouped by VD_GPU */ 753*4882a593Smuzhiyun pd_gpu@RK3528_PD_GPU { 754*4882a593Smuzhiyun reg = <RK3528_PD_GPU>; 755*4882a593Smuzhiyun clocks = <&cru ACLK_GPU_MALI>, 756*4882a593Smuzhiyun <&cru PCLK_GPU_ROOT>; 757*4882a593Smuzhiyun pm_qos = <&qos_gpu_m0>, 758*4882a593Smuzhiyun <&qos_gpu_m1>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun /* These power domains are grouped by VD_LOGIC */ 761*4882a593Smuzhiyun pd_rkvdec@RK3528_PD_RKVDEC { 762*4882a593Smuzhiyun reg = <RK3528_PD_RKVDEC>; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun pd_rkvenc@RK3528_PD_RKVENC { 765*4882a593Smuzhiyun reg = <RK3528_PD_RKVENC>; 766*4882a593Smuzhiyun }; 767*4882a593Smuzhiyun pd_vo@RK3528_PD_VO { 768*4882a593Smuzhiyun reg = <RK3528_PD_VO>; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun pd_vpu@RK3528_PD_VPU { 771*4882a593Smuzhiyun reg = <RK3528_PD_VPU>; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun mailbox: mailbox@ff630000 { 777*4882a593Smuzhiyun compatible = "rockchip,rk3528-mailbox", 778*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 779*4882a593Smuzhiyun reg = <0x0 0xff630000 0x0 0x200>; 780*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 781*4882a593Smuzhiyun clocks = <&cru PCLK_PMU_MAILBOX>; 782*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 783*4882a593Smuzhiyun #mbox-cells = <1>; 784*4882a593Smuzhiyun status = "disabled"; 785*4882a593Smuzhiyun }; 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun gpu: gpu@ff700000 { 788*4882a593Smuzhiyun compatible = "arm,mali-450"; 789*4882a593Smuzhiyun reg = <0x0 0xff700000 0x0 0x40000>; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 792*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 793*4882a593Smuzhiyun <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 794*4882a593Smuzhiyun <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 795*4882a593Smuzhiyun <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 796*4882a593Smuzhiyun <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>, 797*4882a593Smuzhiyun <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 798*4882a593Smuzhiyun interrupt-names = "Mali_GP_IRQ", 799*4882a593Smuzhiyun "Mali_GP_MMU_IRQ", 800*4882a593Smuzhiyun "IRQPP", 801*4882a593Smuzhiyun "Mali_PP0_IRQ", 802*4882a593Smuzhiyun "Mali_PP0_MMU_IRQ", 803*4882a593Smuzhiyun "Mali_PP1_IRQ", 804*4882a593Smuzhiyun "Mali_PP1_MMU_IRQ"; 805*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_CLK_GPU>, <&cru ACLK_GPU_MALI>, 806*4882a593Smuzhiyun <&cru PCLK_GPU_ROOT>; 807*4882a593Smuzhiyun clock-names = "clk_mali", "aclk_gpu_mali", "pclk_gpu"; 808*4882a593Smuzhiyun assigned-clocks = <&scmi_clk SCMI_CLK_GPU>; 809*4882a593Smuzhiyun assigned-clock-rates = <300000000>; 810*4882a593Smuzhiyun power-domains = <&power RK3528_PD_GPU>; 811*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 812*4882a593Smuzhiyun status = "disabled"; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun gpu_power_model: power_model { 815*4882a593Smuzhiyun compatible = "arm,mali-simple-power-model"; 816*4882a593Smuzhiyun voltage = <900>; 817*4882a593Smuzhiyun frequency = <500>; 818*4882a593Smuzhiyun static-power = <300>; 819*4882a593Smuzhiyun dynamic-power = <396>; 820*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 821*4882a593Smuzhiyun thermal-zone = "soc-thermal"; 822*4882a593Smuzhiyun }; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun gpu_opp_table: gpu-opp-table { 826*4882a593Smuzhiyun compatible = "operating-points-v2"; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun nvmem-cells = <&gpu_leakage>; 829*4882a593Smuzhiyun nvmem-cell-names = "leakage"; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 832*4882a593Smuzhiyun 0 820 0 833*4882a593Smuzhiyun 821 840 1 834*4882a593Smuzhiyun 841 860 2 835*4882a593Smuzhiyun 861 880 3 836*4882a593Smuzhiyun 881 900 4 837*4882a593Smuzhiyun 901 9999 5 838*4882a593Smuzhiyun >; 839*4882a593Smuzhiyun rockchip,pvtm-pvtpll; 840*4882a593Smuzhiyun rockchip,pvtm-offset = <0x10018>; 841*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1100>; 842*4882a593Smuzhiyun rockchip,pvtm-freq = <700000>; 843*4882a593Smuzhiyun rockchip,pvtm-volt = <900000>; 844*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <40>; 845*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <0 0>; 846*4882a593Smuzhiyun rockchip,pvtm-thermal-zone = "soc-thermal"; 847*4882a593Smuzhiyun rockchip,grf = <&grf>; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun opp-300000000 { 850*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 851*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun opp-500000000 { 854*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 855*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun opp-600000000 { 858*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 859*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun opp-700000000 { 862*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 863*4882a593Smuzhiyun opp-microvolt = <825000 825000 1000000>; 864*4882a593Smuzhiyun opp-microvolt-L0 = <850000 850000 1000000>; 865*4882a593Smuzhiyun opp-microvolt-L1 = <837500 837500 1000000>; 866*4882a593Smuzhiyun clock-latency-ns = <40000>; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun opp-800000000 { 869*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 870*4882a593Smuzhiyun opp-microvolt = <900000 900000 1000000>; 871*4882a593Smuzhiyun opp-microvolt-L1 = <887500 887500 1000000>; 872*4882a593Smuzhiyun opp-microvolt-L2 = <875000 875000 1000000>; 873*4882a593Smuzhiyun opp-microvolt-L3 = <862500 862500 1000000>; 874*4882a593Smuzhiyun opp-microvolt-L4 = <850000 850000 1000000>; 875*4882a593Smuzhiyun opp-microvolt-L5 = <837500 837500 1000000>; 876*4882a593Smuzhiyun clock-latency-ns = <40000>; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun rkvdec: rkvdec@ff740100 { 881*4882a593Smuzhiyun compatible = "rockchip,rkv-decoder-v2"; 882*4882a593Smuzhiyun reg = <0x0 0xff740100 0x0 0x400>, <0x0 0xff740000 0x0 0x100>; 883*4882a593Smuzhiyun reg-names = "regs", "link"; 884*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 885*4882a593Smuzhiyun interrupt-names = "irq_dec"; 886*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>; 887*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec","clk_hevc_cabac"; 888*4882a593Smuzhiyun rockchip,normal-rates = <340000000>, <0>, <600000000>; 889*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>; 890*4882a593Smuzhiyun assigned-clock-rates = <340000000>, <600000000>; 891*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_RKVDEC>, <&cru SRST_HRESETN_RKVDEC>, 892*4882a593Smuzhiyun <&cru SRST_RESETN_HEVC_CA_RKVDEC>; 893*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_hevc_cabac"; 894*4882a593Smuzhiyun power-domains = <&power RK3528_PD_RKVDEC>; 895*4882a593Smuzhiyun iommus = <&rkvdec_mmu>; 896*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 897*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 898*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 899*4882a593Smuzhiyun rockchip,task-capacity = <16>; 900*4882a593Smuzhiyun status = "disabled"; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun rkvdec_mmu: iommu@ff740800 { 904*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 905*4882a593Smuzhiyun reg = <0x0 0xff740800 0x0 0x40>, <0x0 0xff740900 0x0 0x40>; 906*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 907*4882a593Smuzhiyun interrupt-names = "rkvdec_mmu"; 908*4882a593Smuzhiyun clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>; 909*4882a593Smuzhiyun clock-names = "aclk", "iface", "clk_hevc_cabac"; 910*4882a593Smuzhiyun power-domains = <&power RK3528_PD_RKVDEC>; 911*4882a593Smuzhiyun #iommu-cells = <0>; 912*4882a593Smuzhiyun status = "disabled"; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun rkvenc: rkvenc@ff780000 { 916*4882a593Smuzhiyun compatible = "rockchip,rkv-encoder-v2"; 917*4882a593Smuzhiyun reg = <0x0 0xff780000 0x0 0x6000>; 918*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 919*4882a593Smuzhiyun interrupt-names = "irq_rkvenc"; 920*4882a593Smuzhiyun clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>, <&cru CLK_CORE_RKVENC>; 921*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 922*4882a593Smuzhiyun rockchip,normal-rates = <300000000>, <0>, <300000000>; 923*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_RKVENC>, <&cru SRST_HRESETN_RKVENC>, 924*4882a593Smuzhiyun <&cru SRST_RESETN_CORE_RKVENC>; 925*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_core"; 926*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_RKVENC>, <&cru CLK_CORE_RKVENC>; 927*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <300000000>; 928*4882a593Smuzhiyun power-domains = <&power RK3528_PD_RKVENC>; 929*4882a593Smuzhiyun iommus = <&rkvenc_mmu>; 930*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 931*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 932*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 933*4882a593Smuzhiyun status = "disabled"; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun rkvenc_mmu: iommu@ff78f000 { 937*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 938*4882a593Smuzhiyun reg = <0x0 0xff78f000 0x0 0x40>; 939*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 940*4882a593Smuzhiyun interrupt-names = "rkvenc_mmu"; 941*4882a593Smuzhiyun clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>; 942*4882a593Smuzhiyun clock-names = "aclk", "iface"; 943*4882a593Smuzhiyun power-domains = <&power RK3528_PD_RKVENC>; 944*4882a593Smuzhiyun #iommu-cells = <0>; 945*4882a593Smuzhiyun status = "disabled"; 946*4882a593Smuzhiyun }; 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun vdpu: vdpu@ff7c0400 { 949*4882a593Smuzhiyun compatible = "rockchip,vpu-decoder-v2"; 950*4882a593Smuzhiyun reg = <0x0 0xff7c0400 0x0 0x400>; 951*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 952*4882a593Smuzhiyun interrupt-names = "irq_dec"; 953*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 954*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 955*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_VPU>, <&cru SRST_HRESETN_VPU>; 956*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 957*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VPU>; 958*4882a593Smuzhiyun iommus = <&vdpu_mmu>; 959*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 960*4882a593Smuzhiyun rockchip,taskqueue-node = <2>; 961*4882a593Smuzhiyun rockchip,resetgroup-node = <2>; 962*4882a593Smuzhiyun status = "disabled"; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun vdpu_mmu: iommu@ff7c0800 { 966*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 967*4882a593Smuzhiyun reg = <0x0 0xff7c0800 0x0 0x40>; 968*4882a593Smuzhiyun interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 969*4882a593Smuzhiyun interrupt-names = "vdpu_mmu"; 970*4882a593Smuzhiyun clock-names = "aclk", "iface"; 971*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 972*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VPU>; 973*4882a593Smuzhiyun #iommu-cells = <0>; 974*4882a593Smuzhiyun status = "disabled"; 975*4882a593Smuzhiyun }; 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun avsd: avsd_plus@ff7c1000 { 978*4882a593Smuzhiyun compatible = "rockchip,avs-plus-decoder"; 979*4882a593Smuzhiyun reg = <0x0 0xff7c1000 0x0 0x200>; 980*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 981*4882a593Smuzhiyun interrupt-names = "irq_dec"; 982*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 983*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 984*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_VPU>, <&cru SRST_HRESETN_VPU>; 985*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 986*4882a593Smuzhiyun iommus = <&vdpu_mmu>; 987*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VPU>; 988*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 989*4882a593Smuzhiyun rockchip,taskqueue-node = <2>; 990*4882a593Smuzhiyun rockchip,resetgroup-node = <2>; 991*4882a593Smuzhiyun status = "disabled"; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun vop: vop@ff840000 { 995*4882a593Smuzhiyun compatible = "rockchip,rk3528-vop"; 996*4882a593Smuzhiyun reg = <0x0 0xff840000 0x0 0x3000>, 997*4882a593Smuzhiyun <0x0 0xff845000 0x0 0x1000>, 998*4882a593Smuzhiyun <0x0 0xff846400 0x0 0x800>; 999*4882a593Smuzhiyun reg-names = "regs", 1000*4882a593Smuzhiyun "gamma_lut", 1001*4882a593Smuzhiyun "acm_regs"; 1002*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 1003*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, 1004*4882a593Smuzhiyun <&cru HCLK_VOP>, 1005*4882a593Smuzhiyun <&cru DCLK_VOP0>, 1006*4882a593Smuzhiyun <&cru DCLK_VOP1>; 1007*4882a593Smuzhiyun clock-names = "aclk_vop", 1008*4882a593Smuzhiyun "hclk_vop", 1009*4882a593Smuzhiyun "dclk_vp0", 1010*4882a593Smuzhiyun "dclk_vp1"; 1011*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_VOP0>; 1012*4882a593Smuzhiyun assigned-clock-parents = <&hdmiphy>; 1013*4882a593Smuzhiyun iommus = <&vop_mmu>; 1014*4882a593Smuzhiyun rockchip,grf = <&grf>; 1015*4882a593Smuzhiyun status = "disabled"; 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun vop_out: ports { 1018*4882a593Smuzhiyun #address-cells = <1>; 1019*4882a593Smuzhiyun #size-cells = <0>; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun port@0 { 1022*4882a593Smuzhiyun #address-cells = <1>; 1023*4882a593Smuzhiyun #size-cells = <0>; 1024*4882a593Smuzhiyun reg = <0>; 1025*4882a593Smuzhiyun 1026*4882a593Smuzhiyun vp0_out_hdmi: endpoint@0 { 1027*4882a593Smuzhiyun reg = <0>; 1028*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vp0>; 1029*4882a593Smuzhiyun }; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun port@1 { 1033*4882a593Smuzhiyun #address-cells = <1>; 1034*4882a593Smuzhiyun #size-cells = <0>; 1035*4882a593Smuzhiyun reg = <1>; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun vp1_out_tve: endpoint@0 { 1038*4882a593Smuzhiyun reg = <0>; 1039*4882a593Smuzhiyun remote-endpoint = <&tve_in_vp1>; 1040*4882a593Smuzhiyun }; 1041*4882a593Smuzhiyun }; 1042*4882a593Smuzhiyun }; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun vop_mmu: iommu@ff847e00 { 1046*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 1047*4882a593Smuzhiyun reg = <0x0 0xff847e00 0x0 0x100>; 1048*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 1049*4882a593Smuzhiyun interrupt-names = "vop_mmu"; 1050*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 1051*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1052*4882a593Smuzhiyun #iommu-cells = <0>; 1053*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1054*4882a593Smuzhiyun rockchip,shootdown-entire; 1055*4882a593Smuzhiyun status = "disabled"; 1056*4882a593Smuzhiyun }; 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun rga2: rga@ff850000 { 1059*4882a593Smuzhiyun compatible = "rockchip,rga2_core0"; 1060*4882a593Smuzhiyun reg = <0x0 0xff850000 0x0 0x1000>; 1061*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1062*4882a593Smuzhiyun interrupt-names = "rga2_irq"; 1063*4882a593Smuzhiyun clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>, <&cru CLK_CORE_RGA2E>; 1064*4882a593Smuzhiyun clock-names = "aclk_rga2", "hclk_rga2", "clk_rga2"; 1065*4882a593Smuzhiyun iommus = <&rga2_mmu>; 1066*4882a593Smuzhiyun status = "disabled"; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun rga2_mmu: iommu@ff850f00 { 1070*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 1071*4882a593Smuzhiyun reg = <0x0 0xff850f00 0x0 0x100>; 1072*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1073*4882a593Smuzhiyun interrupt-names = "rga2_mmu"; 1074*4882a593Smuzhiyun clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>; 1075*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1076*4882a593Smuzhiyun #iommu-cells = <0>; 1077*4882a593Smuzhiyun status = "disabled"; 1078*4882a593Smuzhiyun }; 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun iep: iep@ff860000 { 1081*4882a593Smuzhiyun compatible = "rockchip,iep-v2"; 1082*4882a593Smuzhiyun reg = <0x0 0xff860000 0x0 0x500>; 1083*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1084*4882a593Smuzhiyun clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>, <&cru CLK_CORE_VDPP>; 1085*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk"; 1086*4882a593Smuzhiyun rockchip,normal-rates = <340000000>, <0>, <340000000>; 1087*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VDPP>, <&cru CLK_CORE_VDPP>; 1088*4882a593Smuzhiyun assigned-clock-rates = <340000000>, <340000000>; 1089*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_VDPP>, <&cru SRST_HRESETN_VDPP>, 1090*4882a593Smuzhiyun <&cru SRST_RESETN_CORE_VDPP>; 1091*4882a593Smuzhiyun reset-names = "shared_rst_a", "shared_rst_h", "shared_rst_s"; 1092*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1093*4882a593Smuzhiyun rockchip,taskqueue-node = <3>; 1094*4882a593Smuzhiyun rockchip,resetgroup-node = <3>; 1095*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VO>; 1096*4882a593Smuzhiyun iommus = <&iep_mmu>; 1097*4882a593Smuzhiyun status = "disabled"; 1098*4882a593Smuzhiyun }; 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun iep_mmu: iommu@ff860800 { 1101*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 1102*4882a593Smuzhiyun reg = <0x0 0xff860800 0x0 0x100>; 1103*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1104*4882a593Smuzhiyun interrupt-names = "iep_mmu"; 1105*4882a593Smuzhiyun clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>; 1106*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1107*4882a593Smuzhiyun #iommu-cells = <0>; 1108*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VO>; 1109*4882a593Smuzhiyun status = "disabled"; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun vdpp: vdpp@ff861000 { 1113*4882a593Smuzhiyun compatible = "rockchip,vdpp-v1"; 1114*4882a593Smuzhiyun reg = <0x0 0xff861000 0x0 0x100>, <0x0 0xff862000 0x0 0x900>; 1115*4882a593Smuzhiyun reg-names = "vdpp_regs", "zme_regs"; 1116*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1117*4882a593Smuzhiyun clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>, <&cru CLK_CORE_VDPP>; 1118*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk"; 1119*4882a593Smuzhiyun rockchip,normal-rates = <340000000>, <0>, <340000000>; 1120*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VDPP>, <&cru CLK_CORE_VDPP>; 1121*4882a593Smuzhiyun assigned-clock-rates = <340000000>, <340000000>; 1122*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_VDPP>, <&cru SRST_HRESETN_VDPP>, 1123*4882a593Smuzhiyun <&cru SRST_RESETN_CORE_VDPP>; 1124*4882a593Smuzhiyun reset-names = "shared_rst_a", "shared_rst_h", "shared_rst_s"; 1125*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1126*4882a593Smuzhiyun rockchip,taskqueue-node = <3>; 1127*4882a593Smuzhiyun rockchip,resetgroup-node = <3>; 1128*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VO>; 1129*4882a593Smuzhiyun iommus = <&iep_mmu>; 1130*4882a593Smuzhiyun status = "disabled"; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun jpegd: jpegd@ff870000 { 1134*4882a593Smuzhiyun compatible = "rockchip,rkv-jpeg-decoder-v1"; 1135*4882a593Smuzhiyun reg = <0x0 0xff870000 0x0 0x400>; 1136*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1137*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG_DECODER>, <&cru HCLK_JPEG_DECODER>; 1138*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1139*4882a593Smuzhiyun rockchip,disable-auto-freq; 1140*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_JPEG_DECODER>, <&cru SRST_HRESETN_JPEG_DECODER>; 1141*4882a593Smuzhiyun reset-names = "video_a", "video_h"; 1142*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VO>; 1143*4882a593Smuzhiyun iommus = <&jpegd_mmu>; 1144*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1145*4882a593Smuzhiyun rockchip,taskqueue-node = <4>; 1146*4882a593Smuzhiyun rockchip,resetgroup-node = <4>; 1147*4882a593Smuzhiyun status = "disabled"; 1148*4882a593Smuzhiyun }; 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun jpegd_mmu: iommu@ff870480 { 1151*4882a593Smuzhiyun compatible = "rockchip,iommu-v2"; 1152*4882a593Smuzhiyun reg = <0x0 0xff870480 0x0 0x40>; 1153*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1154*4882a593Smuzhiyun interrupt-names = "jpegd_mmu"; 1155*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1156*4882a593Smuzhiyun clocks = <&cru ACLK_JPEG_DECODER>, <&cru HCLK_JPEG_DECODER>; 1157*4882a593Smuzhiyun power-domains = <&power RK3528_PD_VO>; 1158*4882a593Smuzhiyun #iommu-cells = <0>; 1159*4882a593Smuzhiyun status = "disabled"; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun tve: tve@ff880000 { 1163*4882a593Smuzhiyun compatible = "rockchip,rk3528-tve"; 1164*4882a593Smuzhiyun reg = <0x0 0xff880000 0x0 0x4000>, 1165*4882a593Smuzhiyun <0x0 0xffde0000 0x0 0x300>; 1166*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1167*4882a593Smuzhiyun clocks = <&cru HCLK_CVBS>, 1168*4882a593Smuzhiyun <&cru PCLK_VCDCPHY>, 1169*4882a593Smuzhiyun <&cru DCLK_CVBS>, 1170*4882a593Smuzhiyun <&cru DCLK_4X_CVBS>; 1171*4882a593Smuzhiyun clock-names = "hclk", 1172*4882a593Smuzhiyun "pclk_vdac", 1173*4882a593Smuzhiyun "dclk", 1174*4882a593Smuzhiyun "dclk_4x"; 1175*4882a593Smuzhiyun rockchip,lumafilter0 = <0x000a0ffa>; 1176*4882a593Smuzhiyun rockchip,lumafilter1 = <0x0ff4001a>; 1177*4882a593Smuzhiyun rockchip,lumafilter2 = <0x00110fd2>; 1178*4882a593Smuzhiyun rockchip,lumafilter3 = <0x0fe80051>; 1179*4882a593Smuzhiyun rockchip,lumafilter4 = <0x001a0f74>; 1180*4882a593Smuzhiyun rockchip,lumafilter5 = <0x0fe600ec>; 1181*4882a593Smuzhiyun rockchip,lumafilter6 = <0x0ffa0e43>; 1182*4882a593Smuzhiyun rockchip,lumafilter7 = <0x08200527>; 1183*4882a593Smuzhiyun rockchip,tve-upsample = <DCLK_UPSAMPLEx4>; 1184*4882a593Smuzhiyun rockchip,grf = <&grf>; 1185*4882a593Smuzhiyun status = "disabled"; 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun ports { 1188*4882a593Smuzhiyun #address-cells = <1>; 1189*4882a593Smuzhiyun #size-cells = <0>; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun port@0 { 1192*4882a593Smuzhiyun reg = <0>; 1193*4882a593Smuzhiyun #address-cells = <1>; 1194*4882a593Smuzhiyun #size-cells = <0>; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun tve_in_vp1: endpoint@0 { 1197*4882a593Smuzhiyun reg = <0>; 1198*4882a593Smuzhiyun remote-endpoint = <&vp1_out_tve>; 1199*4882a593Smuzhiyun status = "disabled"; 1200*4882a593Smuzhiyun }; 1201*4882a593Smuzhiyun }; 1202*4882a593Smuzhiyun }; 1203*4882a593Smuzhiyun }; 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun hdcp2: hdcp2@ff8c0000 { 1206*4882a593Smuzhiyun compatible = "rockchip,rk3528-hdmi-hdcp2"; 1207*4882a593Smuzhiyun reg = <0x0 0xff8c0000 0x0 0x2000>; 1208*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 1209*4882a593Smuzhiyun clocks = <&cru ACLK_HDCP>, <&cru PCLK_HDCP>, 1210*4882a593Smuzhiyun <&cru HCLK_HDCP>; 1211*4882a593Smuzhiyun clock-names ="aclk_hdcp2", "pclk_hdcp2", "hdcp2_clk_hdmi"; 1212*4882a593Smuzhiyun status = "disabled"; 1213*4882a593Smuzhiyun }; 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun hdmi: hdmi@ff8d0000 { 1216*4882a593Smuzhiyun compatible = "rockchip,rk3528-dw-hdmi"; 1217*4882a593Smuzhiyun reg = <0x0 0xff8d0000 0x0 0x20000>, 1218*4882a593Smuzhiyun <0x0 0xff610000 0x0 0x200>; 1219*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 1220*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 1221*4882a593Smuzhiyun clocks = <&cru PCLK_HDMI>, 1222*4882a593Smuzhiyun <&cru CLK_SFR_HDMI>, 1223*4882a593Smuzhiyun <&cru CLK_CEC_HDMI>; 1224*4882a593Smuzhiyun clock-names = "iahb", "isfr", "cec"; 1225*4882a593Smuzhiyun reg-io-width = <4>; 1226*4882a593Smuzhiyun rockchip,grf = <&grf>; 1227*4882a593Smuzhiyun pinctrl-names = "default"; 1228*4882a593Smuzhiyun pinctrl-0 = <&hdmi_pins>; 1229*4882a593Smuzhiyun phys = <&hdmiphy>; 1230*4882a593Smuzhiyun phy-names = "hdmi"; 1231*4882a593Smuzhiyun #sound-dai-cells = <0>; 1232*4882a593Smuzhiyun hpd-gpios = <&gpio0 RK_PA2 GPIO_ACTIVE_HIGH>; 1233*4882a593Smuzhiyun status = "disabled"; 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun ports { 1236*4882a593Smuzhiyun #address-cells = <1>; 1237*4882a593Smuzhiyun #size-cells = <0>; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun port@0 { 1240*4882a593Smuzhiyun reg = <0>; 1241*4882a593Smuzhiyun #address-cells = <1>; 1242*4882a593Smuzhiyun #size-cells = <0>; 1243*4882a593Smuzhiyun 1244*4882a593Smuzhiyun hdmi_in_vp0: endpoint@0 { 1245*4882a593Smuzhiyun reg = <0>; 1246*4882a593Smuzhiyun remote-endpoint = <&vp0_out_hdmi>; 1247*4882a593Smuzhiyun status = "disabled"; 1248*4882a593Smuzhiyun }; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun }; 1251*4882a593Smuzhiyun }; 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun can0: can@ff960000 { 1254*4882a593Smuzhiyun compatible = "rockchip,rk3528-can"; 1255*4882a593Smuzhiyun reg = <0x0 0xff960000 0x0 0x100>; 1256*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1257*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN0>; 1258*4882a593Smuzhiyun assigned-clock-rates = <198000000>; 1259*4882a593Smuzhiyun clocks = <&cru CLK_CAN0>, <&cru PCLK_CAN0>; 1260*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1261*4882a593Smuzhiyun resets = <&cru SRST_RESETN_CAN0>, <&cru SRST_PRESETN_CAN0>; 1262*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1263*4882a593Smuzhiyun status = "disabled"; 1264*4882a593Smuzhiyun }; 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun can1: can@ff970000 { 1267*4882a593Smuzhiyun compatible = "rockchip,rk3528-can"; 1268*4882a593Smuzhiyun reg = <0x0 0xff970000 0x0 0x100>; 1269*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 1270*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN1>; 1271*4882a593Smuzhiyun assigned-clock-rates = <198000000>; 1272*4882a593Smuzhiyun clocks = <&cru CLK_CAN1>, <&cru PCLK_CAN1>; 1273*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1274*4882a593Smuzhiyun resets = <&cru SRST_RESETN_CAN1>, <&cru SRST_PRESETN_CAN1>; 1275*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1276*4882a593Smuzhiyun status = "disabled"; 1277*4882a593Smuzhiyun }; 1278*4882a593Smuzhiyun 1279*4882a593Smuzhiyun can2: can@ff980000 { 1280*4882a593Smuzhiyun compatible = "rockchip,rk3528-can"; 1281*4882a593Smuzhiyun reg = <0x0 0xff980000 0x0 0x100>; 1282*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 1283*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN2>; 1284*4882a593Smuzhiyun assigned-clock-rates = <198000000>; 1285*4882a593Smuzhiyun clocks = <&cru CLK_CAN2>, <&cru PCLK_CAN2>; 1286*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1287*4882a593Smuzhiyun resets = <&cru SRST_RESETN_CAN2>, <&cru SRST_PRESETN_CAN2>; 1288*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1289*4882a593Smuzhiyun status = "disabled"; 1290*4882a593Smuzhiyun }; 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun can3: can@ff990000 { 1293*4882a593Smuzhiyun compatible = "rockchip,rk3528-can"; 1294*4882a593Smuzhiyun reg = <0x0 0xff990000 0x0 0x100>; 1295*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1296*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CAN3>; 1297*4882a593Smuzhiyun assigned-clock-rates = <198000000>; 1298*4882a593Smuzhiyun clocks = <&cru CLK_CAN3>, <&cru PCLK_CAN3>; 1299*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1300*4882a593Smuzhiyun resets = <&cru SRST_RESETN_CAN3>, <&cru SRST_PRESETN_CAN3>; 1301*4882a593Smuzhiyun reset-names = "can", "can-apb"; 1302*4882a593Smuzhiyun status = "disabled"; 1303*4882a593Smuzhiyun }; 1304*4882a593Smuzhiyun 1305*4882a593Smuzhiyun spi0: spi@ff9c0000 { 1306*4882a593Smuzhiyun compatible = "rockchip,rk3066-spi"; 1307*4882a593Smuzhiyun reg = <0x0 0xff9c0000 0x0 0x1000>; 1308*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 1309*4882a593Smuzhiyun #address-cells = <1>; 1310*4882a593Smuzhiyun #size-cells = <0>; 1311*4882a593Smuzhiyun clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>; 1312*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1313*4882a593Smuzhiyun dmas = <&dmac 25>, <&dmac 24>; 1314*4882a593Smuzhiyun dma-names = "tx", "rx"; 1315*4882a593Smuzhiyun pinctrl-names = "default"; 1316*4882a593Smuzhiyun pinctrl-0 = <&spi0_csn0 &spi0_csn1 &spi0_pins>; 1317*4882a593Smuzhiyun status = "disabled"; 1318*4882a593Smuzhiyun }; 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun spi1: spi@ff9d0000 { 1321*4882a593Smuzhiyun compatible = "rockchip,rk3066-spi"; 1322*4882a593Smuzhiyun reg = <0x0 0xff9d0000 0x0 0x1000>; 1323*4882a593Smuzhiyun interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>; 1324*4882a593Smuzhiyun #address-cells = <1>; 1325*4882a593Smuzhiyun #size-cells = <0>; 1326*4882a593Smuzhiyun clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 1327*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1328*4882a593Smuzhiyun dmas = <&dmac 31>, <&dmac 30>; 1329*4882a593Smuzhiyun dma-names = "tx", "rx"; 1330*4882a593Smuzhiyun pinctrl-names = "default"; 1331*4882a593Smuzhiyun pinctrl-0 = <&spi1_csn0 &spi1_csn1 &spi1_pins>; 1332*4882a593Smuzhiyun status = "disabled"; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun uart0: serial@ff9f0000 { 1336*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1337*4882a593Smuzhiyun reg = <0x0 0xff9f0000 0x0 0x100>; 1338*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1339*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 1340*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1341*4882a593Smuzhiyun reg-shift = <2>; 1342*4882a593Smuzhiyun reg-io-width = <4>; 1343*4882a593Smuzhiyun dmas = <&dmac 9>, <&dmac 8>; 1344*4882a593Smuzhiyun status = "disabled"; 1345*4882a593Smuzhiyun }; 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun uart1: serial@ff9f8000 { 1348*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1349*4882a593Smuzhiyun reg = <0x0 0xff9f8000 0x0 0x100>; 1350*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1351*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 1352*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1353*4882a593Smuzhiyun reg-shift = <2>; 1354*4882a593Smuzhiyun reg-io-width = <4>; 1355*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 10>; 1356*4882a593Smuzhiyun status = "disabled"; 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun uart2: serial@ffa00000 { 1360*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1361*4882a593Smuzhiyun reg = <0x0 0xffa00000 0x0 0x100>; 1362*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 1363*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 1364*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1365*4882a593Smuzhiyun reg-shift = <2>; 1366*4882a593Smuzhiyun reg-io-width = <4>; 1367*4882a593Smuzhiyun dmas = <&dmac 13>, <&dmac 12>; 1368*4882a593Smuzhiyun status = "disabled"; 1369*4882a593Smuzhiyun }; 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun uart3: serial@ffa08000 { 1372*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1373*4882a593Smuzhiyun reg = <0x0 0xffa08000 0x0 0x100>; 1374*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 1375*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 1376*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1377*4882a593Smuzhiyun reg-shift = <2>; 1378*4882a593Smuzhiyun reg-io-width = <4>; 1379*4882a593Smuzhiyun dmas = <&dmac 15>, <&dmac 14>; 1380*4882a593Smuzhiyun status = "disabled"; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun uart4: serial@ffa10000 { 1384*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1385*4882a593Smuzhiyun reg = <0x0 0xffa10000 0x0 0x100>; 1386*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 1387*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 1388*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1389*4882a593Smuzhiyun reg-shift = <2>; 1390*4882a593Smuzhiyun reg-io-width = <4>; 1391*4882a593Smuzhiyun dmas = <&dmac 17>, <&dmac 16>; 1392*4882a593Smuzhiyun status = "disabled"; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun uart5: serial@ffa18000 { 1396*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1397*4882a593Smuzhiyun reg = <0x0 0xffa18000 0x0 0x100>; 1398*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1399*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 1400*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1401*4882a593Smuzhiyun reg-shift = <2>; 1402*4882a593Smuzhiyun reg-io-width = <4>; 1403*4882a593Smuzhiyun dmas = <&dmac 19>, <&dmac 18>; 1404*4882a593Smuzhiyun status = "disabled"; 1405*4882a593Smuzhiyun }; 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun uart6: serial@ffa20000 { 1408*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1409*4882a593Smuzhiyun reg = <0x0 0xffa20000 0x0 0x100>; 1410*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>; 1412*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1413*4882a593Smuzhiyun reg-shift = <2>; 1414*4882a593Smuzhiyun reg-io-width = <4>; 1415*4882a593Smuzhiyun dmas = <&dmac 21>, <&dmac 20>; 1416*4882a593Smuzhiyun status = "disabled"; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun uart7: serial@ffa28000 { 1420*4882a593Smuzhiyun compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart"; 1421*4882a593Smuzhiyun reg = <0x0 0xffa28000 0x0 0x100>; 1422*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1423*4882a593Smuzhiyun clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>; 1424*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1425*4882a593Smuzhiyun reg-shift = <2>; 1426*4882a593Smuzhiyun reg-io-width = <4>; 1427*4882a593Smuzhiyun dmas = <&dmac 23>, <&dmac 22>; 1428*4882a593Smuzhiyun status = "disabled"; 1429*4882a593Smuzhiyun }; 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun i2c0: i2c@ffa50000 { 1432*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1433*4882a593Smuzhiyun reg = <0x0 0xffa50000 0x0 0x1000>; 1434*4882a593Smuzhiyun clocks = <&cru CLK_I2C0>, <&cru PCLK_I2C0>; 1435*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1436*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1437*4882a593Smuzhiyun pinctrl-names = "default"; 1438*4882a593Smuzhiyun pinctrl-0 = <&i2c0m0_xfer>; 1439*4882a593Smuzhiyun #address-cells = <1>; 1440*4882a593Smuzhiyun #size-cells = <0>; 1441*4882a593Smuzhiyun status = "disabled"; 1442*4882a593Smuzhiyun }; 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun i2c1: i2c@ffa58000 { 1445*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1446*4882a593Smuzhiyun reg = <0x0 0xffa58000 0x0 0x1000>; 1447*4882a593Smuzhiyun clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 1448*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1449*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1450*4882a593Smuzhiyun pinctrl-names = "default"; 1451*4882a593Smuzhiyun pinctrl-0 = <&i2c1m0_xfer>; 1452*4882a593Smuzhiyun #address-cells = <1>; 1453*4882a593Smuzhiyun #size-cells = <0>; 1454*4882a593Smuzhiyun status = "disabled"; 1455*4882a593Smuzhiyun }; 1456*4882a593Smuzhiyun 1457*4882a593Smuzhiyun i2c2: i2c@ffa60000 { 1458*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1459*4882a593Smuzhiyun reg = <0x0 0xffa60000 0x0 0x1000>; 1460*4882a593Smuzhiyun clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>; 1461*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1462*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 1463*4882a593Smuzhiyun pinctrl-names = "default"; 1464*4882a593Smuzhiyun pinctrl-0 = <&i2c2m0_xfer>; 1465*4882a593Smuzhiyun #address-cells = <1>; 1466*4882a593Smuzhiyun #size-cells = <0>; 1467*4882a593Smuzhiyun status = "disabled"; 1468*4882a593Smuzhiyun }; 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun i2c3: i2c@ffa68000 { 1471*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1472*4882a593Smuzhiyun reg = <0x0 0xffa68000 0x0 0x1000>; 1473*4882a593Smuzhiyun clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 1474*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1475*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 1476*4882a593Smuzhiyun pinctrl-names = "default"; 1477*4882a593Smuzhiyun pinctrl-0 = <&i2c3m0_xfer>; 1478*4882a593Smuzhiyun #address-cells = <1>; 1479*4882a593Smuzhiyun #size-cells = <0>; 1480*4882a593Smuzhiyun status = "disabled"; 1481*4882a593Smuzhiyun }; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun i2c4: i2c@ffa70000 { 1484*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1485*4882a593Smuzhiyun reg = <0x0 0xffa70000 0x0 0x1000>; 1486*4882a593Smuzhiyun clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 1487*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1488*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 1489*4882a593Smuzhiyun pinctrl-names = "default"; 1490*4882a593Smuzhiyun pinctrl-0 = <&i2c4_xfer>; 1491*4882a593Smuzhiyun #address-cells = <1>; 1492*4882a593Smuzhiyun #size-cells = <0>; 1493*4882a593Smuzhiyun status = "disabled"; 1494*4882a593Smuzhiyun }; 1495*4882a593Smuzhiyun 1496*4882a593Smuzhiyun i2c5: i2c@ffa78000 { 1497*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1498*4882a593Smuzhiyun reg = <0x0 0xffa78000 0x0 0x1000>; 1499*4882a593Smuzhiyun clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>; 1500*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1501*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 1502*4882a593Smuzhiyun pinctrl-names = "default"; 1503*4882a593Smuzhiyun pinctrl-0 = <&i2c5m0_xfer>; 1504*4882a593Smuzhiyun #address-cells = <1>; 1505*4882a593Smuzhiyun #size-cells = <0>; 1506*4882a593Smuzhiyun status = "disabled"; 1507*4882a593Smuzhiyun }; 1508*4882a593Smuzhiyun 1509*4882a593Smuzhiyun i2c6: i2c@ffa80000 { 1510*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1511*4882a593Smuzhiyun reg = <0x0 0xffa80000 0x0 0x1000>; 1512*4882a593Smuzhiyun clocks = <&cru CLK_I2C6>, <&cru PCLK_I2C6>; 1513*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1514*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1515*4882a593Smuzhiyun pinctrl-names = "default"; 1516*4882a593Smuzhiyun pinctrl-0 = <&i2c6m0_xfer>; 1517*4882a593Smuzhiyun #address-cells = <1>; 1518*4882a593Smuzhiyun #size-cells = <0>; 1519*4882a593Smuzhiyun status = "disabled"; 1520*4882a593Smuzhiyun }; 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun i2c7: i2c@ffa88000 { 1523*4882a593Smuzhiyun compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c"; 1524*4882a593Smuzhiyun reg = <0x0 0xffa88000 0x0 0x1000>; 1525*4882a593Smuzhiyun clocks = <&cru CLK_I2C7>, <&cru PCLK_I2C7>; 1526*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1527*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1528*4882a593Smuzhiyun pinctrl-names = "default"; 1529*4882a593Smuzhiyun pinctrl-0 = <&i2c7_xfer>; 1530*4882a593Smuzhiyun #address-cells = <1>; 1531*4882a593Smuzhiyun #size-cells = <0>; 1532*4882a593Smuzhiyun status = "disabled"; 1533*4882a593Smuzhiyun }; 1534*4882a593Smuzhiyun 1535*4882a593Smuzhiyun pwm0: pwm@ffa90000 { 1536*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1537*4882a593Smuzhiyun reg = <0x0 0xffa90000 0x0 0x10>; 1538*4882a593Smuzhiyun #pwm-cells = <3>; 1539*4882a593Smuzhiyun pinctrl-names = "active"; 1540*4882a593Smuzhiyun pinctrl-0 = <&pwm0m0_pins>; 1541*4882a593Smuzhiyun clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>; 1542*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1543*4882a593Smuzhiyun status = "disabled"; 1544*4882a593Smuzhiyun }; 1545*4882a593Smuzhiyun 1546*4882a593Smuzhiyun pwm1: pwm@ffa90010 { 1547*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1548*4882a593Smuzhiyun reg = <0x0 0xffa90010 0x0 0x10>; 1549*4882a593Smuzhiyun #pwm-cells = <3>; 1550*4882a593Smuzhiyun pinctrl-names = "active"; 1551*4882a593Smuzhiyun pinctrl-0 = <&pwm1m0_pins>; 1552*4882a593Smuzhiyun clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>; 1553*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1554*4882a593Smuzhiyun status = "disabled"; 1555*4882a593Smuzhiyun }; 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun pwm2: pwm@ffa90020 { 1558*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1559*4882a593Smuzhiyun reg = <0x0 0xffa90020 0x0 0x10>; 1560*4882a593Smuzhiyun #pwm-cells = <3>; 1561*4882a593Smuzhiyun pinctrl-names = "active"; 1562*4882a593Smuzhiyun pinctrl-0 = <&pwm2m0_pins>; 1563*4882a593Smuzhiyun clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>; 1564*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1565*4882a593Smuzhiyun status = "disabled"; 1566*4882a593Smuzhiyun }; 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun pwm3: pwm@ffa90030 { 1569*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1570*4882a593Smuzhiyun reg = <0x0 0xffa90030 0x0 0x10>; 1571*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 1572*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1573*4882a593Smuzhiyun #pwm-cells = <3>; 1574*4882a593Smuzhiyun pinctrl-names = "active"; 1575*4882a593Smuzhiyun pinctrl-0 = <&pwm3m0_pins>; 1576*4882a593Smuzhiyun clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>; 1577*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1578*4882a593Smuzhiyun status = "disabled"; 1579*4882a593Smuzhiyun }; 1580*4882a593Smuzhiyun 1581*4882a593Smuzhiyun pwm4: pwm@ffa98000 { 1582*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1583*4882a593Smuzhiyun reg = <0x0 0xffa98000 0x0 0x10>; 1584*4882a593Smuzhiyun #pwm-cells = <3>; 1585*4882a593Smuzhiyun pinctrl-names = "active"; 1586*4882a593Smuzhiyun pinctrl-0 = <&pwm4m0_pins>; 1587*4882a593Smuzhiyun clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 1588*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1589*4882a593Smuzhiyun status = "disabled"; 1590*4882a593Smuzhiyun }; 1591*4882a593Smuzhiyun 1592*4882a593Smuzhiyun pwm5: pwm@ffa98010 { 1593*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1594*4882a593Smuzhiyun reg = <0x0 0xffa98010 0x0 0x10>; 1595*4882a593Smuzhiyun #pwm-cells = <3>; 1596*4882a593Smuzhiyun pinctrl-names = "active"; 1597*4882a593Smuzhiyun pinctrl-0 = <&pwm5m0_pins>; 1598*4882a593Smuzhiyun clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 1599*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1600*4882a593Smuzhiyun status = "disabled"; 1601*4882a593Smuzhiyun }; 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun pwm6: pwm@ffa98020 { 1604*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1605*4882a593Smuzhiyun reg = <0x0 0xffa98020 0x0 0x10>; 1606*4882a593Smuzhiyun #pwm-cells = <3>; 1607*4882a593Smuzhiyun pinctrl-names = "active"; 1608*4882a593Smuzhiyun pinctrl-0 = <&pwm6m0_pins>; 1609*4882a593Smuzhiyun clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 1610*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1611*4882a593Smuzhiyun status = "disabled"; 1612*4882a593Smuzhiyun }; 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun pwm7: pwm@ffa98030 { 1615*4882a593Smuzhiyun compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm"; 1616*4882a593Smuzhiyun reg = <0x0 0xffa98030 0x0 0x10>; 1617*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 1618*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 1619*4882a593Smuzhiyun #pwm-cells = <3>; 1620*4882a593Smuzhiyun pinctrl-names = "active"; 1621*4882a593Smuzhiyun pinctrl-0 = <&pwm7m0_pins>; 1622*4882a593Smuzhiyun clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 1623*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1624*4882a593Smuzhiyun status = "disabled"; 1625*4882a593Smuzhiyun }; 1626*4882a593Smuzhiyun 1627*4882a593Smuzhiyun rktimer: timer@ffab0000 { 1628*4882a593Smuzhiyun compatible = "rockchip,rk3528-timer", "rockchip,rk3288-timer"; 1629*4882a593Smuzhiyun reg = <0x0 0xffab0000 0x0 0x20>; 1630*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1631*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>; 1632*4882a593Smuzhiyun clock-names = "pclk", "timer"; 1633*4882a593Smuzhiyun }; 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun wdt: watchdog@ffac0000 { 1636*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 1637*4882a593Smuzhiyun reg = <0x0 0xffac0000 0x0 0x100>; 1638*4882a593Smuzhiyun clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>; 1639*4882a593Smuzhiyun clock-names = "tclk", "pclk"; 1640*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 1641*4882a593Smuzhiyun status = "disabled"; 1642*4882a593Smuzhiyun }; 1643*4882a593Smuzhiyun 1644*4882a593Smuzhiyun tsadc: tsadc@ffad0000 { 1645*4882a593Smuzhiyun compatible = "rockchip,rk3528-tsadc"; 1646*4882a593Smuzhiyun reg = <0x0 0xffad0000 0x0 0x400>; 1647*4882a593Smuzhiyun rockchip,grf = <&grf>; 1648*4882a593Smuzhiyun interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 1649*4882a593Smuzhiyun clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>, <&cru PCLK_TSADC>; 1650*4882a593Smuzhiyun clock-names = "tsadc", "tsadc_tsen", "apb_pclk"; 1651*4882a593Smuzhiyun assigned-clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>; 1652*4882a593Smuzhiyun assigned-clock-rates = <1200000>, <12000000>; 1653*4882a593Smuzhiyun resets = <&cru SRST_RESETN_TSADC>, <&cru SRST_PRESETN_TSADC>; 1654*4882a593Smuzhiyun reset-names = "tsadc", "tsadc-apb"; 1655*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1656*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1657*4882a593Smuzhiyun rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 1658*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 1659*4882a593Smuzhiyun status = "disabled"; 1660*4882a593Smuzhiyun }; 1661*4882a593Smuzhiyun 1662*4882a593Smuzhiyun saradc: saradc@ffae0000 { 1663*4882a593Smuzhiyun compatible = "rockchip,rk3528-saradc"; 1664*4882a593Smuzhiyun reg = <0x0 0xffae0000 0x0 0x10000>; 1665*4882a593Smuzhiyun interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 1666*4882a593Smuzhiyun #io-channel-cells = <1>; 1667*4882a593Smuzhiyun clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 1668*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 1669*4882a593Smuzhiyun resets = <&cru SRST_PRESETN_SARADC>; 1670*4882a593Smuzhiyun reset-names = "saradc-apb"; 1671*4882a593Smuzhiyun status = "disabled"; 1672*4882a593Smuzhiyun }; 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun sai3: sai@ffb70000 { 1675*4882a593Smuzhiyun compatible = "rockchip,rk3528-sai", "rockchip,sai-v1"; 1676*4882a593Smuzhiyun reg = <0x0 0xffb70000 0x0 0x1000>; 1677*4882a593Smuzhiyun interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; 1678*4882a593Smuzhiyun clocks = <&cru MCLK_SAI_I2S3>, <&cru HCLK_SAI_I2S3>; 1679*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1680*4882a593Smuzhiyun dmas = <&dmac 5>; 1681*4882a593Smuzhiyun dma-names = "tx"; 1682*4882a593Smuzhiyun resets = <&cru SRST_MRESETN_SAI_I2S3>, <&cru SRST_HRESETN_SAI_I2S3>; 1683*4882a593Smuzhiyun reset-names = "m", "h"; 1684*4882a593Smuzhiyun #sound-dai-cells = <0>; 1685*4882a593Smuzhiyun status = "disabled"; 1686*4882a593Smuzhiyun }; 1687*4882a593Smuzhiyun 1688*4882a593Smuzhiyun sai0: sai@ffb80000 { 1689*4882a593Smuzhiyun compatible = "rockchip,rk3528-sai", "rockchip,sai-v1"; 1690*4882a593Smuzhiyun reg = <0x0 0xffb80000 0x0 0x1000>; 1691*4882a593Smuzhiyun interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 1692*4882a593Smuzhiyun clocks = <&cru MCLK_SAI_I2S0>, <&cru HCLK_SAI_I2S0>; 1693*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1694*4882a593Smuzhiyun dmas = <&dmac 1>, <&dmac 0>; 1695*4882a593Smuzhiyun dma-names = "tx", "rx"; 1696*4882a593Smuzhiyun resets = <&cru SRST_MRESETN_SAI_I2S0>, <&cru SRST_HRESETN_SAI_I2S0>; 1697*4882a593Smuzhiyun reset-names = "m", "h"; 1698*4882a593Smuzhiyun pinctrl-names = "default"; 1699*4882a593Smuzhiyun pinctrl-0 = <&i2s0m0_pins>; 1700*4882a593Smuzhiyun #sound-dai-cells = <0>; 1701*4882a593Smuzhiyun status = "disabled"; 1702*4882a593Smuzhiyun }; 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun sai2: sai@ffb90000 { 1705*4882a593Smuzhiyun compatible = "rockchip,rk3528-sai", "rockchip,sai-v1"; 1706*4882a593Smuzhiyun reg = <0x0 0xffb90000 0x0 0x1000>; 1707*4882a593Smuzhiyun interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1708*4882a593Smuzhiyun clocks = <&cru MCLK_SAI_I2S2>, <&cru HCLK_SAI_I2S2>; 1709*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1710*4882a593Smuzhiyun dmas = <&dmac 4>; 1711*4882a593Smuzhiyun dma-names = "tx"; 1712*4882a593Smuzhiyun resets = <&cru SRST_MRESETN_SAI_I2S2>, <&cru SRST_HRESETN_SAI_I2S2>; 1713*4882a593Smuzhiyun reset-names = "m", "h"; 1714*4882a593Smuzhiyun #sound-dai-cells = <0>; 1715*4882a593Smuzhiyun status = "disabled"; 1716*4882a593Smuzhiyun }; 1717*4882a593Smuzhiyun 1718*4882a593Smuzhiyun sai1: sai@ffba0000 { 1719*4882a593Smuzhiyun compatible = "rockchip,rk3528-sai", "rockchip,sai-v1"; 1720*4882a593Smuzhiyun reg = <0x0 0xffba0000 0x0 0x1000>; 1721*4882a593Smuzhiyun interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 1722*4882a593Smuzhiyun clocks = <&cru MCLK_SAI_I2S1>, <&cru HCLK_SAI_I2S1>; 1723*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1724*4882a593Smuzhiyun dmas = <&dmac 3>, <&dmac 2>; 1725*4882a593Smuzhiyun dma-names = "tx", "rx"; 1726*4882a593Smuzhiyun resets = <&cru SRST_MRESETN_SAI_I2S1>, <&cru SRST_HRESETN_SAI_I2S1>; 1727*4882a593Smuzhiyun reset-names = "m", "h"; 1728*4882a593Smuzhiyun pinctrl-names = "default"; 1729*4882a593Smuzhiyun pinctrl-0 = <&i2s1_pins>; 1730*4882a593Smuzhiyun #sound-dai-cells = <0>; 1731*4882a593Smuzhiyun status = "disabled"; 1732*4882a593Smuzhiyun }; 1733*4882a593Smuzhiyun 1734*4882a593Smuzhiyun pdm: pdm@ffbb0000 { 1735*4882a593Smuzhiyun compatible = "rockchip,rk3528-pdm", "rockchip,rk3568-pdm"; 1736*4882a593Smuzhiyun reg = <0x0 0xffbb0000 0x0 0x1000>; 1737*4882a593Smuzhiyun clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>; 1738*4882a593Smuzhiyun clock-names = "pdm_clk", "pdm_hclk"; 1739*4882a593Smuzhiyun dmas = <&dmac 6>; 1740*4882a593Smuzhiyun dma-names = "rx"; 1741*4882a593Smuzhiyun pinctrl-names = "default"; 1742*4882a593Smuzhiyun pinctrl-0 = <&pdm_clk0 1743*4882a593Smuzhiyun &pdm_clk1 1744*4882a593Smuzhiyun &pdm_sdi0 1745*4882a593Smuzhiyun &pdm_sdi1 1746*4882a593Smuzhiyun &pdm_sdi2 1747*4882a593Smuzhiyun &pdm_sdi3>; 1748*4882a593Smuzhiyun #sound-dai-cells = <0>; 1749*4882a593Smuzhiyun status = "disabled"; 1750*4882a593Smuzhiyun }; 1751*4882a593Smuzhiyun 1752*4882a593Smuzhiyun spdif_8ch: spdif@ffbc0000 { 1753*4882a593Smuzhiyun compatible = "rockchip,rk3528-spdif", "rockchip,rk3568-spdif"; 1754*4882a593Smuzhiyun reg = <0x0 0xffbc0000 0x0 0x1000>; 1755*4882a593Smuzhiyun interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 1756*4882a593Smuzhiyun dmas = <&dmac 7>; 1757*4882a593Smuzhiyun dma-names = "tx"; 1758*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1759*4882a593Smuzhiyun clocks = <&cru MCLK_SPDIF>, <&cru HCLK_SPDIF>; 1760*4882a593Smuzhiyun #sound-dai-cells = <0>; 1761*4882a593Smuzhiyun pinctrl-names = "default"; 1762*4882a593Smuzhiyun pinctrl-0 = <&spdifm0_pins>; 1763*4882a593Smuzhiyun status = "disabled"; 1764*4882a593Smuzhiyun }; 1765*4882a593Smuzhiyun 1766*4882a593Smuzhiyun gmac0: ethernet@ffbd0000 { 1767*4882a593Smuzhiyun compatible = "rockchip,rk3528-gmac", "snps,dwmac-4.20a"; 1768*4882a593Smuzhiyun reg = <0x0 0xffbd0000 0x0 0x10000>; 1769*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1770*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1771*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 1772*4882a593Smuzhiyun rockchip,grf = <&grf>; 1773*4882a593Smuzhiyun clocks = <&cru CLK_GMAC0_SRC>, <&cru CLK_GMAC0_RMII_50M>, 1774*4882a593Smuzhiyun <&cru CLK_GMAC0_RX>, <&cru CLK_GMAC0_TX>, 1775*4882a593Smuzhiyun <&cru PCLK_MAC_VO>, <&cru ACLK_MAC_VO>; 1776*4882a593Smuzhiyun clock-names = "stmmaceth", "clk_mac_ref", 1777*4882a593Smuzhiyun "mac_clk_rx", "mac_clk_tx", 1778*4882a593Smuzhiyun "pclk_mac", "aclk_mac"; 1779*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_MAC_VO>; 1780*4882a593Smuzhiyun reset-names = "stmmaceth"; 1781*4882a593Smuzhiyun 1782*4882a593Smuzhiyun snps,mixed-burst; 1783*4882a593Smuzhiyun snps,tso; 1784*4882a593Smuzhiyun 1785*4882a593Smuzhiyun snps,axi-config = <&gmac0_stmmac_axi_setup>; 1786*4882a593Smuzhiyun snps,mtl-rx-config = <&gmac0_mtl_rx_setup>; 1787*4882a593Smuzhiyun snps,mtl-tx-config = <&gmac0_mtl_tx_setup>; 1788*4882a593Smuzhiyun 1789*4882a593Smuzhiyun phy-mode = "rmii"; 1790*4882a593Smuzhiyun clock_in_out = "input"; 1791*4882a593Smuzhiyun phy-handle = <&rmii0_phy>; 1792*4882a593Smuzhiyun 1793*4882a593Smuzhiyun nvmem-cells = <&macphy_bgs>; 1794*4882a593Smuzhiyun nvmem-cell-names = "bgs"; 1795*4882a593Smuzhiyun status = "disabled"; 1796*4882a593Smuzhiyun 1797*4882a593Smuzhiyun mdio0: mdio { 1798*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1799*4882a593Smuzhiyun #address-cells = <0x1>; 1800*4882a593Smuzhiyun #size-cells = <0x0>; 1801*4882a593Smuzhiyun rmii0_phy: ethernet-phy@2 { 1802*4882a593Smuzhiyun compatible = "ethernet-phy-id0044.1400", "ethernet-phy-ieee802.3-c22"; 1803*4882a593Smuzhiyun reg = <2>; 1804*4882a593Smuzhiyun clocks = <&cru CLK_MACPHY>; 1805*4882a593Smuzhiyun resets = <&cru SRST_RESETN_MACPHY>; 1806*4882a593Smuzhiyun phy-is-integrated; 1807*4882a593Smuzhiyun pinctrl-names = "default"; 1808*4882a593Smuzhiyun pinctrl-0 = <&fephym0_led_link &fephym0_led_spd>; 1809*4882a593Smuzhiyun nvmem-cells = <&macphy_txlevel>; 1810*4882a593Smuzhiyun nvmem-cell-names = "txlevel"; 1811*4882a593Smuzhiyun }; 1812*4882a593Smuzhiyun }; 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun gmac0_stmmac_axi_setup: stmmac-axi-config { 1815*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 1816*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 1817*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 1818*4882a593Smuzhiyun }; 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun gmac0_mtl_rx_setup: rx-queues-config { 1821*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 1822*4882a593Smuzhiyun queue0 {}; 1823*4882a593Smuzhiyun }; 1824*4882a593Smuzhiyun 1825*4882a593Smuzhiyun gmac0_mtl_tx_setup: tx-queues-config { 1826*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 1827*4882a593Smuzhiyun queue0 {}; 1828*4882a593Smuzhiyun }; 1829*4882a593Smuzhiyun }; 1830*4882a593Smuzhiyun 1831*4882a593Smuzhiyun gmac1: ethernet@ffbe0000 { 1832*4882a593Smuzhiyun compatible = "rockchip,rk3528-gmac", "snps,dwmac-4.20a"; 1833*4882a593Smuzhiyun reg = <0x0 0xffbe0000 0x0 0x10000>; 1834*4882a593Smuzhiyun interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1835*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>; 1836*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 1837*4882a593Smuzhiyun rockchip,grf = <&grf>; 1838*4882a593Smuzhiyun clocks = <&cru CLK_GMAC1_SRC_VPU>, <&cru CLK_GMAC1_RMII_VPU>, 1839*4882a593Smuzhiyun <&cru PCLK_MAC_VPU>, <&cru ACLK_MAC_VPU>; 1840*4882a593Smuzhiyun clock-names = "stmmaceth", "clk_mac_ref", 1841*4882a593Smuzhiyun "pclk_mac", "aclk_mac"; 1842*4882a593Smuzhiyun resets = <&cru SRST_ARESETN_MAC>; 1843*4882a593Smuzhiyun reset-names = "stmmaceth"; 1844*4882a593Smuzhiyun 1845*4882a593Smuzhiyun snps,mixed-burst; 1846*4882a593Smuzhiyun snps,tso; 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun snps,axi-config = <&gmac1_stmmac_axi_setup>; 1849*4882a593Smuzhiyun snps,mtl-rx-config = <&gmac1_mtl_rx_setup>; 1850*4882a593Smuzhiyun snps,mtl-tx-config = <&gmac1_mtl_tx_setup>; 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun status = "disabled"; 1853*4882a593Smuzhiyun 1854*4882a593Smuzhiyun mdio1: mdio { 1855*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1856*4882a593Smuzhiyun #address-cells = <0x1>; 1857*4882a593Smuzhiyun #size-cells = <0x0>; 1858*4882a593Smuzhiyun }; 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun gmac1_stmmac_axi_setup: stmmac-axi-config { 1861*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 1862*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 1863*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 1864*4882a593Smuzhiyun }; 1865*4882a593Smuzhiyun 1866*4882a593Smuzhiyun gmac1_mtl_rx_setup: rx-queues-config { 1867*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 1868*4882a593Smuzhiyun queue0 {}; 1869*4882a593Smuzhiyun }; 1870*4882a593Smuzhiyun 1871*4882a593Smuzhiyun gmac1_mtl_tx_setup: tx-queues-config { 1872*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 1873*4882a593Smuzhiyun queue0 {}; 1874*4882a593Smuzhiyun }; 1875*4882a593Smuzhiyun }; 1876*4882a593Smuzhiyun 1877*4882a593Smuzhiyun sdhci: mmc@ffbf0000 { 1878*4882a593Smuzhiyun compatible = "rockchip,rk3528-dwcmshc"; 1879*4882a593Smuzhiyun reg = <0x0 0xffbf0000 0x0 0x10000>; 1880*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>; 1881*4882a593Smuzhiyun assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>, <&cru CCLK_SRC_EMMC>; 1882*4882a593Smuzhiyun assigned-clock-rates = <200000000>, <24000000>, <200000000>; 1883*4882a593Smuzhiyun clocks = <&cru CCLK_SRC_EMMC>, <&cru HCLK_EMMC>, 1884*4882a593Smuzhiyun <&cru ACLK_EMMC>, <&cru BCLK_EMMC>, 1885*4882a593Smuzhiyun <&cru TCLK_EMMC>; 1886*4882a593Smuzhiyun clock-names = "core", "bus", "axi", "block", "timer"; 1887*4882a593Smuzhiyun resets = <&cru SRST_CRESETN_EMMC>, <&cru SRST_HRESETN_EMMC>, 1888*4882a593Smuzhiyun <&cru SRST_ARESETN_EMMC>, <&cru SRST_BRESETN_EMMC>, 1889*4882a593Smuzhiyun <&cru SRST_TRESETN_EMMC>; 1890*4882a593Smuzhiyun reset-names = "core", "bus", "axi", "block", "timer"; 1891*4882a593Smuzhiyun max-frequency = <200000000>; 1892*4882a593Smuzhiyun status = "disabled"; 1893*4882a593Smuzhiyun }; 1894*4882a593Smuzhiyun 1895*4882a593Smuzhiyun sfc: spi@ffc00000 { 1896*4882a593Smuzhiyun compatible = "rockchip,sfc"; 1897*4882a593Smuzhiyun reg = <0x0 0xffc00000 0x0 0x4000>; 1898*4882a593Smuzhiyun interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 1899*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1900*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 1901*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 1902*4882a593Smuzhiyun assigned-clock-rates = <100000000>; 1903*4882a593Smuzhiyun #address-cells = <1>; 1904*4882a593Smuzhiyun #size-cells = <0>; 1905*4882a593Smuzhiyun status = "disabled"; 1906*4882a593Smuzhiyun }; 1907*4882a593Smuzhiyun 1908*4882a593Smuzhiyun sdio0: mmc@ffc10000 { 1909*4882a593Smuzhiyun compatible = "rockchip,rk3528-dw-mshc", 1910*4882a593Smuzhiyun "rockchip,rk3288-dw-mshc"; 1911*4882a593Smuzhiyun reg = <0x0 0xffc10000 0x0 0x4000>; 1912*4882a593Smuzhiyun interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 1913*4882a593Smuzhiyun max-frequency = <150000000>; 1914*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO0>, <&cru CCLK_SRC_SDIO0>, 1915*4882a593Smuzhiyun <&grf_cru SCLK_SDIO0_DRV>, <&grf_cru SCLK_SDIO0_SAMPLE>; 1916*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1917*4882a593Smuzhiyun fifo-depth = <0x100>; 1918*4882a593Smuzhiyun resets = <&cru SRST_HRESETN_SDIO0>; 1919*4882a593Smuzhiyun reset-names = "reset"; 1920*4882a593Smuzhiyun rockchip,use-v2-tuning; 1921*4882a593Smuzhiyun status = "disabled"; 1922*4882a593Smuzhiyun }; 1923*4882a593Smuzhiyun 1924*4882a593Smuzhiyun sdio1: mmc@ffc20000 { 1925*4882a593Smuzhiyun compatible = "rockchip,rk3528-dw-mshc", 1926*4882a593Smuzhiyun "rockchip,rk3288-dw-mshc"; 1927*4882a593Smuzhiyun reg = <0x0 0xffc20000 0x0 0x4000>; 1928*4882a593Smuzhiyun interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 1929*4882a593Smuzhiyun max-frequency = <150000000>; 1930*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO1>, <&cru CCLK_SRC_SDIO1>, 1931*4882a593Smuzhiyun <&grf_cru SCLK_SDIO1_DRV>, <&grf_cru SCLK_SDIO1_SAMPLE>; 1932*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1933*4882a593Smuzhiyun fifo-depth = <0x100>; 1934*4882a593Smuzhiyun resets = <&cru SRST_HRESETN_SDIO1>; 1935*4882a593Smuzhiyun reset-names = "reset"; 1936*4882a593Smuzhiyun rockchip,use-v2-tuning; 1937*4882a593Smuzhiyun status = "disabled"; 1938*4882a593Smuzhiyun }; 1939*4882a593Smuzhiyun 1940*4882a593Smuzhiyun sdmmc: mmc@ffc30000 { 1941*4882a593Smuzhiyun compatible = "rockchip,rk3528-dw-mshc", 1942*4882a593Smuzhiyun "rockchip,rk3288-dw-mshc"; 1943*4882a593Smuzhiyun reg = <0x0 0xffc30000 0x0 0x4000>; 1944*4882a593Smuzhiyun interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 1945*4882a593Smuzhiyun max-frequency = <150000000>; 1946*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC0>, <&cru CCLK_SRC_SDMMC0>, 1947*4882a593Smuzhiyun <&grf_cru SCLK_SDMMC_DRV>, <&grf_cru SCLK_SDMMC_SAMPLE>; 1948*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1949*4882a593Smuzhiyun fifo-depth = <0x100>; 1950*4882a593Smuzhiyun resets = <&cru SRST_HRESETN_SDMMC0>; 1951*4882a593Smuzhiyun reset-names = "reset"; 1952*4882a593Smuzhiyun rockchip,use-v2-tuning; 1953*4882a593Smuzhiyun pinctrl-names = "default"; 1954*4882a593Smuzhiyun pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>; 1955*4882a593Smuzhiyun status = "disabled"; 1956*4882a593Smuzhiyun }; 1957*4882a593Smuzhiyun 1958*4882a593Smuzhiyun crypto: crypto@ffc40000 { 1959*4882a593Smuzhiyun compatible = "rockchip,crypto-v4"; 1960*4882a593Smuzhiyun reg = <0x0 0xffc40000 0x0 0x2000>; 1961*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 1962*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_ACLK_CRYPTO>, <&scmi_clk SCMI_HCLK_CRYPTO>, 1963*4882a593Smuzhiyun <&scmi_clk SCMI_CORE_CRYPTO>, <&scmi_clk SCMI_PKA_CRYPTO>; 1964*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk", "pka"; 1965*4882a593Smuzhiyun assigned-clocks = <&scmi_clk SCMI_CORE_CRYPTO>, <&scmi_clk SCMI_PKA_CRYPTO>; 1966*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <300000000>; 1967*4882a593Smuzhiyun resets = <&cru SRST_RESETN_CORE_CRYPTO>; 1968*4882a593Smuzhiyun reset-names = "crypto-rst"; 1969*4882a593Smuzhiyun status = "disabled"; 1970*4882a593Smuzhiyun }; 1971*4882a593Smuzhiyun 1972*4882a593Smuzhiyun rng: rng@ffc50000 { 1973*4882a593Smuzhiyun compatible = "rockchip,rkrng"; 1974*4882a593Smuzhiyun reg = <0x0 0xffc50000 0x0 0x200>; 1975*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1976*4882a593Smuzhiyun clocks = <&scmi_clk SCMI_HCLK_TRNG>; 1977*4882a593Smuzhiyun clock-names = "hclk_trng"; 1978*4882a593Smuzhiyun resets = <&cru SRST_HRESETN_TRNG_NS>; 1979*4882a593Smuzhiyun reset-names = "reset"; 1980*4882a593Smuzhiyun status = "disabled"; 1981*4882a593Smuzhiyun }; 1982*4882a593Smuzhiyun 1983*4882a593Smuzhiyun otp: otp@ffce0000 { 1984*4882a593Smuzhiyun compatible = "rockchip,rk3528-otp"; 1985*4882a593Smuzhiyun reg = <0x0 0xffce0000 0x0 0x4000>; 1986*4882a593Smuzhiyun #address-cells = <1>; 1987*4882a593Smuzhiyun #size-cells = <1>; 1988*4882a593Smuzhiyun clocks = <&cru CLK_USER_OTPC_NS>, <&cru CLK_SBPI_OTPC_NS>, 1989*4882a593Smuzhiyun <&cru PCLK_OTPC_NS>; 1990*4882a593Smuzhiyun clock-names = "usr", "sbpi", "apb"; 1991*4882a593Smuzhiyun resets = <&cru SRST_RESETN_USER_OTPC_NS>, 1992*4882a593Smuzhiyun <&cru SRST_RESETN_SBPI_OTPC_NS>, 1993*4882a593Smuzhiyun <&cru SRST_PRESETN_OTPC_NS>; 1994*4882a593Smuzhiyun reset-names = "usr", "sbpi", "apb"; 1995*4882a593Smuzhiyun 1996*4882a593Smuzhiyun /* Data cells */ 1997*4882a593Smuzhiyun cpu_code: cpu-code@2 { 1998*4882a593Smuzhiyun reg = <0x02 0x2>; 1999*4882a593Smuzhiyun }; 2000*4882a593Smuzhiyun otp_cpu_version: cpu-version@8 { 2001*4882a593Smuzhiyun reg = <0x08 0x1>; 2002*4882a593Smuzhiyun bits = <3 3>; 2003*4882a593Smuzhiyun }; 2004*4882a593Smuzhiyun otp_id: id@a { 2005*4882a593Smuzhiyun reg = <0x0a 0x10>; 2006*4882a593Smuzhiyun }; 2007*4882a593Smuzhiyun cpu_leakage: cpu-leakage@1a { 2008*4882a593Smuzhiyun reg = <0x1a 0x1>; 2009*4882a593Smuzhiyun }; 2010*4882a593Smuzhiyun log_leakage: log-leakage@1b { 2011*4882a593Smuzhiyun reg = <0x1b 0x1>; 2012*4882a593Smuzhiyun }; 2013*4882a593Smuzhiyun gpu_leakage: gpu-leakage@1c { 2014*4882a593Smuzhiyun reg = <0x1c 0x1>; 2015*4882a593Smuzhiyun }; 2016*4882a593Smuzhiyun macphy_bgs: macphy-bgs@2d { 2017*4882a593Smuzhiyun reg = <0x2d 0x1>; 2018*4882a593Smuzhiyun }; 2019*4882a593Smuzhiyun macphy_txlevel: macphy-txlevel@2e { 2020*4882a593Smuzhiyun reg = <0x2e 0x2>; 2021*4882a593Smuzhiyun }; 2022*4882a593Smuzhiyun }; 2023*4882a593Smuzhiyun 2024*4882a593Smuzhiyun dmac: dma-controller@ffd60000 { 2025*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 2026*4882a593Smuzhiyun reg = <0x0 0xffd60000 0x0 0x4000>; 2027*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 2028*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 2029*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 2030*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 2031*4882a593Smuzhiyun <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 2032*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 2033*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 2034*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 2035*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 2036*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 2037*4882a593Smuzhiyun clock-names = "apb_pclk"; 2038*4882a593Smuzhiyun #dma-cells = <1>; 2039*4882a593Smuzhiyun arm,pl330-periph-burst; 2040*4882a593Smuzhiyun }; 2041*4882a593Smuzhiyun 2042*4882a593Smuzhiyun hwlock: hwspinlock@ffd70000 { 2043*4882a593Smuzhiyun compatible = "rockchip,hwspinlock"; 2044*4882a593Smuzhiyun reg = <0x0 0xffd70000 0x0 0x100>; 2045*4882a593Smuzhiyun #hwlock-cells = <1>; 2046*4882a593Smuzhiyun status = "disabled"; 2047*4882a593Smuzhiyun }; 2048*4882a593Smuzhiyun 2049*4882a593Smuzhiyun combphy_pu: phy@ffdc0000 { 2050*4882a593Smuzhiyun compatible = "rockchip,rk3528-naneng-combphy"; 2051*4882a593Smuzhiyun reg = <0x0 0xffdc0000 0x0 0x10000>; 2052*4882a593Smuzhiyun #phy-cells = <1>; 2053*4882a593Smuzhiyun clocks = <&cru CLK_REF_PCIE_INNER_PHY>, <&cru PCLK_PCIE_PHY>, <&cru PCLK_PIPE_GRF>; 2054*4882a593Smuzhiyun clock-names = "refclk", "apbclk", "pipe_clk"; 2055*4882a593Smuzhiyun assigned-clocks = <&cru CLK_REF_PCIE_INNER_PHY>; 2056*4882a593Smuzhiyun assigned-clock-rates = <100000000>; 2057*4882a593Smuzhiyun resets = <&cru SRST_PRESETN_PCIE_PHY>, <&cru SRST_RESETN_PCIE_PIPE_PHY>; 2058*4882a593Smuzhiyun reset-names = "combphy-apb", "combphy"; 2059*4882a593Smuzhiyun rockchip,pipe-grf = <&grf>; 2060*4882a593Smuzhiyun rockchip,pipe-phy-grf = <&grf>; 2061*4882a593Smuzhiyun status = "disabled"; 2062*4882a593Smuzhiyun }; 2063*4882a593Smuzhiyun 2064*4882a593Smuzhiyun usb2phy: usb2-phy@ffdf0000 { 2065*4882a593Smuzhiyun compatible = "rockchip,rk3528-usb2phy"; 2066*4882a593Smuzhiyun reg = <0x0 0xffdf0000 0x0 0x10000>; 2067*4882a593Smuzhiyun clocks = <&cru CLK_REF_USBPHY>, <&cru PCLK_USBPHY>; 2068*4882a593Smuzhiyun clock-names = "phyclk", "apb_pclk"; 2069*4882a593Smuzhiyun #clock-cells = <0>; 2070*4882a593Smuzhiyun rockchip,usbgrf = <&grf>; 2071*4882a593Smuzhiyun status = "disabled"; 2072*4882a593Smuzhiyun 2073*4882a593Smuzhiyun u2phy_otg: otg-port { 2074*4882a593Smuzhiyun #phy-cells = <0>; 2075*4882a593Smuzhiyun interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 2076*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 2077*4882a593Smuzhiyun <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 2078*4882a593Smuzhiyun interrupt-names = "otg-bvalid", 2079*4882a593Smuzhiyun "otg-id", 2080*4882a593Smuzhiyun "linestate"; 2081*4882a593Smuzhiyun status = "disabled"; 2082*4882a593Smuzhiyun }; 2083*4882a593Smuzhiyun 2084*4882a593Smuzhiyun u2phy_host: host-port { 2085*4882a593Smuzhiyun #phy-cells = <0>; 2086*4882a593Smuzhiyun interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 2087*4882a593Smuzhiyun interrupt-names = "linestate"; 2088*4882a593Smuzhiyun status = "disabled"; 2089*4882a593Smuzhiyun }; 2090*4882a593Smuzhiyun }; 2091*4882a593Smuzhiyun 2092*4882a593Smuzhiyun hdmiphy: hdmiphy@ffe00000 { 2093*4882a593Smuzhiyun compatible = "rockchip,rk3528-hdmi-phy"; 2094*4882a593Smuzhiyun reg = <0x0 0xffe00000 0x0 0x10000>; 2095*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 2096*4882a593Smuzhiyun #phy-cells = <0>; 2097*4882a593Smuzhiyun clocks = <&cru PCLK_HDMIPHY>, <&xin24m>; 2098*4882a593Smuzhiyun clock-names = "sysclk", "refclk"; 2099*4882a593Smuzhiyun #clock-cells = <0>; 2100*4882a593Smuzhiyun clock-output-names = "clk_hdmiphy_pixel_io"; 2101*4882a593Smuzhiyun status = "disabled"; 2102*4882a593Smuzhiyun }; 2103*4882a593Smuzhiyun 2104*4882a593Smuzhiyun acodec: acodec@ffe10000 { 2105*4882a593Smuzhiyun compatible = "rockchip,rk3528-codec"; 2106*4882a593Smuzhiyun reg = <0x0 0xffe10000 0x0 0x1000>; 2107*4882a593Smuzhiyun #sound-dai-cells = <0>; 2108*4882a593Smuzhiyun clocks = <&cru PCLK_ACODEC>, <&cru MCLK_ACODEC_TX>; 2109*4882a593Smuzhiyun clock-names = "pclk", "mclk"; 2110*4882a593Smuzhiyun resets = <&cru SRST_PRESETN_ACODEC>; 2111*4882a593Smuzhiyun reset-names = "acodec"; 2112*4882a593Smuzhiyun status = "disabled"; 2113*4882a593Smuzhiyun }; 2114*4882a593Smuzhiyun 2115*4882a593Smuzhiyun pinctrl: pinctrl { 2116*4882a593Smuzhiyun compatible = "rockchip,rk3528-pinctrl"; 2117*4882a593Smuzhiyun rockchip,grf = <&ioc_grf>; 2118*4882a593Smuzhiyun #address-cells = <2>; 2119*4882a593Smuzhiyun #size-cells = <2>; 2120*4882a593Smuzhiyun ranges; 2121*4882a593Smuzhiyun 2122*4882a593Smuzhiyun gpio0: gpio@ff610000 { 2123*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2124*4882a593Smuzhiyun reg = <0x0 0xff610000 0x0 0x200>; 2125*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 2126*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>, <&cru DBCLK_GPIO0>; 2127*4882a593Smuzhiyun gpio-controller; 2128*4882a593Smuzhiyun #gpio-cells = <2>; 2129*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 32>; 2130*4882a593Smuzhiyun interrupt-controller; 2131*4882a593Smuzhiyun #interrupt-cells = <2>; 2132*4882a593Smuzhiyun }; 2133*4882a593Smuzhiyun 2134*4882a593Smuzhiyun gpio1: gpio@ffaf0000 { 2135*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2136*4882a593Smuzhiyun reg = <0x0 0xffaf0000 0x0 0x200>; 2137*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 2138*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 2139*4882a593Smuzhiyun gpio-controller; 2140*4882a593Smuzhiyun #gpio-cells = <2>; 2141*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 32 32>; 2142*4882a593Smuzhiyun interrupt-controller; 2143*4882a593Smuzhiyun #interrupt-cells = <2>; 2144*4882a593Smuzhiyun }; 2145*4882a593Smuzhiyun 2146*4882a593Smuzhiyun gpio2: gpio@ffb00000 { 2147*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2148*4882a593Smuzhiyun reg = <0x0 0xffb00000 0x0 0x200>; 2149*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 2150*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 2151*4882a593Smuzhiyun gpio-controller; 2152*4882a593Smuzhiyun #gpio-cells = <2>; 2153*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 64 32>; 2154*4882a593Smuzhiyun interrupt-controller; 2155*4882a593Smuzhiyun #interrupt-cells = <2>; 2156*4882a593Smuzhiyun }; 2157*4882a593Smuzhiyun 2158*4882a593Smuzhiyun gpio3: gpio@ffb10000 { 2159*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2160*4882a593Smuzhiyun reg = <0x0 0xffb10000 0x0 0x200>; 2161*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 2162*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 2163*4882a593Smuzhiyun gpio-controller; 2164*4882a593Smuzhiyun #gpio-cells = <2>; 2165*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 96 32>; 2166*4882a593Smuzhiyun interrupt-controller; 2167*4882a593Smuzhiyun #interrupt-cells = <2>; 2168*4882a593Smuzhiyun }; 2169*4882a593Smuzhiyun 2170*4882a593Smuzhiyun gpio4: gpio@ffb20000 { 2171*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2172*4882a593Smuzhiyun reg = <0x0 0xffb20000 0x0 0x200>; 2173*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 2174*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 2175*4882a593Smuzhiyun gpio-controller; 2176*4882a593Smuzhiyun #gpio-cells = <2>; 2177*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 128 32>; 2178*4882a593Smuzhiyun interrupt-controller; 2179*4882a593Smuzhiyun #interrupt-cells = <2>; 2180*4882a593Smuzhiyun }; 2181*4882a593Smuzhiyun }; 2182*4882a593Smuzhiyun}; 2183*4882a593Smuzhiyun 2184*4882a593Smuzhiyun#include "rk3528-pinctrl.dtsi" 2185