xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/rk3308.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
11*4882a593Smuzhiyun#include <dt-bindings/clock/rk3308-cru.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "rockchip,rk3308";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		serial0 = &uart0;
22*4882a593Smuzhiyun		serial1 = &uart1;
23*4882a593Smuzhiyun		serial2 = &uart2;
24*4882a593Smuzhiyun		serial3 = &uart3;
25*4882a593Smuzhiyun		serial4 = &uart4;
26*4882a593Smuzhiyun		mmc0 = &emmc;
27*4882a593Smuzhiyun		mmc1 = &sdmmc;
28*4882a593Smuzhiyun		spi0 = &spi0;
29*4882a593Smuzhiyun		spi1 = &spi1;
30*4882a593Smuzhiyun		spi2 = &spi2;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	cpus {
34*4882a593Smuzhiyun		#address-cells = <2>;
35*4882a593Smuzhiyun		#size-cells = <0>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		cpu0: cpu@0 {
38*4882a593Smuzhiyun			device_type = "cpu";
39*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
40*4882a593Smuzhiyun			reg = <0x0 0x0>;
41*4882a593Smuzhiyun			enable-method = "psci";
42*4882a593Smuzhiyun		};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		cpu1: cpu@1 {
45*4882a593Smuzhiyun			device_type = "cpu";
46*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
47*4882a593Smuzhiyun			reg = <0x0 0x1>;
48*4882a593Smuzhiyun			enable-method = "psci";
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		cpu2: cpu@2 {
52*4882a593Smuzhiyun			device_type = "cpu";
53*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
54*4882a593Smuzhiyun			reg = <0x0 0x2>;
55*4882a593Smuzhiyun			enable-method = "psci";
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		cpu3: cpu@3 {
59*4882a593Smuzhiyun			device_type = "cpu";
60*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
61*4882a593Smuzhiyun			reg = <0x0 0x3>;
62*4882a593Smuzhiyun			enable-method = "psci";
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	arm-pmu {
67*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
68*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
69*4882a593Smuzhiyun			     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
70*4882a593Smuzhiyun			     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
71*4882a593Smuzhiyun			     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
72*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	mac_clkin: external-mac-clock {
76*4882a593Smuzhiyun		compatible = "fixed-clock";
77*4882a593Smuzhiyun		clock-frequency = <50000000>;
78*4882a593Smuzhiyun		clock-output-names = "mac_clkin";
79*4882a593Smuzhiyun		#clock-cells = <0>;
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	display_subsystem: display-subsystem {
83*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
84*4882a593Smuzhiyun		ports = <&vop_out>;
85*4882a593Smuzhiyun		status = "disabled";
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		route {
88*4882a593Smuzhiyun			route_rgb: route-rgb {
89*4882a593Smuzhiyun				status = "okay";
90*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
91*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
92*4882a593Smuzhiyun				logo,mode = "center";
93*4882a593Smuzhiyun				charge_logo,mode = "center";
94*4882a593Smuzhiyun				connect = <&vop_out_rgb>;
95*4882a593Smuzhiyun			};
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	dmc: dmc@20004000 {
100*4882a593Smuzhiyun		compatible = "rockchip,rk3308-dmc";
101*4882a593Smuzhiyun		reg = <0x0 0xff010000 0x0 0x10000>;
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	psci: psci {
105*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
106*4882a593Smuzhiyun		method = "smc";
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	timer {
110*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
111*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
112*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
113*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
114*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
115*4882a593Smuzhiyun		clock-frequency = <24000000>;
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	clocks {
119*4882a593Smuzhiyun		xin24m: xin24m {
120*4882a593Smuzhiyun			compatible = "fixed-clock";
121*4882a593Smuzhiyun			#clock-cells = <0>;
122*4882a593Smuzhiyun			clock-frequency = <24000000>;
123*4882a593Smuzhiyun			clock-output-names = "xin24m";
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun	grf: grf@ff000000 {
128*4882a593Smuzhiyun		compatible = "rockchip,rk3308-grf", "syscon", "simple-mfd";
129*4882a593Smuzhiyun		reg = <0x0 0xff000000 0x0 0x10000>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	usb2phy_grf: syscon@ff008000 {
133*4882a593Smuzhiyun		compatible = "rockchip,rk3308-usb2phy-grf", "syscon",
134*4882a593Smuzhiyun			     "simple-mfd";
135*4882a593Smuzhiyun		reg = <0x0 0xff008000 0x0 0x4000>;
136*4882a593Smuzhiyun		#address-cells = <1>;
137*4882a593Smuzhiyun		#size-cells = <1>;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun		u2phy: usb2-phy@100 {
140*4882a593Smuzhiyun			compatible = "rockchip,rk3308-usb2phy",
141*4882a593Smuzhiyun				     "rockchip,rk3328-usb2phy";
142*4882a593Smuzhiyun			reg = <0x100 0x10>;
143*4882a593Smuzhiyun			clocks = <&cru SCLK_USBPHY_REF>;
144*4882a593Smuzhiyun			clock-names = "phyclk";
145*4882a593Smuzhiyun			#clock-cells = <0>;
146*4882a593Smuzhiyun			assigned-clocks = <&cru USB480M>;
147*4882a593Smuzhiyun			assigned-clock-parents = <&u2phy>;
148*4882a593Smuzhiyun			clock-output-names = "usb480m_phy";
149*4882a593Smuzhiyun			status = "disabled";
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun			u2phy_host: host-port {
152*4882a593Smuzhiyun				#phy-cells = <0>;
153*4882a593Smuzhiyun				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
154*4882a593Smuzhiyun				interrupt-names = "linestate";
155*4882a593Smuzhiyun				status = "disabled";
156*4882a593Smuzhiyun			};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun			u2phy_otg: otg-port {
159*4882a593Smuzhiyun				#phy-cells = <0>;
160*4882a593Smuzhiyun				interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
161*4882a593Smuzhiyun					     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
162*4882a593Smuzhiyun					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
163*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
164*4882a593Smuzhiyun						  "linestate";
165*4882a593Smuzhiyun				status = "disabled";
166*4882a593Smuzhiyun			};
167*4882a593Smuzhiyun		};
168*4882a593Smuzhiyun	};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun	uart0: serial@ff0a0000 {
171*4882a593Smuzhiyun		compatible = "rockchip,rk3308-uart", "snps,dw-apb-uart";
172*4882a593Smuzhiyun		reg = <0x0 0xff0a0000 0x0 0x100>;
173*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
174*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
175*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
176*4882a593Smuzhiyun		reg-shift = <2>;
177*4882a593Smuzhiyun		reg-io-width = <4>;
178*4882a593Smuzhiyun		status = "disabled";
179*4882a593Smuzhiyun	};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun	uart1: serial@ff0b0000 {
182*4882a593Smuzhiyun		compatible = "rockchip,rk3308-uart", "snps,dw-apb-uart";
183*4882a593Smuzhiyun		reg = <0x0 0xff0b0000 0x0 0x100>;
184*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
185*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
186*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
187*4882a593Smuzhiyun		reg-shift = <2>;
188*4882a593Smuzhiyun		reg-io-width = <4>;
189*4882a593Smuzhiyun		status = "disabled";
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	uart2: serial@ff0c0000 {
193*4882a593Smuzhiyun		compatible = "rockchip,rk3308-uart", "snps,dw-apb-uart";
194*4882a593Smuzhiyun		reg = <0x0 0xff0c0000 0x0 0x100>;
195*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
196*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
197*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
198*4882a593Smuzhiyun		reg-shift = <2>;
199*4882a593Smuzhiyun		reg-io-width = <4>;
200*4882a593Smuzhiyun		status = "disabled";
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	uart3: serial@ff0d0000 {
204*4882a593Smuzhiyun		compatible = "rockchip,rk3308-uart", "snps,dw-apb-uart";
205*4882a593Smuzhiyun		reg = <0x0 0xff0d0000 0x0 0x100>;
206*4882a593Smuzhiyun		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
207*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
208*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
209*4882a593Smuzhiyun		reg-shift = <2>;
210*4882a593Smuzhiyun		reg-io-width = <4>;
211*4882a593Smuzhiyun		status = "disabled";
212*4882a593Smuzhiyun	};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun	uart4: serial@ff0e0000 {
215*4882a593Smuzhiyun		compatible = "rockchip,rk3308-uart", "snps,dw-apb-uart";
216*4882a593Smuzhiyun		reg = <0x0 0xff0e0000 0x0 0x100>;
217*4882a593Smuzhiyun		interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
218*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
219*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
220*4882a593Smuzhiyun		reg-shift = <2>;
221*4882a593Smuzhiyun		reg-io-width = <4>;
222*4882a593Smuzhiyun		status = "disabled";
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	spi0: spi@ff120000 {
226*4882a593Smuzhiyun		compatible = "rockchip,rk3308-spi", "rockchip,rk3066-spi";
227*4882a593Smuzhiyun		reg = <0x0 0xff120000 0x0 0x1000>;
228*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
229*4882a593Smuzhiyun		#address-cells = <1>;
230*4882a593Smuzhiyun		#size-cells = <0>;
231*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
232*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
233*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
234*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_csn0 &spi0_miso &spi0_mosi>;
235*4882a593Smuzhiyun		pinctrl-1 = <&spi0_clk_hs &spi0_csn0 &spi0_miso_hs &spi0_mosi_hs>;
236*4882a593Smuzhiyun		status = "disabled";
237*4882a593Smuzhiyun	};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun	spi1: spi@ff130000 {
240*4882a593Smuzhiyun		compatible = "rockchip,rk3308-spi", "rockchip,rk3066-spi";
241*4882a593Smuzhiyun		reg = <0x0 0xff130000 0x0 0x1000>;
242*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
243*4882a593Smuzhiyun		#address-cells = <1>;
244*4882a593Smuzhiyun		#size-cells = <0>;
245*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
246*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
247*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
248*4882a593Smuzhiyun		pinctrl-0 = <&spi1_clk &spi1_csn0 &spi1_miso &spi1_mosi>;
249*4882a593Smuzhiyun		pinctrl-1 = <&spi2_clk_hs &spi2_csn0 &spi2_miso_hs &spi2_mosi_hs>;
250*4882a593Smuzhiyun		status = "disabled";
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun	spi2: spi@ff140000 {
254*4882a593Smuzhiyun		compatible = "rockchip,rk3308-spi", "rockchip,rk3066-spi";
255*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x1000>;
256*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
257*4882a593Smuzhiyun		#address-cells = <1>;
258*4882a593Smuzhiyun		#size-cells = <0>;
259*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
260*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
261*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
262*4882a593Smuzhiyun		pinctrl-0 = <&spi2_clk &spi2_csn0 &spi2_miso &spi2_mosi>;
263*4882a593Smuzhiyun		pinctrl-1 = <&spi2_clk_hs &spi2_csn0 &spi2_miso_hs &spi2_mosi_hs>;
264*4882a593Smuzhiyun		status = "disabled";
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	vop: vop@ff2e0000 {
268*4882a593Smuzhiyun		compatible = "rockchip,rk3308-vop";
269*4882a593Smuzhiyun		reg = <0x0 0xff2e0000 0x0 0x1fc>, <0x0 0xff2e0a00 0x0 0x400>;
270*4882a593Smuzhiyun		reg-names = "regs", "gamma_lut";
271*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
272*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>,
273*4882a593Smuzhiyun			 <&cru HCLK_VOP>;
274*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
275*4882a593Smuzhiyun		status = "disabled";
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		vop_out: port {
278*4882a593Smuzhiyun			#address-cells = <1>;
279*4882a593Smuzhiyun			#size-cells = <0>;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun			vop_out_rgb: endpoint@0 {
282*4882a593Smuzhiyun				reg = <0>;
283*4882a593Smuzhiyun				remote-endpoint = <&rgb_in_vop>;
284*4882a593Smuzhiyun			};
285*4882a593Smuzhiyun		};
286*4882a593Smuzhiyun	};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun	crypto: crypto@ff2f0000 {
289*4882a593Smuzhiyun		compatible = "rockchip,rk3308-crypto";
290*4882a593Smuzhiyun		reg = <0x0 0xff2f0000 0x0 0x4000>;
291*4882a593Smuzhiyun		clock-names = "sclk_crypto", "apkclk_crypto";
292*4882a593Smuzhiyun		clocks = <&cru SCLK_CRYPTO>, <&cru SCLK_CRYPTO_APK>;
293*4882a593Smuzhiyun		clock-frequency = <200000000>, <300000000>;
294*4882a593Smuzhiyun		status = "disabled";
295*4882a593Smuzhiyun	};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun	pwm0: pwm@ff180000 {
298*4882a593Smuzhiyun		compatible = "rockchip,rk3308-pwm", "rockchip,rk3328-pwm";
299*4882a593Smuzhiyun		reg = <0x0 0xff180000 0x0 0x10>;
300*4882a593Smuzhiyun		#pwm-cells = <3>;
301*4882a593Smuzhiyun		pinctrl-names = "active";
302*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
303*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
304*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
305*4882a593Smuzhiyun		status = "disabled";
306*4882a593Smuzhiyun	};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun	pwm1: pwm@ff180010 {
309*4882a593Smuzhiyun		compatible = "rockchip,rk3308-pwm", "rockchip,rk3328-pwm";
310*4882a593Smuzhiyun		reg = <0x0 0xff180010 0x0 0x10>;
311*4882a593Smuzhiyun		#pwm-cells = <3>;
312*4882a593Smuzhiyun		pinctrl-names = "active";
313*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
314*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
315*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
316*4882a593Smuzhiyun		status = "disabled";
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	pwm2: pwm@ff180020 {
320*4882a593Smuzhiyun		compatible = "rockchip,rk3308-pwm", "rockchip,rk3328-pwm";
321*4882a593Smuzhiyun		reg = <0x0 0xff180020 0x0 0x10>;
322*4882a593Smuzhiyun		#pwm-cells = <3>;
323*4882a593Smuzhiyun		pinctrl-names = "active";
324*4882a593Smuzhiyun		pinctrl-0 = <&pwm2_pin>;
325*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
326*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
327*4882a593Smuzhiyun		status = "disabled";
328*4882a593Smuzhiyun	};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun	pwm3: pwm@ff180030 {
331*4882a593Smuzhiyun		compatible = "rockchip,rk3308-pwm", "rockchip,rk3328-pwm";
332*4882a593Smuzhiyun		reg = <0x0 0xff180030 0x0 0x10>;
333*4882a593Smuzhiyun		#pwm-cells = <3>;
334*4882a593Smuzhiyun		pinctrl-names = "active";
335*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
336*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>;
337*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
338*4882a593Smuzhiyun		status = "disabled";
339*4882a593Smuzhiyun	};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun	rgb: rgb {
342*4882a593Smuzhiyun		compatible = "rockchip,rk3308-rgb";
343*4882a593Smuzhiyun		status = "disabled";
344*4882a593Smuzhiyun		pinctrl-names = "default";
345*4882a593Smuzhiyun		pinctrl-0 = <&lcdc_ctl>;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		ports {
348*4882a593Smuzhiyun			#address-cells = <1>;
349*4882a593Smuzhiyun			#size-cells = <0>;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun			port@0 {
352*4882a593Smuzhiyun				reg = <0>;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun				#address-cells = <1>;
355*4882a593Smuzhiyun				#size-cells = <0>;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun				rgb_in_vop: endpoint@0 {
358*4882a593Smuzhiyun					reg = <0>;
359*4882a593Smuzhiyun					remote-endpoint = <&vop_out_rgb>;
360*4882a593Smuzhiyun				};
361*4882a593Smuzhiyun			};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun		};
364*4882a593Smuzhiyun	};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun	saradc: saradc@ff1e0000 {
367*4882a593Smuzhiyun		compatible = "rockchip,rk3308-saradc", "rockchip,rk3399-saradc";
368*4882a593Smuzhiyun		reg = <0x0 0xff1e0000 0x0 0x100>;
369*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
370*4882a593Smuzhiyun		#io-channel-cells = <1>;
371*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
372*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
373*4882a593Smuzhiyun		resets = <&cru SRST_SARADC_P>;
374*4882a593Smuzhiyun		reset-names = "saradc-apb";
375*4882a593Smuzhiyun		status = "disabled";
376*4882a593Smuzhiyun	};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun	i2s0: i2s@ff300000 {
379*4882a593Smuzhiyun		compatible = "rockchip,rk3308-i2s", "rockchip,rk3066-i2s";
380*4882a593Smuzhiyun		reg = <0x0 0xff300000 0x0 0x10000>;
381*4882a593Smuzhiyun	};
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun	i2s1: i2s@ff310000 {
384*4882a593Smuzhiyun		compatible = "rockchip,rk3308-i2s", "rockchip,rk3066-i2s";
385*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x10000>;
386*4882a593Smuzhiyun	};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun	i2s2: i2s@ff320000 {
389*4882a593Smuzhiyun		compatible = "rockchip,rk3308-i2s", "rockchip,rk3066-i2s";
390*4882a593Smuzhiyun		reg = <0x0 0xff320000 0x0 0x10000>;
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun	i2s3: i2s@ff330000 {
394*4882a593Smuzhiyun		compatible = "rockchip,rk3308-i2s", "rockchip,rk3066-i2s";
395*4882a593Smuzhiyun		reg = <0x0 0xff330000 0x0 0x10000>;
396*4882a593Smuzhiyun	};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun	vad: vad@ff3c0000 {
399*4882a593Smuzhiyun		compatible = "rockchip,rk3308-vad", "rockchip,vad";
400*4882a593Smuzhiyun		reg = <0x0 0xff3c0000 0x0 0x10000>, <0x0 0xfff88000 0x0 0x38000>;
401*4882a593Smuzhiyun		reg-names = "vad", "vad-memory";
402*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
403*4882a593Smuzhiyun		rockchip,audio-src = <0>;
404*4882a593Smuzhiyun		rockchip,audio-chnl-num = <8>;
405*4882a593Smuzhiyun		rockchip,audio-chnl = <0>;
406*4882a593Smuzhiyun		rockchip,mode = <0>;
407*4882a593Smuzhiyun	};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun	usb20_otg: usb@ff400000 {
410*4882a593Smuzhiyun		compatible = "rockchip,rk3308-usb", "rockchip,rk3066-usb",
411*4882a593Smuzhiyun			     "snps,dwc2";
412*4882a593Smuzhiyun		reg = <0x0 0xff400000 0x0 0x40000>;
413*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
414*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG>;
415*4882a593Smuzhiyun		clock-names = "otg";
416*4882a593Smuzhiyun		dr_mode = "otg";
417*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
418*4882a593Smuzhiyun		g-rx-fifo-size = <275>;
419*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 64 32>;
420*4882a593Smuzhiyun		g-use-dma;
421*4882a593Smuzhiyun		phys = <&u2phy_otg>;
422*4882a593Smuzhiyun		phy-names = "usb2-phy";
423*4882a593Smuzhiyun		status = "disabled";
424*4882a593Smuzhiyun	};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun	usb_host0_ehci: usb@ff440000 {
427*4882a593Smuzhiyun		compatible = "generic-ehci";
428*4882a593Smuzhiyun		reg = <0x0 0xff440000 0x0 0x10000>;
429*4882a593Smuzhiyun		interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
430*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST>, <&cru HCLK_HOST_ARB>,
431*4882a593Smuzhiyun			 <&u2phy>;
432*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
433*4882a593Smuzhiyun		phys = <&u2phy_host>;
434*4882a593Smuzhiyun		phy-names = "usb";
435*4882a593Smuzhiyun		status = "disabled";
436*4882a593Smuzhiyun	};
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun	usb_host0_ohci: usb@ff450000 {
439*4882a593Smuzhiyun		compatible = "generic-ohci";
440*4882a593Smuzhiyun		reg = <0x0 0xff450000 0x0 0x10000>;
441*4882a593Smuzhiyun		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
442*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST>, <&cru HCLK_HOST_ARB>,
443*4882a593Smuzhiyun			 <&u2phy>;
444*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
445*4882a593Smuzhiyun		phys = <&u2phy_host>;
446*4882a593Smuzhiyun		phy-names = "usb";
447*4882a593Smuzhiyun	};
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun	sdmmc: dwmmc@ff480000 {
450*4882a593Smuzhiyun		compatible = "rockchip,rk3308-dw-mshc", "rockchip,rk3288-dw-mshc";
451*4882a593Smuzhiyun		reg = <0x0 0xff480000 0x0 0x4000>;
452*4882a593Smuzhiyun		max-frequency = <150000000>;
453*4882a593Smuzhiyun		bus-width = <4>;
454*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
455*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
456*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
457*4882a593Smuzhiyun		fifo-depth = <0x100>;
458*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
459*4882a593Smuzhiyun		pinctrl-names = "default";
460*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_bus4>;
461*4882a593Smuzhiyun		status = "disabled";
462*4882a593Smuzhiyun	};
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun	emmc: dwmmc@ff490000 {
465*4882a593Smuzhiyun		compatible = "rockchip,rk3308-dw-mshc", "rockchip,rk3288-dw-mshc";
466*4882a593Smuzhiyun		reg = <0x0 0xff490000 0x0 0x4000>;
467*4882a593Smuzhiyun		max-frequency = <150000000>;
468*4882a593Smuzhiyun		bus-width = <8>;
469*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
470*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
471*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
472*4882a593Smuzhiyun		fifo-depth = <0x100>;
473*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
474*4882a593Smuzhiyun		status = "disabled";
475*4882a593Smuzhiyun	};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun	sdio: dwmmc@ff4a0000 {
478*4882a593Smuzhiyun		compatible = "rockchip,rk3308-dw-mshc", "rockchip,rk3288-dw-mshc";
479*4882a593Smuzhiyun		reg = <0x0 0xff4a0000 0x0 0x4000>;
480*4882a593Smuzhiyun		max-frequency = <150000000>;
481*4882a593Smuzhiyun		bus-width = <4>;
482*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
483*4882a593Smuzhiyun			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
484*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
485*4882a593Smuzhiyun		fifo-depth = <0x100>;
486*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
487*4882a593Smuzhiyun		pinctrl-names = "default";
488*4882a593Smuzhiyun		pinctrl-0 = <&sdio_bus4 &sdio_cmd &sdio_clk>;
489*4882a593Smuzhiyun		status = "disabled";
490*4882a593Smuzhiyun	};
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun	nandc: nandc@ff4b0000 {
493*4882a593Smuzhiyun		compatible = "rockchip,rk-nandc";
494*4882a593Smuzhiyun		reg = <0x0 0xff4b0000 0x0 0x4000>;
495*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
496*4882a593Smuzhiyun		nandc_id = <0>;
497*4882a593Smuzhiyun		clocks = <&cru SCLK_NANDC>, <&cru HCLK_NANDC>;
498*4882a593Smuzhiyun		clock-names = "clk_nandc", "hclk_nandc";
499*4882a593Smuzhiyun		status = "disabled";
500*4882a593Smuzhiyun	};
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	sfc: sfc@ff4c0000 {
504*4882a593Smuzhiyun		compatible = "rockchip,rksfc","rockchip,sfc";
505*4882a593Smuzhiyun		reg = <0x0 0xff4c0000 0x0 0x4000>;
506*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
507*4882a593Smuzhiyun		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
508*4882a593Smuzhiyun		clock-names = "clk_sfc", "hclk_sfc";
509*4882a593Smuzhiyun		status = "disabled";
510*4882a593Smuzhiyun	};
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun	mac: ethernet@ff4e0000 {
513*4882a593Smuzhiyun		compatible = "rockchip,rk3308-mac";
514*4882a593Smuzhiyun		reg = <0x0 0xff4e0000 0x0 0x10000>;
515*4882a593Smuzhiyun		rockchip,grf = <&grf>;
516*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
517*4882a593Smuzhiyun		interrupt-names = "macirq";
518*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX_TX>,
519*4882a593Smuzhiyun			 <&cru SCLK_MAC_RX_TX>, <&cru SCLK_MAC_REF>,
520*4882a593Smuzhiyun			 <&cru SCLK_MAC>, <&cru ACLK_MAC>,
521*4882a593Smuzhiyun			 <&cru PCLK_MAC>, <&cru SCLK_MAC_RMII>;
522*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
523*4882a593Smuzhiyun			      "mac_clk_tx", "clk_mac_ref",
524*4882a593Smuzhiyun			      "clk_mac_refout", "aclk_mac",
525*4882a593Smuzhiyun			      "pclk_mac", "clk_mac_speed";
526*4882a593Smuzhiyun		phy-mode = "rmii";
527*4882a593Smuzhiyun		pinctrl-names = "default";
528*4882a593Smuzhiyun		pinctrl-0 = <&rmii_pins &mac_refclk_12ma>;
529*4882a593Smuzhiyun		resets = <&cru SRST_MAC_A>;
530*4882a593Smuzhiyun		reset-names = "stmmaceth";
531*4882a593Smuzhiyun		status = "disabled";
532*4882a593Smuzhiyun	};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun	cru: clock-controller@ff500000 {
535*4882a593Smuzhiyun		compatible = "rockchip,rk3308-cru";
536*4882a593Smuzhiyun		reg = <0x0 0xff500000 0x0 0x1000>;
537*4882a593Smuzhiyun		rockchip,grf = <&grf>;
538*4882a593Smuzhiyun		#clock-cells = <1>;
539*4882a593Smuzhiyun		#reset-cells = <1>;
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun	gic: interrupt-controller@ff580000 {
543*4882a593Smuzhiyun		compatible = "arm,gic-400";
544*4882a593Smuzhiyun		#interrupt-cells = <3>;
545*4882a593Smuzhiyun		#address-cells = <0>;
546*4882a593Smuzhiyun		interrupt-controller;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun		reg = <0x0 0xff581000 0x0 0x1000>,
549*4882a593Smuzhiyun		      <0x0 0xff582000 0x0 0x2000>,
550*4882a593Smuzhiyun		      <0x0 0xff584000 0x0 0x2000>,
551*4882a593Smuzhiyun		      <0x0 0xff586000 0x0 0x2000>;
552*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
553*4882a593Smuzhiyun	};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun	pinctrl: pinctrl {
556*4882a593Smuzhiyun		compatible = "rockchip,rk3308-pinctrl";
557*4882a593Smuzhiyun		rockchip,grf = <&grf>;
558*4882a593Smuzhiyun		#address-cells = <2>;
559*4882a593Smuzhiyun		#size-cells = <2>;
560*4882a593Smuzhiyun		ranges;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun		gpio0: gpio0@ff220000 {
563*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
564*4882a593Smuzhiyun			reg = <0x0 0xff220000 0x0 0x100>;
565*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
566*4882a593Smuzhiyun			//clocks = <&cru PCLK_GPIO0>;
567*4882a593Smuzhiyun			clocks = <&xin24m>;
568*4882a593Smuzhiyun			gpio-controller;
569*4882a593Smuzhiyun			#gpio-cells = <2>;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun			interrupt-controller;
572*4882a593Smuzhiyun			#interrupt-cells = <2>;
573*4882a593Smuzhiyun		};
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun		gpio1: gpio1@ff230000 {
576*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
577*4882a593Smuzhiyun			reg = <0x0 0xff230000 0x0 0x100>;
578*4882a593Smuzhiyun			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
579*4882a593Smuzhiyun			//clocks = <&cru PCLK_GPIO1>;
580*4882a593Smuzhiyun			clocks = <&xin24m>;
581*4882a593Smuzhiyun			gpio-controller;
582*4882a593Smuzhiyun			#gpio-cells = <2>;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun			interrupt-controller;
585*4882a593Smuzhiyun			#interrupt-cells = <2>;
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		gpio2: gpio2@ff240000 {
589*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
590*4882a593Smuzhiyun			reg = <0x0 0xff240000 0x0 0x100>;
591*4882a593Smuzhiyun			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
592*4882a593Smuzhiyun			//clocks = <&cru PCLK_GPIO2>;
593*4882a593Smuzhiyun			clocks = <&xin24m>;
594*4882a593Smuzhiyun			gpio-controller;
595*4882a593Smuzhiyun			#gpio-cells = <2>;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun			interrupt-controller;
598*4882a593Smuzhiyun			#interrupt-cells = <2>;
599*4882a593Smuzhiyun		};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun		gpio3: gpio3@ff250000 {
602*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
603*4882a593Smuzhiyun			reg = <0x0 0xff250000 0x0 0x100>;
604*4882a593Smuzhiyun			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
605*4882a593Smuzhiyun			//clocks = <&cru PCLK_GPIO3>;
606*4882a593Smuzhiyun			clocks = <&xin24m>;
607*4882a593Smuzhiyun			gpio-controller;
608*4882a593Smuzhiyun			#gpio-cells = <2>;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun			interrupt-controller;
611*4882a593Smuzhiyun			#interrupt-cells = <2>;
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		gpio4: gpio4@ff260000 {
615*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
616*4882a593Smuzhiyun			reg = <0x0 0xff260000 0x0 0x100>;
617*4882a593Smuzhiyun			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
618*4882a593Smuzhiyun			//clocks = <&cru PCLK_GPIO4>;
619*4882a593Smuzhiyun			clocks = <&xin24m>;
620*4882a593Smuzhiyun			gpio-controller;
621*4882a593Smuzhiyun			#gpio-cells = <2>;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun			interrupt-controller;
624*4882a593Smuzhiyun			#interrupt-cells = <2>;
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
628*4882a593Smuzhiyun			bias-pull-up;
629*4882a593Smuzhiyun		};
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
632*4882a593Smuzhiyun			bias-pull-down;
633*4882a593Smuzhiyun		};
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
636*4882a593Smuzhiyun			bias-disable;
637*4882a593Smuzhiyun		};
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun		pcfg_pull_none_2ma: pcfg-pull-none-2ma {
640*4882a593Smuzhiyun			bias-disable;
641*4882a593Smuzhiyun			drive-strength = <2>;
642*4882a593Smuzhiyun		};
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
645*4882a593Smuzhiyun			bias-pull-up;
646*4882a593Smuzhiyun			drive-strength = <2>;
647*4882a593Smuzhiyun		};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun		pcfg_pull_up_4ma: pcfg-pull-up-4ma {
650*4882a593Smuzhiyun			bias-pull-up;
651*4882a593Smuzhiyun			drive-strength = <4>;
652*4882a593Smuzhiyun		};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		pcfg_pull_none_4ma: pcfg-pull-none-4ma {
655*4882a593Smuzhiyun			bias-disable;
656*4882a593Smuzhiyun			drive-strength = <4>;
657*4882a593Smuzhiyun		};
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
660*4882a593Smuzhiyun			bias-pull-down;
661*4882a593Smuzhiyun			drive-strength = <4>;
662*4882a593Smuzhiyun		};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		pcfg_pull_none_8ma: pcfg-pull-none-8ma {
665*4882a593Smuzhiyun			bias-disable;
666*4882a593Smuzhiyun			drive-strength = <8>;
667*4882a593Smuzhiyun		};
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
670*4882a593Smuzhiyun			bias-pull-up;
671*4882a593Smuzhiyun			drive-strength = <8>;
672*4882a593Smuzhiyun		};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
675*4882a593Smuzhiyun			bias-disable;
676*4882a593Smuzhiyun			drive-strength = <12>;
677*4882a593Smuzhiyun		};
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun		pcfg_pull_up_12ma: pcfg-pull-up-12ma {
680*4882a593Smuzhiyun			bias-pull-up;
681*4882a593Smuzhiyun			drive-strength = <12>;
682*4882a593Smuzhiyun		};
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun		pcfg_pull_none_smt: pcfg-pull-none-smt {
685*4882a593Smuzhiyun			bias-disable;
686*4882a593Smuzhiyun			input-schmitt-enable;
687*4882a593Smuzhiyun		};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun		pcfg_output_high: pcfg-output-high {
690*4882a593Smuzhiyun			output-high;
691*4882a593Smuzhiyun		};
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun		pcfg_output_low: pcfg-output-low {
694*4882a593Smuzhiyun			output-low;
695*4882a593Smuzhiyun		};
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun		pcfg_input_high: pcfg-input-high {
698*4882a593Smuzhiyun			bias-pull-up;
699*4882a593Smuzhiyun			input-enable;
700*4882a593Smuzhiyun		};
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun		pcfg_input: pcfg-input {
703*4882a593Smuzhiyun			input-enable;
704*4882a593Smuzhiyun		};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun		i2c0 {
707*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
708*4882a593Smuzhiyun				rockchip,pins =
709*4882a593Smuzhiyun					<1 RK_PD0 2 &pcfg_pull_none_smt>,
710*4882a593Smuzhiyun					<1 RK_PD1 2 &pcfg_pull_none_smt>;
711*4882a593Smuzhiyun			};
712*4882a593Smuzhiyun		};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun		i2c1 {
715*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
716*4882a593Smuzhiyun				rockchip,pins =
717*4882a593Smuzhiyun					<0 RK_PB3 1 &pcfg_pull_none_smt>,
718*4882a593Smuzhiyun					<0 RK_PB4 1 &pcfg_pull_none_smt>;
719*4882a593Smuzhiyun			};
720*4882a593Smuzhiyun		};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun		i2c2 {
723*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
724*4882a593Smuzhiyun				rockchip,pins =
725*4882a593Smuzhiyun					<2 RK_PA2 3 &pcfg_pull_none_smt>,
726*4882a593Smuzhiyun					<2 RK_PA3 3 &pcfg_pull_none_smt>;
727*4882a593Smuzhiyun			};
728*4882a593Smuzhiyun		};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun		i2c3-m0 {
731*4882a593Smuzhiyun			i2c3m0_xfer: i2c3m0-xfer {
732*4882a593Smuzhiyun				rockchip,pins =
733*4882a593Smuzhiyun					<0 RK_PB7 2 &pcfg_pull_none_smt>,
734*4882a593Smuzhiyun					<0 RK_PC0 2 &pcfg_pull_none_smt>;
735*4882a593Smuzhiyun			};
736*4882a593Smuzhiyun		};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun		i2c3-m1 {
739*4882a593Smuzhiyun			i2c3m1_xfer: i2c3m1-xfer {
740*4882a593Smuzhiyun				rockchip,pins =
741*4882a593Smuzhiyun					<3 RK_PB4 2 &pcfg_pull_none_smt>,
742*4882a593Smuzhiyun					<3 RK_PB5 2 &pcfg_pull_none_smt>;
743*4882a593Smuzhiyun			};
744*4882a593Smuzhiyun		};
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun		tsadc {
747*4882a593Smuzhiyun			tsadc_otp_gpio: tsadc-otp-gpio {
748*4882a593Smuzhiyun				rockchip,pins =
749*4882a593Smuzhiyun					<0 RK_PB2 0 &pcfg_pull_none>;
750*4882a593Smuzhiyun			};
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun			tsadc_otp_out: tsadc-otp-out {
753*4882a593Smuzhiyun				rockchip,pins =
754*4882a593Smuzhiyun					<0 RK_PB2 1 &pcfg_pull_none>;
755*4882a593Smuzhiyun			};
756*4882a593Smuzhiyun		};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun		uart0 {
759*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
760*4882a593Smuzhiyun				rockchip,pins =
761*4882a593Smuzhiyun					<2 RK_PA1 1 &pcfg_pull_up>,
762*4882a593Smuzhiyun					<2 RK_PA0 1 &pcfg_pull_none>;
763*4882a593Smuzhiyun			};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun			uart0_cts: uart0-cts {
766*4882a593Smuzhiyun				rockchip,pins =
767*4882a593Smuzhiyun					<2 RK_PA2 1 &pcfg_pull_none>;
768*4882a593Smuzhiyun			};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun			uart0_rts: uart0-rts {
771*4882a593Smuzhiyun				rockchip,pins =
772*4882a593Smuzhiyun					<2 RK_PA3 1 &pcfg_pull_none>;
773*4882a593Smuzhiyun			};
774*4882a593Smuzhiyun		};
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun		uart1 {
777*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
778*4882a593Smuzhiyun				rockchip,pins =
779*4882a593Smuzhiyun					<1 RK_PD1 1 &pcfg_pull_up>,
780*4882a593Smuzhiyun					<1 RK_PD0 1 &pcfg_pull_none>;
781*4882a593Smuzhiyun			};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun			uart1_cts: uart1-cts {
784*4882a593Smuzhiyun				rockchip,pins =
785*4882a593Smuzhiyun					<1 RK_PC6 1 &pcfg_pull_none>;
786*4882a593Smuzhiyun			};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun			uart1_rts: uart1-rts {
789*4882a593Smuzhiyun				rockchip,pins =
790*4882a593Smuzhiyun					<1 RK_PC7 1 &pcfg_pull_none>;
791*4882a593Smuzhiyun			};
792*4882a593Smuzhiyun		};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun		uart2-m0 {
795*4882a593Smuzhiyun			uart2m0_xfer: uart2m0-xfer {
796*4882a593Smuzhiyun				rockchip,pins =
797*4882a593Smuzhiyun					<1 RK_PC7 2 &pcfg_pull_up>,
798*4882a593Smuzhiyun					<1 RK_PC6 2 &pcfg_pull_none>;
799*4882a593Smuzhiyun			};
800*4882a593Smuzhiyun		};
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun		uart2-m1 {
803*4882a593Smuzhiyun			uart2m1_xfer: uart2m1-xfer {
804*4882a593Smuzhiyun				rockchip,pins =
805*4882a593Smuzhiyun					<4 RK_PD3 2 &pcfg_pull_up>,
806*4882a593Smuzhiyun					<4 RK_PD2 2 &pcfg_pull_none>;
807*4882a593Smuzhiyun			};
808*4882a593Smuzhiyun		};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun		uart3 {
811*4882a593Smuzhiyun			uart3_xfer: uart3-xfer {
812*4882a593Smuzhiyun				rockchip,pins =
813*4882a593Smuzhiyun					<3 RK_PB5 4 &pcfg_pull_up>,
814*4882a593Smuzhiyun					<3 RK_PB4 4 &pcfg_pull_none>;
815*4882a593Smuzhiyun			};
816*4882a593Smuzhiyun		};
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun		uart4 {
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun			uart4_xfer: uart4-xfer {
821*4882a593Smuzhiyun				rockchip,pins =
822*4882a593Smuzhiyun					<4 RK_PB1 1 &pcfg_pull_up>,
823*4882a593Smuzhiyun					<4 RK_PB0 1 &pcfg_pull_none>;
824*4882a593Smuzhiyun			};
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun			uart4_cts: uart4-cts {
827*4882a593Smuzhiyun				rockchip,pins =
828*4882a593Smuzhiyun					<4 RK_PA6 1 &pcfg_pull_none>;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun			};
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun			uart4_rts: uart4-rts {
833*4882a593Smuzhiyun				rockchip,pins =
834*4882a593Smuzhiyun					<4 RK_PA7 1 &pcfg_pull_none>;
835*4882a593Smuzhiyun			};
836*4882a593Smuzhiyun		};
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun		spi0 {
839*4882a593Smuzhiyun			spi0_clk: spi0-clk {
840*4882a593Smuzhiyun				rockchip,pins =
841*4882a593Smuzhiyun					<2 RK_PA2 2 &pcfg_pull_up>;
842*4882a593Smuzhiyun			};
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun			spi0_csn0: spi0-csn0 {
845*4882a593Smuzhiyun				rockchip,pins =
846*4882a593Smuzhiyun					<2 RK_PA3 2 &pcfg_pull_up>;
847*4882a593Smuzhiyun			};
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun			spi0_miso: spi0-miso {
850*4882a593Smuzhiyun				rockchip,pins =
851*4882a593Smuzhiyun					<2 RK_PA0 2 &pcfg_pull_up>;
852*4882a593Smuzhiyun			};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun			spi0_mosi: spi0-mosi {
855*4882a593Smuzhiyun				rockchip,pins =
856*4882a593Smuzhiyun					<2 RK_PA1 2 &pcfg_pull_up>;
857*4882a593Smuzhiyun			};
858*4882a593Smuzhiyun			spi0_clk_hs: spi0-clk-hs {
859*4882a593Smuzhiyun				rockchip,pins =
860*4882a593Smuzhiyun					<2 RK_PA2 2 &pcfg_pull_up_8ma>;
861*4882a593Smuzhiyun			};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun			spi0_miso_hs: spi0-miso-hs {
864*4882a593Smuzhiyun				rockchip,pins =
865*4882a593Smuzhiyun					<2 RK_PA0 2 &pcfg_pull_up_8ma>;
866*4882a593Smuzhiyun			};
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun			spi0_mosi_hs: spi0-mosi-hs {
869*4882a593Smuzhiyun				rockchip,pins =
870*4882a593Smuzhiyun					<2 RK_PA1 2 &pcfg_pull_up_8ma>;
871*4882a593Smuzhiyun			};
872*4882a593Smuzhiyun		};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun		spi1 {
875*4882a593Smuzhiyun			spi1_clk: spi1-clk {
876*4882a593Smuzhiyun				rockchip,pins =
877*4882a593Smuzhiyun					<3 RK_PB3 3 &pcfg_pull_up>;
878*4882a593Smuzhiyun			};
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun			spi1_csn0: spi1-csn0 {
881*4882a593Smuzhiyun				rockchip,pins =
882*4882a593Smuzhiyun					<3 RK_PB5 3 &pcfg_pull_up>;
883*4882a593Smuzhiyun			};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun			spi1_miso: spi1-miso {
886*4882a593Smuzhiyun				rockchip,pins =
887*4882a593Smuzhiyun					<3 RK_PB2 3 &pcfg_pull_up>;
888*4882a593Smuzhiyun			};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun			spi1_mosi: spi1-mosi {
891*4882a593Smuzhiyun				rockchip,pins =
892*4882a593Smuzhiyun					<3 RK_PB4 3 &pcfg_pull_up>;
893*4882a593Smuzhiyun			};
894*4882a593Smuzhiyun			spi1_clk_hs: spi1-clk-hs {
895*4882a593Smuzhiyun				rockchip,pins =
896*4882a593Smuzhiyun					<3 RK_PB3 3 &pcfg_pull_up_8ma>;
897*4882a593Smuzhiyun			};
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun			spi1_miso_hs: spi1-miso-hs {
900*4882a593Smuzhiyun				rockchip,pins =
901*4882a593Smuzhiyun					<3 RK_PB2 3 &pcfg_pull_up_8ma>;
902*4882a593Smuzhiyun			};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun			spi1_mosi_hs: spi1-mosi-hs {
905*4882a593Smuzhiyun				rockchip,pins =
906*4882a593Smuzhiyun					<3 RK_PB4 3 &pcfg_pull_up_8ma>;
907*4882a593Smuzhiyun			};
908*4882a593Smuzhiyun		};
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun		spi2 {
911*4882a593Smuzhiyun			spi2_clk: spi2-clk {
912*4882a593Smuzhiyun				rockchip,pins =
913*4882a593Smuzhiyun					<1 RK_PD0 3 &pcfg_pull_up>;
914*4882a593Smuzhiyun			};
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun			spi2_csn0: spi2-csn0 {
917*4882a593Smuzhiyun				rockchip,pins =
918*4882a593Smuzhiyun					<1 RK_PD1 3 &pcfg_pull_up>;
919*4882a593Smuzhiyun			};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun			spi2_miso: spi2-miso {
922*4882a593Smuzhiyun				rockchip,pins =
923*4882a593Smuzhiyun					<1 RK_PC6 3 &pcfg_pull_up>;
924*4882a593Smuzhiyun			};
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun			spi2_mosi: spi2-mosi {
927*4882a593Smuzhiyun				rockchip,pins =
928*4882a593Smuzhiyun					<1 RK_PC7 3 &pcfg_pull_up>;
929*4882a593Smuzhiyun			};
930*4882a593Smuzhiyun			spi2_clk_hs: spi2-clk-hs {
931*4882a593Smuzhiyun				rockchip,pins =
932*4882a593Smuzhiyun					<1 RK_PD0 3 &pcfg_pull_up_8ma>;
933*4882a593Smuzhiyun			};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun			spi2_miso_hs: spi2-miso-hs {
936*4882a593Smuzhiyun				rockchip,pins =
937*4882a593Smuzhiyun					<1 RK_PC6 3 &pcfg_pull_up_8ma>;
938*4882a593Smuzhiyun			};
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun			spi2_mosi_hs: spi2-mosi-hs {
941*4882a593Smuzhiyun				rockchip,pins =
942*4882a593Smuzhiyun					<1 RK_PC7 3 &pcfg_pull_up_8ma>;
943*4882a593Smuzhiyun			};
944*4882a593Smuzhiyun		};
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun		sdmmc_pin: sdmmc_pin {
947*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
948*4882a593Smuzhiyun				rockchip,pins =
949*4882a593Smuzhiyun					<4 RK_PD5 1 &pcfg_pull_none_4ma>;
950*4882a593Smuzhiyun			};
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
953*4882a593Smuzhiyun				rockchip,pins =
954*4882a593Smuzhiyun					<4 RK_PD4 1 &pcfg_pull_up_4ma>;
955*4882a593Smuzhiyun			};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun			sdmmc_pwren: sdmmc-pwren {
958*4882a593Smuzhiyun				rockchip,pins =
959*4882a593Smuzhiyun					<4 RK_PD6 1 &pcfg_pull_none_4ma>;
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
963*4882a593Smuzhiyun				rockchip,pins =
964*4882a593Smuzhiyun					<4 RK_PD0 1 &pcfg_pull_up_4ma>;
965*4882a593Smuzhiyun			};
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
968*4882a593Smuzhiyun				rockchip,pins =
969*4882a593Smuzhiyun					<4 RK_PD0 1 &pcfg_pull_up_4ma>,
970*4882a593Smuzhiyun					<4 RK_PD1 1 &pcfg_pull_up_4ma>,
971*4882a593Smuzhiyun					<4 RK_PD2 1 &pcfg_pull_up_4ma>,
972*4882a593Smuzhiyun					<4 RK_PD3 1 &pcfg_pull_up_4ma>;
973*4882a593Smuzhiyun			};
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun			sdmmc_gpio: sdmmc-gpio {
976*4882a593Smuzhiyun				rockchip,pins =
977*4882a593Smuzhiyun					<4 RK_PD0 0 &pcfg_pull_up_4ma>,
978*4882a593Smuzhiyun					<4 RK_PD1 0 &pcfg_pull_up_4ma>,
979*4882a593Smuzhiyun					<4 RK_PD2 0 &pcfg_pull_up_4ma>,
980*4882a593Smuzhiyun					<4 RK_PD3 0 &pcfg_pull_up_4ma>,
981*4882a593Smuzhiyun					<4 RK_PD4 0 &pcfg_pull_up_4ma>,
982*4882a593Smuzhiyun					<4 RK_PD5 0 &pcfg_pull_up_4ma>,
983*4882a593Smuzhiyun					<4 RK_PD6 0 &pcfg_pull_up_4ma>;
984*4882a593Smuzhiyun			};
985*4882a593Smuzhiyun		};
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun		sdio {
988*4882a593Smuzhiyun			sdio_clk: sdio-clk {
989*4882a593Smuzhiyun				rockchip,pins =
990*4882a593Smuzhiyun					<4 RK_PA5 1 &pcfg_pull_none_8ma>;
991*4882a593Smuzhiyun			};
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun			sdio_cmd: sdio-cmd {
994*4882a593Smuzhiyun				rockchip,pins =
995*4882a593Smuzhiyun					<4 RK_PA4 1 &pcfg_pull_up_8ma>;
996*4882a593Smuzhiyun			};
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun			sdio_pwren: sdio-pwren {
999*4882a593Smuzhiyun				rockchip,pins =
1000*4882a593Smuzhiyun					<0 RK_PA2 1 &pcfg_pull_none_8ma>;
1001*4882a593Smuzhiyun			};
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun			sdio_wrpt: sdio-wrpt {
1004*4882a593Smuzhiyun				rockchip,pins =
1005*4882a593Smuzhiyun					<0 RK_PA1 1 &pcfg_pull_none_8ma>;
1006*4882a593Smuzhiyun			};
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun			sdio_intn: sdio-intn {
1009*4882a593Smuzhiyun				rockchip,pins =
1010*4882a593Smuzhiyun					<0 RK_PA0 1 &pcfg_pull_none_8ma>;
1011*4882a593Smuzhiyun			};
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun			sdio_bus1: sdio-bus1 {
1014*4882a593Smuzhiyun				rockchip,pins =
1015*4882a593Smuzhiyun					<4 RK_PA0 1 &pcfg_pull_up_8ma>;
1016*4882a593Smuzhiyun			};
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun			sdio_bus4: sdio-bus4 {
1019*4882a593Smuzhiyun				rockchip,pins =
1020*4882a593Smuzhiyun					<4 RK_PA0 1 &pcfg_pull_up_8ma>,
1021*4882a593Smuzhiyun					<4 RK_PA1 1 &pcfg_pull_up_8ma>,
1022*4882a593Smuzhiyun					<4 RK_PA2 1 &pcfg_pull_up_8ma>,
1023*4882a593Smuzhiyun					<4 RK_PA3 1 &pcfg_pull_up_8ma>;
1024*4882a593Smuzhiyun			};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun			sdio_gpio: sdio-gpio {
1027*4882a593Smuzhiyun				rockchip,pins =
1028*4882a593Smuzhiyun					<4 RK_PA0 0 &pcfg_pull_up_4ma>,
1029*4882a593Smuzhiyun					<4 RK_PA1 0 &pcfg_pull_up_4ma>,
1030*4882a593Smuzhiyun					<4 RK_PA2 0 &pcfg_pull_up_4ma>,
1031*4882a593Smuzhiyun					<4 RK_PA3 0 &pcfg_pull_up_4ma>,
1032*4882a593Smuzhiyun					<4 RK_PA4 0 &pcfg_pull_up_4ma>,
1033*4882a593Smuzhiyun					<4 RK_PA5 0 &pcfg_pull_up_4ma>;
1034*4882a593Smuzhiyun			};
1035*4882a593Smuzhiyun		};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun		emmc {
1038*4882a593Smuzhiyun			emmc_clk: emmc-clk {
1039*4882a593Smuzhiyun				rockchip,pins =
1040*4882a593Smuzhiyun					<3 RK_PB1 2 &pcfg_pull_none_8ma>;
1041*4882a593Smuzhiyun			};
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
1044*4882a593Smuzhiyun				rockchip,pins =
1045*4882a593Smuzhiyun					<3 RK_PB0 2 &pcfg_pull_up_8ma>;
1046*4882a593Smuzhiyun			};
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun			emmc_pwren: emmc-pwren {
1049*4882a593Smuzhiyun				rockchip,pins =
1050*4882a593Smuzhiyun					<3 RK_PB3 2 &pcfg_pull_none>;
1051*4882a593Smuzhiyun			};
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun			emmc_rstn: emmc-rstn {
1054*4882a593Smuzhiyun				rockchip,pins =
1055*4882a593Smuzhiyun					<3 RK_PB2 2 &pcfg_pull_none>;
1056*4882a593Smuzhiyun			};
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun			emmc_bus1: emmc-bus1 {
1059*4882a593Smuzhiyun				rockchip,pins =
1060*4882a593Smuzhiyun					<3 RK_PA0 2 &pcfg_pull_up_8ma>;
1061*4882a593Smuzhiyun			};
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun			emmc_bus4: emmc-bus4 {
1064*4882a593Smuzhiyun				rockchip,pins =
1065*4882a593Smuzhiyun					<3 RK_PA0 2 &pcfg_pull_up_8ma>,
1066*4882a593Smuzhiyun					<3 RK_PA1 2 &pcfg_pull_up_8ma>,
1067*4882a593Smuzhiyun					<3 RK_PA2 2 &pcfg_pull_up_8ma>,
1068*4882a593Smuzhiyun					<3 RK_PA3 2 &pcfg_pull_up_8ma>;
1069*4882a593Smuzhiyun			};
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
1072*4882a593Smuzhiyun				rockchip,pins =
1073*4882a593Smuzhiyun					<3 RK_PA0 2 &pcfg_pull_up_8ma>,
1074*4882a593Smuzhiyun					<3 RK_PA1 2 &pcfg_pull_up_8ma>,
1075*4882a593Smuzhiyun					<3 RK_PA2 2 &pcfg_pull_up_8ma>,
1076*4882a593Smuzhiyun					<3 RK_PA3 2 &pcfg_pull_up_8ma>,
1077*4882a593Smuzhiyun					<3 RK_PA4 2 &pcfg_pull_up_8ma>,
1078*4882a593Smuzhiyun					<3 RK_PA5 2 &pcfg_pull_up_8ma>,
1079*4882a593Smuzhiyun					<3 RK_PA6 2 &pcfg_pull_up_8ma>,
1080*4882a593Smuzhiyun					<3 RK_PA7 2 &pcfg_pull_up_8ma>;
1081*4882a593Smuzhiyun			};
1082*4882a593Smuzhiyun		};
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun		flash {
1085*4882a593Smuzhiyun			flash_csn0: flash-csn0 {
1086*4882a593Smuzhiyun				rockchip,pins =
1087*4882a593Smuzhiyun					<3 RK_PB5 1 &pcfg_pull_none>;
1088*4882a593Smuzhiyun			};
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun			flash_rdy: flash-rdy {
1091*4882a593Smuzhiyun				rockchip,pins =
1092*4882a593Smuzhiyun					<3 RK_PB4 1 &pcfg_pull_none>;
1093*4882a593Smuzhiyun			};
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun			flash_ale: flash-ale {
1096*4882a593Smuzhiyun				rockchip,pins =
1097*4882a593Smuzhiyun					<3 RK_PB3 1 &pcfg_pull_none>;
1098*4882a593Smuzhiyun			};
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun			flash_cle: flash-cle {
1101*4882a593Smuzhiyun				rockchip,pins =
1102*4882a593Smuzhiyun					<3 RK_PB1 1 &pcfg_pull_none>;
1103*4882a593Smuzhiyun			};
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun			flash_wrn: flash-wrn {
1106*4882a593Smuzhiyun				rockchip,pins =
1107*4882a593Smuzhiyun					<3 RK_PB0 1 &pcfg_pull_none>;
1108*4882a593Smuzhiyun			};
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun			flash_rdn: flash-rdn {
1111*4882a593Smuzhiyun				rockchip,pins =
1112*4882a593Smuzhiyun					<3 RK_PB2 1 &pcfg_pull_none>;
1113*4882a593Smuzhiyun			};
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun			flash_bus8: flash-bus8 {
1116*4882a593Smuzhiyun				rockchip,pins =
1117*4882a593Smuzhiyun					<3 RK_PA0 1 &pcfg_pull_up_12ma>,
1118*4882a593Smuzhiyun					<3 RK_PA1 1 &pcfg_pull_up_12ma>,
1119*4882a593Smuzhiyun					<3 RK_PA2 1 &pcfg_pull_up_12ma>,
1120*4882a593Smuzhiyun					<3 RK_PA3 1 &pcfg_pull_up_12ma>,
1121*4882a593Smuzhiyun					<3 RK_PA4 1 &pcfg_pull_up_12ma>,
1122*4882a593Smuzhiyun					<3 RK_PA5 1 &pcfg_pull_up_12ma>,
1123*4882a593Smuzhiyun					<3 RK_PA6 1 &pcfg_pull_up_12ma>,
1124*4882a593Smuzhiyun					<3 RK_PA7 1 &pcfg_pull_up_12ma>;
1125*4882a593Smuzhiyun			};
1126*4882a593Smuzhiyun		};
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun		pwm0 {
1129*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
1130*4882a593Smuzhiyun				rockchip,pins =
1131*4882a593Smuzhiyun					<0 RK_PB5 1 &pcfg_pull_none>;
1132*4882a593Smuzhiyun			};
1133*4882a593Smuzhiyun		};
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun		pwm1 {
1136*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
1137*4882a593Smuzhiyun				rockchip,pins =
1138*4882a593Smuzhiyun					<0 RK_PB6 1 &pcfg_pull_none>;
1139*4882a593Smuzhiyun			};
1140*4882a593Smuzhiyun		};
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun		pwm2 {
1143*4882a593Smuzhiyun			pwm2_pin: pwm2-pin {
1144*4882a593Smuzhiyun				rockchip,pins =
1145*4882a593Smuzhiyun					<0 RK_PB7 1 &pcfg_pull_none>;
1146*4882a593Smuzhiyun			};
1147*4882a593Smuzhiyun		};
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun		pwm3 {
1150*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
1151*4882a593Smuzhiyun				rockchip,pins =
1152*4882a593Smuzhiyun					<0 RK_PC0 1 &pcfg_pull_none>;
1153*4882a593Smuzhiyun			};
1154*4882a593Smuzhiyun		};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun		gmac {
1157*4882a593Smuzhiyun			rmii_pins: rmii-pins {
1158*4882a593Smuzhiyun				rockchip,pins =
1159*4882a593Smuzhiyun					/* mac_txen */
1160*4882a593Smuzhiyun					<1 RK_PC1 3 &pcfg_pull_none_12ma>,
1161*4882a593Smuzhiyun					/* mac_txd1 */
1162*4882a593Smuzhiyun					<1 RK_PC3 3 &pcfg_pull_none_12ma>,
1163*4882a593Smuzhiyun					/* mac_txd0 */
1164*4882a593Smuzhiyun					<1 RK_PC2 3 &pcfg_pull_none_12ma>,
1165*4882a593Smuzhiyun					/* mac_rxd0 */
1166*4882a593Smuzhiyun					<1 RK_PC4 3 &pcfg_pull_none>,
1167*4882a593Smuzhiyun					/* mac_rxd1 */
1168*4882a593Smuzhiyun					<1 RK_PC5 3 &pcfg_pull_none>,
1169*4882a593Smuzhiyun					/* mac_rxer */
1170*4882a593Smuzhiyun					<1 RK_PB7 3 &pcfg_pull_none>,
1171*4882a593Smuzhiyun					/* mac_rxdv */
1172*4882a593Smuzhiyun					<1 RK_PC0 3 &pcfg_pull_none>,
1173*4882a593Smuzhiyun					/* mac_mdio */
1174*4882a593Smuzhiyun					<1 RK_PB6 3 &pcfg_pull_none>,
1175*4882a593Smuzhiyun					/* mac_mdc */
1176*4882a593Smuzhiyun					<1 RK_PB5 3 &pcfg_pull_none>;
1177*4882a593Smuzhiyun			};
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun			mac_refclk_12ma: mac-refclk-12ma {
1180*4882a593Smuzhiyun				rockchip,pins =
1181*4882a593Smuzhiyun					<1 RK_PB4 3 &pcfg_pull_none_12ma>;
1182*4882a593Smuzhiyun			};
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun			mac_refclk: mac-refclk {
1185*4882a593Smuzhiyun				rockchip,pins =
1186*4882a593Smuzhiyun					<1 RK_PB4 3 &pcfg_pull_none>;
1187*4882a593Smuzhiyun			};
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun		};
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun		lcdc {
1192*4882a593Smuzhiyun			lcdc_ctl: lcdc-ctl {
1193*4882a593Smuzhiyun				rockchip,pins =
1194*4882a593Smuzhiyun					/* dclk */
1195*4882a593Smuzhiyun					<1 RK_PA0 RK_FUNC_1 &pcfg_pull_none>,
1196*4882a593Smuzhiyun					/* hsync */
1197*4882a593Smuzhiyun					<1 RK_PA1 RK_FUNC_1 &pcfg_pull_none>,
1198*4882a593Smuzhiyun					/* vsync */
1199*4882a593Smuzhiyun					<1 RK_PA2 RK_FUNC_1 &pcfg_pull_none>,
1200*4882a593Smuzhiyun					/* den */
1201*4882a593Smuzhiyun					<1 RK_PA3 RK_FUNC_1 &pcfg_pull_none>,
1202*4882a593Smuzhiyun					/* d0 */
1203*4882a593Smuzhiyun					<1 RK_PA4 RK_FUNC_1 &pcfg_pull_none>,
1204*4882a593Smuzhiyun					/* d1 */
1205*4882a593Smuzhiyun					<1 RK_PA5 RK_FUNC_1 &pcfg_pull_none>,
1206*4882a593Smuzhiyun					/* d2 */
1207*4882a593Smuzhiyun					<1 RK_PA6 RK_FUNC_1 &pcfg_pull_none>,
1208*4882a593Smuzhiyun					/* d3 */
1209*4882a593Smuzhiyun					<1 RK_PA7 RK_FUNC_1 &pcfg_pull_none>,
1210*4882a593Smuzhiyun					/* d4 */
1211*4882a593Smuzhiyun					<1 RK_PB0 RK_FUNC_1 &pcfg_pull_none>,
1212*4882a593Smuzhiyun					/* d5 */
1213*4882a593Smuzhiyun					<1 RK_PB1 RK_FUNC_1 &pcfg_pull_none>,
1214*4882a593Smuzhiyun					/* d6 */
1215*4882a593Smuzhiyun					<1 RK_PB2 RK_FUNC_1 &pcfg_pull_none>,
1216*4882a593Smuzhiyun					/* d7 */
1217*4882a593Smuzhiyun					<1 RK_PB3 RK_FUNC_1 &pcfg_pull_none>,
1218*4882a593Smuzhiyun					/* d8 */
1219*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_1 &pcfg_pull_none>,
1220*4882a593Smuzhiyun					/* d9 */
1221*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_1 &pcfg_pull_none>,
1222*4882a593Smuzhiyun					/* d10 */
1223*4882a593Smuzhiyun					<1 RK_PB6 RK_FUNC_1 &pcfg_pull_none>,
1224*4882a593Smuzhiyun					/* d11 */
1225*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_1 &pcfg_pull_none>,
1226*4882a593Smuzhiyun					/* d12 */
1227*4882a593Smuzhiyun					<1 RK_PC0 RK_FUNC_1 &pcfg_pull_none>,
1228*4882a593Smuzhiyun					/* d13 */
1229*4882a593Smuzhiyun					<1 RK_PC1 RK_FUNC_1 &pcfg_pull_none>,
1230*4882a593Smuzhiyun					/* d14 */
1231*4882a593Smuzhiyun					<1 RK_PC2 RK_FUNC_1 &pcfg_pull_none>,
1232*4882a593Smuzhiyun					/* d15 */
1233*4882a593Smuzhiyun					<1 RK_PC3 RK_FUNC_1 &pcfg_pull_none>,
1234*4882a593Smuzhiyun					/* d16 */
1235*4882a593Smuzhiyun					<1 RK_PC4 RK_FUNC_1 &pcfg_pull_none>,
1236*4882a593Smuzhiyun					/* d17 */
1237*4882a593Smuzhiyun					<1 RK_PC5 RK_FUNC_1 &pcfg_pull_none>;
1238*4882a593Smuzhiyun			};
1239*4882a593Smuzhiyun		};
1240*4882a593Smuzhiyun	};
1241*4882a593Smuzhiyun};
1242