xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/px30.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/clock/px30-cru.h>
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
12*4882a593Smuzhiyun#include <dt-bindings/power/px30-power.h>
13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	compatible = "rockchip,px30";
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	interrupt-parent = <&gic>;
19*4882a593Smuzhiyun	#address-cells = <2>;
20*4882a593Smuzhiyun	#size-cells = <2>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	aliases {
23*4882a593Smuzhiyun		serial0 = &uart0;
24*4882a593Smuzhiyun		serial1 = &uart1;
25*4882a593Smuzhiyun		serial2 = &uart2;
26*4882a593Smuzhiyun		i2c0 = &i2c0;
27*4882a593Smuzhiyun		i2c1 = &i2c1;
28*4882a593Smuzhiyun		i2c2 = &i2c2;
29*4882a593Smuzhiyun		i2c3 = &i2c3;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	cpus {
33*4882a593Smuzhiyun		#address-cells = <2>;
34*4882a593Smuzhiyun		#size-cells = <0>;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun		cpu0: cpu@0 {
37*4882a593Smuzhiyun			device_type = "cpu";
38*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
39*4882a593Smuzhiyun			reg = <0x0 0x0>;
40*4882a593Smuzhiyun			enable-method = "psci";
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		cpu1: cpu@1 {
44*4882a593Smuzhiyun			device_type = "cpu";
45*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
46*4882a593Smuzhiyun			reg = <0x0 0x1>;
47*4882a593Smuzhiyun			enable-method = "psci";
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun		cpu2: cpu@2 {
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
52*4882a593Smuzhiyun			reg = <0x0 0x2>;
53*4882a593Smuzhiyun			enable-method = "psci";
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun		cpu3: cpu@3 {
56*4882a593Smuzhiyun			device_type = "cpu";
57*4882a593Smuzhiyun			compatible = "arm,cortex-a35", "arm,armv8";
58*4882a593Smuzhiyun			reg = <0x0 0x3>;
59*4882a593Smuzhiyun			enable-method = "psci";
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	arm-pmu {
64*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
65*4882a593Smuzhiyun		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
66*4882a593Smuzhiyun			     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
67*4882a593Smuzhiyun			     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
68*4882a593Smuzhiyun			     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
69*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	dmc: dmc {
73*4882a593Smuzhiyun		compatible = "rockchip,px30-dmc", "syscon";
74*4882a593Smuzhiyun		reg = <0x0 0xff2a0000 0x0 0x1000>;
75*4882a593Smuzhiyun	};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun	display_subsystem: display-subsystem {
78*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
79*4882a593Smuzhiyun		ports = <&vopb_out>, <&vopl_out>;
80*4882a593Smuzhiyun		status = "disabled";
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun	firmware {
84*4882a593Smuzhiyun		optee {
85*4882a593Smuzhiyun			compatible = "linaro,optee-tz";
86*4882a593Smuzhiyun			method = "smc";
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	gmac_clkin: external-gmac-clock {
91*4882a593Smuzhiyun		compatible = "fixed-clock";
92*4882a593Smuzhiyun		clock-frequency = <50000000>;
93*4882a593Smuzhiyun		clock-output-names = "gmac_clkin";
94*4882a593Smuzhiyun		#clock-cells = <0>;
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	psci: psci {
98*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
99*4882a593Smuzhiyun		method = "smc";
100*4882a593Smuzhiyun	};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun	timer {
103*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
104*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
105*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
106*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
107*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
108*4882a593Smuzhiyun	};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun	xin24m: xin24m {
111*4882a593Smuzhiyun		compatible = "fixed-clock";
112*4882a593Smuzhiyun		#clock-cells = <0>;
113*4882a593Smuzhiyun		clock-frequency = <24000000>;
114*4882a593Smuzhiyun		clock-output-names = "xin24m";
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun	pmu: power-management@ff000000 {
118*4882a593Smuzhiyun		compatible = "rockchip,px30-pmu", "syscon", "simple-mfd";
119*4882a593Smuzhiyun		reg = <0x0 0xff000000 0x0 0x1000>;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		power: power-controller {
122*4882a593Smuzhiyun			compatible = "rockchip,px30-power-controller";
123*4882a593Smuzhiyun			#power-domain-cells = <1>;
124*4882a593Smuzhiyun			#address-cells = <1>;
125*4882a593Smuzhiyun			#size-cells = <0>;
126*4882a593Smuzhiyun			status = "disabled";
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			/* These power domains are grouped by VD_LOGIC */
129*4882a593Smuzhiyun			pd_usb@PX30_PD_USB {
130*4882a593Smuzhiyun				reg = <PX30_PD_USB>;
131*4882a593Smuzhiyun				clocks = <&cru HCLK_HOST>,
132*4882a593Smuzhiyun					 <&cru HCLK_OTG>,
133*4882a593Smuzhiyun					 <&cru SCLK_OTG_ADP>;
134*4882a593Smuzhiyun			};
135*4882a593Smuzhiyun			pd_sdcard@PX30_PD_SDCARD {
136*4882a593Smuzhiyun				reg = <PX30_PD_SDCARD>;
137*4882a593Smuzhiyun				clocks = <&cru HCLK_SDMMC>,
138*4882a593Smuzhiyun					 <&cru SCLK_SDMMC>;
139*4882a593Smuzhiyun			};
140*4882a593Smuzhiyun			pd_gmac@PX30_PD_GMAC {
141*4882a593Smuzhiyun				reg = <PX30_PD_GMAC>;
142*4882a593Smuzhiyun				clocks = <&cru ACLK_GMAC>,
143*4882a593Smuzhiyun					 <&cru PCLK_GMAC>,
144*4882a593Smuzhiyun					 <&cru SCLK_MAC_REF>,
145*4882a593Smuzhiyun					 <&cru SCLK_GMAC_RX_TX>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun			pd_mmc_nand@PX30_PD_MMC_NAND {
148*4882a593Smuzhiyun				reg = <PX30_PD_MMC_NAND>;
149*4882a593Smuzhiyun				clocks =  <&cru HCLK_NANDC>,
150*4882a593Smuzhiyun					  <&cru HCLK_EMMC>,
151*4882a593Smuzhiyun					  <&cru HCLK_SDIO>,
152*4882a593Smuzhiyun					  <&cru HCLK_SFC>,
153*4882a593Smuzhiyun					  <&cru SCLK_EMMC>,
154*4882a593Smuzhiyun					  <&cru SCLK_NANDC>,
155*4882a593Smuzhiyun					  <&cru SCLK_SDIO>,
156*4882a593Smuzhiyun					  <&cru SCLK_SFC>;
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun			pd_vpu@PX30_PD_VPU {
159*4882a593Smuzhiyun				reg = <PX30_PD_VPU>;
160*4882a593Smuzhiyun				clocks = <&cru ACLK_VPU>,
161*4882a593Smuzhiyun					 <&cru HCLK_VPU>,
162*4882a593Smuzhiyun					 <&cru SCLK_CORE_VPU>;
163*4882a593Smuzhiyun			};
164*4882a593Smuzhiyun			pd_vo@PX30_PD_VO {
165*4882a593Smuzhiyun				reg = <PX30_PD_VO>;
166*4882a593Smuzhiyun				clocks = <&cru ACLK_RGA>,
167*4882a593Smuzhiyun					 <&cru ACLK_VOPB>,
168*4882a593Smuzhiyun					 <&cru ACLK_VOPL>,
169*4882a593Smuzhiyun					 <&cru DCLK_VOPB>,
170*4882a593Smuzhiyun					 <&cru DCLK_VOPL>,
171*4882a593Smuzhiyun					 <&cru HCLK_RGA>,
172*4882a593Smuzhiyun					 <&cru HCLK_VOPB>,
173*4882a593Smuzhiyun					 <&cru HCLK_VOPL>,
174*4882a593Smuzhiyun					 <&cru PCLK_MIPI_DSI>,
175*4882a593Smuzhiyun					 <&cru SCLK_RGA_CORE>,
176*4882a593Smuzhiyun					 <&cru SCLK_VOPB_PWM>;
177*4882a593Smuzhiyun			};
178*4882a593Smuzhiyun			pd_vi@PX30_PD_VI {
179*4882a593Smuzhiyun				reg = <PX30_PD_VI>;
180*4882a593Smuzhiyun				clocks = <&cru ACLK_CIF>,
181*4882a593Smuzhiyun					 <&cru ACLK_ISP>,
182*4882a593Smuzhiyun					 <&cru HCLK_CIF>,
183*4882a593Smuzhiyun					 <&cru HCLK_ISP>,
184*4882a593Smuzhiyun					 <&cru SCLK_ISP>;
185*4882a593Smuzhiyun			};
186*4882a593Smuzhiyun			pd_gpu@PX30_PD_GPU {
187*4882a593Smuzhiyun				reg = <PX30_PD_GPU>;
188*4882a593Smuzhiyun				clocks = <&cru ACLK_GPU>;
189*4882a593Smuzhiyun			};
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun	};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun	pmugrf: syscon@ff010000 {
194*4882a593Smuzhiyun		compatible = "rockchip,px30-pmugrf", "syscon", "simple-mfd";
195*4882a593Smuzhiyun		reg = <0x0 0xff010000 0x0 0x1000>;
196*4882a593Smuzhiyun		#address-cells = <1>;
197*4882a593Smuzhiyun		#size-cells = <1>;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun		pmu_io_domains: io-domains {
200*4882a593Smuzhiyun			compatible = "rockchip,px30-pmu-io-voltage-domain";
201*4882a593Smuzhiyun			status = "disabled";
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		reboot-mode {
205*4882a593Smuzhiyun			compatible = "syscon-reboot-mode";
206*4882a593Smuzhiyun			offset = <0x200>;
207*4882a593Smuzhiyun			mode-bootloader = <BOOT_BL_DOWNLOAD>;
208*4882a593Smuzhiyun			mode-charge = <BOOT_CHARGING>;
209*4882a593Smuzhiyun			mode-fastboot = <BOOT_FASTBOOT>;
210*4882a593Smuzhiyun			mode-loader = <BOOT_BL_DOWNLOAD>;
211*4882a593Smuzhiyun			mode-normal = <BOOT_NORMAL>;
212*4882a593Smuzhiyun			mode-recovery = <BOOT_RECOVERY>;
213*4882a593Smuzhiyun			mode-ums = <BOOT_UMS>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun		pmu_pvtm: pmu-pvtm {
217*4882a593Smuzhiyun			compatible = "rockchip,px30-pmu-pvtm";
218*4882a593Smuzhiyun			clocks = <&pmucru SCLK_PVTM_PMU>;
219*4882a593Smuzhiyun			clock-names = "pmu";
220*4882a593Smuzhiyun			status = "disabled";
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	uart0: serial@ff030000 {
225*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
226*4882a593Smuzhiyun		reg = <0x0 0xff030000 0x0 0x100>;
227*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
228*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0_PMU>, <&cru PCLK_UART0_PMU>;
229*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
230*4882a593Smuzhiyun		reg-shift = <2>;
231*4882a593Smuzhiyun		reg-io-width = <4>;
232*4882a593Smuzhiyun		dmas = <&dmac 0>, <&dmac 1>;
233*4882a593Smuzhiyun		#dma-cells = <2>;
234*4882a593Smuzhiyun		pinctrl-names = "default";
235*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
236*4882a593Smuzhiyun		status = "disabled";
237*4882a593Smuzhiyun	};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun	i2s0_8ch: i2s@ff060000 {
240*4882a593Smuzhiyun		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
241*4882a593Smuzhiyun		reg = <0x0 0xff060000 0x0 0x1000>;
242*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
243*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S0_TX>, <&cru HCLK_I2S0>;
244*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
245*4882a593Smuzhiyun		dmas = <&dmac 16>, <&dmac 17>;
246*4882a593Smuzhiyun		dma-names = "tx", "rx";
247*4882a593Smuzhiyun		status = "disabled";
248*4882a593Smuzhiyun	};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun	i2s1_2ch: i2s@ff070000 {
251*4882a593Smuzhiyun		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
252*4882a593Smuzhiyun		reg = <0x0 0xff070000 0x0 0x1000>;
253*4882a593Smuzhiyun		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
254*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>;
255*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
256*4882a593Smuzhiyun		dmas = <&dmac 18>, <&dmac 19>;
257*4882a593Smuzhiyun		dma-names = "tx", "rx";
258*4882a593Smuzhiyun		status = "disabled";
259*4882a593Smuzhiyun	};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun	i2s2_2ch: i2s@ff080000 {
262*4882a593Smuzhiyun		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
263*4882a593Smuzhiyun		reg = <0x0 0xff080000 0x0 0x1000>;
264*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
265*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>;
266*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
267*4882a593Smuzhiyun		dmas = <&dmac 20>, <&dmac 21>;
268*4882a593Smuzhiyun		dma-names = "tx", "rx";
269*4882a593Smuzhiyun		status = "disabled";
270*4882a593Smuzhiyun	};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun	pdm: pdm@ff0a0000 {
273*4882a593Smuzhiyun		compatible = "rockchip,pdm";
274*4882a593Smuzhiyun		reg = <0x0 0xff0a0000 0x0 0x1000>;
275*4882a593Smuzhiyun		clocks = <&cru SCLK_PDM>, <&cru HCLK_PDM>;
276*4882a593Smuzhiyun		clock-names = "pdm_clk", "pdm_hclk";
277*4882a593Smuzhiyun		dmas = <&dmac 24>;
278*4882a593Smuzhiyun		dma-names = "rx";
279*4882a593Smuzhiyun		status = "disabled";
280*4882a593Smuzhiyun	};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun	crypto: crypto@ff0b0000 {
283*4882a593Smuzhiyun		compatible = "rockchip,px30-crypto";
284*4882a593Smuzhiyun		reg = <0x0 0xff0b0000 0x0 0x4000>;
285*4882a593Smuzhiyun		clock-names = "sclk_crypto", "apkclk_crypto";
286*4882a593Smuzhiyun		clocks = <&cru SCLK_CRYPTO>, <&cru SCLK_CRYPTO_APK>;
287*4882a593Smuzhiyun		clock-frequency = <200000000>, <300000000>;
288*4882a593Smuzhiyun		status = "disabled";
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun	gic: interrupt-controller@ff131000 {
292*4882a593Smuzhiyun		compatible = "arm,gic-400";
293*4882a593Smuzhiyun		#interrupt-cells = <3>;
294*4882a593Smuzhiyun		#address-cells = <0>;
295*4882a593Smuzhiyun		interrupt-controller;
296*4882a593Smuzhiyun		reg = <0x0 0xff131000 0 0x1000>,
297*4882a593Smuzhiyun		      <0x0 0xff132000 0 0x2000>,
298*4882a593Smuzhiyun		      <0x0 0xff134000 0 0x2000>,
299*4882a593Smuzhiyun		      <0x0 0xff136000 0 0x2000>;
300*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
301*4882a593Smuzhiyun		      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
302*4882a593Smuzhiyun	};
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun	grf: syscon@ff140000 {
305*4882a593Smuzhiyun		compatible = "rockchip,px30-grf", "syscon", "simple-mfd";
306*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x1000>;
307*4882a593Smuzhiyun		#address-cells = <1>;
308*4882a593Smuzhiyun		#size-cells = <1>;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun		io_domains: io-domains {
311*4882a593Smuzhiyun			compatible = "rockchip,px30-io-voltage-domain";
312*4882a593Smuzhiyun			status = "disabled";
313*4882a593Smuzhiyun		};
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun		lvds: lvds {
316*4882a593Smuzhiyun			compatible = "rockchip,px30-lvds";
317*4882a593Smuzhiyun			phys = <&video_phy>;
318*4882a593Smuzhiyun			phy-names = "phy";
319*4882a593Smuzhiyun			status = "disabled";
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun			ports {
322*4882a593Smuzhiyun				#address-cells = <1>;
323*4882a593Smuzhiyun				#size-cells = <0>;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun				port@0 {
326*4882a593Smuzhiyun					reg = <0>;
327*4882a593Smuzhiyun					#address-cells = <1>;
328*4882a593Smuzhiyun					#size-cells = <0>;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun					lvds_in_vopb: endpoint@0 {
331*4882a593Smuzhiyun						reg = <0>;
332*4882a593Smuzhiyun						remote-endpoint = <&vopb_out_lvds>;
333*4882a593Smuzhiyun					};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun					lvds_in_vopl: endpoint@1 {
336*4882a593Smuzhiyun						reg = <1>;
337*4882a593Smuzhiyun						remote-endpoint = <&vopl_out_lvds>;
338*4882a593Smuzhiyun					};
339*4882a593Smuzhiyun				};
340*4882a593Smuzhiyun			};
341*4882a593Smuzhiyun		};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun		rgb: rgb {
344*4882a593Smuzhiyun			compatible = "rockchip,px30-rgb";
345*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
346*4882a593Smuzhiyun			pinctrl-0 = <&lcdc_m0_rgb_pins>;
347*4882a593Smuzhiyun			pinctrl-1 = <&lcdc_m0_sleep_pins>;
348*4882a593Smuzhiyun			status = "disabled";
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun			ports {
351*4882a593Smuzhiyun				#address-cells = <1>;
352*4882a593Smuzhiyun				#size-cells = <0>;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun				port@0 {
355*4882a593Smuzhiyun					reg = <0>;
356*4882a593Smuzhiyun					#address-cells = <1>;
357*4882a593Smuzhiyun					#size-cells = <0>;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun					rgb_in_vopb: endpoint@0 {
360*4882a593Smuzhiyun						reg = <0>;
361*4882a593Smuzhiyun						remote-endpoint = <&vopb_out_rgb>;
362*4882a593Smuzhiyun					};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun					rgb_in_vopl: endpoint@1 {
365*4882a593Smuzhiyun						reg = <1>;
366*4882a593Smuzhiyun						remote-endpoint = <&vopl_out_rgb>;
367*4882a593Smuzhiyun					};
368*4882a593Smuzhiyun				};
369*4882a593Smuzhiyun			};
370*4882a593Smuzhiyun		};
371*4882a593Smuzhiyun	};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun	core_grf: syscon@ff148000 {
374*4882a593Smuzhiyun		compatible = "syscon", "simple-mfd";
375*4882a593Smuzhiyun		reg = <0x0 0xff148000 0x0 0x1000>;
376*4882a593Smuzhiyun		#address-cells = <1>;
377*4882a593Smuzhiyun		#size-cells = <1>;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun		pvtm: pvtm {
380*4882a593Smuzhiyun			compatible = "rockchip,px30-pvtm";
381*4882a593Smuzhiyun			clocks = <&cru SCLK_PVTM>;
382*4882a593Smuzhiyun			clock-names = "core";
383*4882a593Smuzhiyun			status = "disabled";
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun	};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	uart1: serial@ff158000 {
388*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
389*4882a593Smuzhiyun		reg = <0x0 0xff158000 0x0 0x100>;
390*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
391*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
392*4882a593Smuzhiyun		clock-names = "sclk_uart", "pclk_uart";
393*4882a593Smuzhiyun		reg-shift = <2>;
394*4882a593Smuzhiyun		reg-io-width = <4>;
395*4882a593Smuzhiyun		dmas = <&dmac 2>, <&dmac 3>;
396*4882a593Smuzhiyun		#dma-cells = <2>;
397*4882a593Smuzhiyun		pinctrl-names = "default";
398*4882a593Smuzhiyun		pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>;
399*4882a593Smuzhiyun		status = "disabled";
400*4882a593Smuzhiyun	};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun	uart2: serial@ff160000 {
403*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
404*4882a593Smuzhiyun		reg = <0x0 0xff160000 0x0 0x100>;
405*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
406*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
407*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
408*4882a593Smuzhiyun		reg-shift = <2>;
409*4882a593Smuzhiyun		reg-io-width = <4>;
410*4882a593Smuzhiyun		dmas = <&dmac 4>, <&dmac 5>;
411*4882a593Smuzhiyun		#dma-cells = <2>;
412*4882a593Smuzhiyun		pinctrl-names = "default";
413*4882a593Smuzhiyun		pinctrl-0 = <&uart2m0_xfer>;
414*4882a593Smuzhiyun		status = "disabled";
415*4882a593Smuzhiyun	};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun	uart3: serial@ff168000 {
418*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
419*4882a593Smuzhiyun		reg = <0x0 0xff168000 0x0 0x100>;
420*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
421*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
422*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
423*4882a593Smuzhiyun		reg-shift = <2>;
424*4882a593Smuzhiyun		reg-io-width = <4>;
425*4882a593Smuzhiyun		dmas = <&dmac 6>, <&dmac 7>;
426*4882a593Smuzhiyun		#dma-cells = <2>;
427*4882a593Smuzhiyun		pinctrl-names = "default";
428*4882a593Smuzhiyun		pinctrl-0 = <&uart3m1_xfer &uart3m1_cts &uart3m1_rts>;
429*4882a593Smuzhiyun		status = "disabled";
430*4882a593Smuzhiyun	};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	uart4: serial@ff170000 {
433*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
434*4882a593Smuzhiyun		reg = <0x0 0xff170000 0x0 0x100>;
435*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
436*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
437*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
438*4882a593Smuzhiyun		reg-shift = <2>;
439*4882a593Smuzhiyun		reg-io-width = <4>;
440*4882a593Smuzhiyun		dmas = <&dmac 8>, <&dmac 9>;
441*4882a593Smuzhiyun		#dma-cells = <2>;
442*4882a593Smuzhiyun		pinctrl-names = "default";
443*4882a593Smuzhiyun		pinctrl-0 = <&uart4_xfer &uart4_cts &uart4_rts>;
444*4882a593Smuzhiyun		status = "disabled";
445*4882a593Smuzhiyun	};
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun	uart5: serial@ff178000 {
448*4882a593Smuzhiyun		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
449*4882a593Smuzhiyun		reg = <0x0 0xff178000 0x0 0x100>;
450*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
451*4882a593Smuzhiyun		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
452*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
453*4882a593Smuzhiyun		reg-shift = <2>;
454*4882a593Smuzhiyun		reg-io-width = <4>;
455*4882a593Smuzhiyun		dmas = <&dmac 10>, <&dmac 11>;
456*4882a593Smuzhiyun		#dma-cells = <2>;
457*4882a593Smuzhiyun		pinctrl-names = "default";
458*4882a593Smuzhiyun		pinctrl-0 = <&uart5_xfer &uart5_cts &uart5_rts>;
459*4882a593Smuzhiyun		status = "disabled";
460*4882a593Smuzhiyun	};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun	i2c0: i2c@ff180000 {
463*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
464*4882a593Smuzhiyun		reg = <0x0 0xff180000 0x0 0x1000>;
465*4882a593Smuzhiyun		clocks =  <&cru SCLK_I2C0>, <&cru PCLK_I2C0>;
466*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
467*4882a593Smuzhiyun		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
468*4882a593Smuzhiyun		pinctrl-names = "default";
469*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
470*4882a593Smuzhiyun		#address-cells = <1>;
471*4882a593Smuzhiyun		#size-cells = <0>;
472*4882a593Smuzhiyun		status = "disabled";
473*4882a593Smuzhiyun	};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun	i2c1: i2c@ff190000 {
476*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
477*4882a593Smuzhiyun		reg = <0x0 0xff190000 0x0 0x1000>;
478*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
479*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
480*4882a593Smuzhiyun		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
481*4882a593Smuzhiyun		pinctrl-names = "default";
482*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
483*4882a593Smuzhiyun		#address-cells = <1>;
484*4882a593Smuzhiyun		#size-cells = <0>;
485*4882a593Smuzhiyun		status = "disabled";
486*4882a593Smuzhiyun	};
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun	i2c2: i2c@ff1a0000 {
489*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
490*4882a593Smuzhiyun		reg = <0x0 0xff1a0000 0x0 0x1000>;
491*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
492*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
493*4882a593Smuzhiyun		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun		pinctrl-names = "default";
495*4882a593Smuzhiyun		pinctrl-0 = <&i2c2_xfer>;
496*4882a593Smuzhiyun		#address-cells = <1>;
497*4882a593Smuzhiyun		#size-cells = <0>;
498*4882a593Smuzhiyun		status = "disabled";
499*4882a593Smuzhiyun	};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun	i2c3: i2c@ff1b0000 {
502*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
503*4882a593Smuzhiyun		reg = <0x0 0xff1b0000 0x0 0x1000>;
504*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
505*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
506*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
507*4882a593Smuzhiyun		pinctrl-names = "default";
508*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
509*4882a593Smuzhiyun		#address-cells = <1>;
510*4882a593Smuzhiyun		#size-cells = <0>;
511*4882a593Smuzhiyun		status = "disabled";
512*4882a593Smuzhiyun	};
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun	spi0: spi@ff1d0000 {
515*4882a593Smuzhiyun		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
516*4882a593Smuzhiyun		reg = <0x0 0xff1d0000 0x0 0x1000>;
517*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
518*4882a593Smuzhiyun		#address-cells = <1>;
519*4882a593Smuzhiyun		#size-cells = <0>;
520*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
521*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
522*4882a593Smuzhiyun		dmas = <&dmac 12>, <&dmac 13>;
523*4882a593Smuzhiyun		#dma-cells = <2>;
524*4882a593Smuzhiyun		dma-names = "tx", "rx";
525*4882a593Smuzhiyun		pinctrl-names = "default";
526*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_csn &spi0_miso &spi0_mosi>;
527*4882a593Smuzhiyun		status = "disabled";
528*4882a593Smuzhiyun	};
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun	spi1: spi@ff1d8000 {
531*4882a593Smuzhiyun		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
532*4882a593Smuzhiyun		reg = <0x0 0xff1d8000 0x0 0x1000>;
533*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
534*4882a593Smuzhiyun		#address-cells = <1>;
535*4882a593Smuzhiyun		#size-cells = <0>;
536*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
537*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
538*4882a593Smuzhiyun		dmas = <&dmac 14>, <&dmac 15>;
539*4882a593Smuzhiyun		#dma-cells = <2>;
540*4882a593Smuzhiyun		dma-names = "tx", "rx";
541*4882a593Smuzhiyun		pinctrl-names = "default";
542*4882a593Smuzhiyun		pinctrl-0 = <&spi1_clk &spi1_csn &spi1_miso &spi1_mosi>;
543*4882a593Smuzhiyun		status = "disabled";
544*4882a593Smuzhiyun	};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun	wdt: watchdog@ff1e0000 {
547*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
548*4882a593Smuzhiyun		reg = <0x0 0xff1e0000 0x0 0x100>;
549*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
550*4882a593Smuzhiyun		status = "disabled";
551*4882a593Smuzhiyun	};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun	pwm0: pwm@ff200000 {
554*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
555*4882a593Smuzhiyun		reg = <0x0 0xff200000 0x0 0x10>;
556*4882a593Smuzhiyun		#pwm-cells = <3>;
557*4882a593Smuzhiyun		pinctrl-names = "default";
558*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
559*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
560*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
561*4882a593Smuzhiyun		status = "disabled";
562*4882a593Smuzhiyun	};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun	pwm1: pwm@ff200010 {
565*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
566*4882a593Smuzhiyun		reg = <0x0 0xff200010 0x0 0x10>;
567*4882a593Smuzhiyun		#pwm-cells = <3>;
568*4882a593Smuzhiyun		pinctrl-names = "default";
569*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
570*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
571*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
572*4882a593Smuzhiyun		status = "disabled";
573*4882a593Smuzhiyun	};
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun	pwm2: pwm@ff200020 {
576*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
577*4882a593Smuzhiyun		reg = <0x0 0xff200020 0x0 0x10>;
578*4882a593Smuzhiyun		#pwm-cells = <3>;
579*4882a593Smuzhiyun		pinctrl-names = "default";
580*4882a593Smuzhiyun		pinctrl-0 = <&pwm2_pin>;
581*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
582*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
583*4882a593Smuzhiyun		status = "disabled";
584*4882a593Smuzhiyun	};
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun	pwm3: pwm@ff200030 {
587*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
588*4882a593Smuzhiyun		reg = <0x0 0xff200030 0x0 0x10>;
589*4882a593Smuzhiyun		#pwm-cells = <3>;
590*4882a593Smuzhiyun		pinctrl-names = "default";
591*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
592*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
593*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
594*4882a593Smuzhiyun		status = "disabled";
595*4882a593Smuzhiyun	};
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun	pwm4: pwm@ff208000 {
598*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
599*4882a593Smuzhiyun		reg = <0x0 0xff208000 0x0 0x10>;
600*4882a593Smuzhiyun		#pwm-cells = <3>;
601*4882a593Smuzhiyun		pinctrl-names = "default";
602*4882a593Smuzhiyun		pinctrl-0 = <&pwm4_pin>;
603*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
604*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
605*4882a593Smuzhiyun		status = "disabled";
606*4882a593Smuzhiyun	};
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun	pwm5: pwm@ff208010 {
609*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
610*4882a593Smuzhiyun		reg = <0x0 0xff208010 0x0 0x10>;
611*4882a593Smuzhiyun		#pwm-cells = <3>;
612*4882a593Smuzhiyun		pinctrl-names = "default";
613*4882a593Smuzhiyun		pinctrl-0 = <&pwm5_pin>;
614*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
615*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
616*4882a593Smuzhiyun		status = "disabled";
617*4882a593Smuzhiyun	};
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun	pwm6: pwm@ff208020 {
620*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
621*4882a593Smuzhiyun		reg = <0x0 0xff208020 0x0 0x10>;
622*4882a593Smuzhiyun		#pwm-cells = <3>;
623*4882a593Smuzhiyun		pinctrl-names = "default";
624*4882a593Smuzhiyun		pinctrl-0 = <&pwm6_pin>;
625*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
626*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
627*4882a593Smuzhiyun		status = "disabled";
628*4882a593Smuzhiyun	};
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun	pwm7: pwm@ff208030 {
631*4882a593Smuzhiyun		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
632*4882a593Smuzhiyun		reg = <0x0 0xff208030 0x0 0x10>;
633*4882a593Smuzhiyun		#pwm-cells = <3>;
634*4882a593Smuzhiyun		pinctrl-names = "default";
635*4882a593Smuzhiyun		pinctrl-0 = <&pwm7_pin>;
636*4882a593Smuzhiyun		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
637*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
638*4882a593Smuzhiyun		status = "disabled";
639*4882a593Smuzhiyun	};
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun	amba {
642*4882a593Smuzhiyun		compatible = "simple-bus";
643*4882a593Smuzhiyun		#address-cells = <2>;
644*4882a593Smuzhiyun		#size-cells = <2>;
645*4882a593Smuzhiyun		ranges;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun		dmac: dmac@ff240000 {
648*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
649*4882a593Smuzhiyun			reg = <0x0 0xff240000 0x0 0x4000>;
650*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
651*4882a593Smuzhiyun				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
652*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC>;
653*4882a593Smuzhiyun			clock-names = "apb_pclk";
654*4882a593Smuzhiyun			#dma-cells = <1>;
655*4882a593Smuzhiyun			peripherals-req-type-burst;
656*4882a593Smuzhiyun		};
657*4882a593Smuzhiyun	};
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun	tsadc: tsadc@ff280000 {
660*4882a593Smuzhiyun		compatible = "rockchip,px30-tsadc";
661*4882a593Smuzhiyun		reg = <0x0 0xff280000 0x0 0x100>;
662*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
663*4882a593Smuzhiyun		rockchip,grf = <&grf>;
664*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
665*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
666*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_TSADC>;
667*4882a593Smuzhiyun		assigned-clock-rates = <50000>;
668*4882a593Smuzhiyun		resets = <&cru SRST_TSADC_P>;
669*4882a593Smuzhiyun		reset-names = "tsadc-apb";
670*4882a593Smuzhiyun		pinctrl-names = "init", "default", "sleep";
671*4882a593Smuzhiyun		pinctrl-0 = <&tsadc_otp_gpio>;
672*4882a593Smuzhiyun		pinctrl-1 = <&tsadc_otp_out>;
673*4882a593Smuzhiyun		pinctrl-2 = <&tsadc_otp_gpio>;
674*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
675*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <100000>;
676*4882a593Smuzhiyun		status = "disabled";
677*4882a593Smuzhiyun	};
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun	saradc: saradc@ff288000 {
680*4882a593Smuzhiyun		compatible = "rockchip,px30-saradc", "rockchip,rk3399-saradc";
681*4882a593Smuzhiyun		reg = <0x0 0xff288000 0x0 0x100>;
682*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
683*4882a593Smuzhiyun		#io-channel-cells = <1>;
684*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
685*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
686*4882a593Smuzhiyun		resets = <&cru SRST_SARADC_P>;
687*4882a593Smuzhiyun		reset-names = "saradc-apb";
688*4882a593Smuzhiyun		status = "disabled";
689*4882a593Smuzhiyun	};
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun	cru: clock-controller@ff2b0000 {
692*4882a593Smuzhiyun		compatible = "rockchip,px30-cru";
693*4882a593Smuzhiyun		reg = <0x0 0xff2b0000 0x0 0x9000>;
694*4882a593Smuzhiyun		rockchip,grf = <&grf>;
695*4882a593Smuzhiyun		#clock-cells = <1>;
696*4882a593Smuzhiyun		#reset-cells = <1>;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun		assigned-clocks =
699*4882a593Smuzhiyun			<&cru APLL_BOOST_H>, <&cru APLL_BOOST_L>,
700*4882a593Smuzhiyun			<&cru PLL_NPLL>, <&cru PLL_CPLL>,
701*4882a593Smuzhiyun			<&cru ARMCLK>;
702*4882a593Smuzhiyun		assigned-clock-rates =
703*4882a593Smuzhiyun			<1608000000>, <1416000000>,
704*4882a593Smuzhiyun			<1188000000>, <1188000000>,
705*4882a593Smuzhiyun			<816000000>;
706*4882a593Smuzhiyun	};
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun	pmucru: pmu-clock-controller@ff2bc000 {
709*4882a593Smuzhiyun		compatible = "rockchip,px30-pmucru";
710*4882a593Smuzhiyun		reg = <0x0 0xff2bc000 0x0 0x1000>;
711*4882a593Smuzhiyun		rockchip,grf = <&grf>;
712*4882a593Smuzhiyun		#clock-cells = <1>;
713*4882a593Smuzhiyun		#reset-cells = <1>;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun		assigned-clocks =
716*4882a593Smuzhiyun			<&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>,
717*4882a593Smuzhiyun			<&pmucru SCLK_WIFI_PMU>, <&cru ACLK_BUS_PRE>,
718*4882a593Smuzhiyun			<&cru ACLK_PERI_PRE>, <&cru HCLK_BUS_PRE>,
719*4882a593Smuzhiyun			<&cru HCLK_PERI_PRE>, <&cru PCLK_BUS_PRE>;
720*4882a593Smuzhiyun		assigned-clock-rates =
721*4882a593Smuzhiyun			<1200000000>, <100000000>,
722*4882a593Smuzhiyun			<26000000>, <300000000>,
723*4882a593Smuzhiyun			<300000000>, <150000000>,
724*4882a593Smuzhiyun			<150000000>, <75000000>;
725*4882a593Smuzhiyun	};
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun	usb2phy_grf: syscon@ff2c0000 {
728*4882a593Smuzhiyun		compatible = "rockchip,px30-usb2phy-grf", "syscon",
729*4882a593Smuzhiyun			     "simple-mfd";
730*4882a593Smuzhiyun		reg = <0x0 0xff2c0000 0x0 0x10000>;
731*4882a593Smuzhiyun		#address-cells = <1>;
732*4882a593Smuzhiyun		#size-cells = <1>;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun		u2phy: usb2-phy@100 {
735*4882a593Smuzhiyun			compatible = "rockchip,px30-usb2phy",
736*4882a593Smuzhiyun				     "rockchip,rk3328-usb2phy";
737*4882a593Smuzhiyun			reg = <0x100 0x10>;
738*4882a593Smuzhiyun			clocks = <&pmucru SCLK_USBPHY_REF>;
739*4882a593Smuzhiyun			clock-names = "phyclk";
740*4882a593Smuzhiyun			#clock-cells = <0>;
741*4882a593Smuzhiyun			assigned-clocks = <&cru USB480M>;
742*4882a593Smuzhiyun			assigned-clock-parents = <&u2phy>;
743*4882a593Smuzhiyun			clock-output-names = "usb480m_phy";
744*4882a593Smuzhiyun			status = "disabled";
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun			u2phy_host: host-port {
747*4882a593Smuzhiyun				#phy-cells = <0>;
748*4882a593Smuzhiyun				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
749*4882a593Smuzhiyun				interrupt-names = "linestate";
750*4882a593Smuzhiyun				status = "disabled";
751*4882a593Smuzhiyun			};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun			u2phy_otg: otg-port {
754*4882a593Smuzhiyun				#phy-cells = <0>;
755*4882a593Smuzhiyun				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
756*4882a593Smuzhiyun					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
757*4882a593Smuzhiyun					     <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
758*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
759*4882a593Smuzhiyun						  "linestate";
760*4882a593Smuzhiyun				status = "disabled";
761*4882a593Smuzhiyun			};
762*4882a593Smuzhiyun		};
763*4882a593Smuzhiyun	};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun	video_phy: video-phy@ff2e0000 {
766*4882a593Smuzhiyun		compatible = "rockchip,px30-video-phy";
767*4882a593Smuzhiyun		reg = <0x0 0xff2e0000 0x0 0x10000>,
768*4882a593Smuzhiyun		      <0x0 0xff450000 0x0 0x10000>;
769*4882a593Smuzhiyun		clocks = <&pmucru SCLK_MIPIDSIPHY_REF>,
770*4882a593Smuzhiyun			 <&cru PCLK_MIPIDSIPHY>, <&cru PCLK_MIPI_DSI>;
771*4882a593Smuzhiyun		clock-names = "ref", "pclk_phy", "pclk_host";
772*4882a593Smuzhiyun		#clock-cells = <0>;
773*4882a593Smuzhiyun		resets = <&cru SRST_MIPIDSIPHY_P>;
774*4882a593Smuzhiyun		reset-names = "rst";
775*4882a593Smuzhiyun		power-domains = <&power PX30_PD_VO>;
776*4882a593Smuzhiyun		#phy-cells = <0>;
777*4882a593Smuzhiyun		status = "disabled";
778*4882a593Smuzhiyun	};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun	usb20_otg: usb@ff300000 {
781*4882a593Smuzhiyun		compatible = "rockchip,px30-usb", "rockchip,rk3066-usb",
782*4882a593Smuzhiyun			     "snps,dwc2";
783*4882a593Smuzhiyun		reg = <0x0 0xff300000 0x0 0x40000>;
784*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
785*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG>;
786*4882a593Smuzhiyun		clock-names = "otg";
787*4882a593Smuzhiyun		dr_mode = "otg";
788*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
789*4882a593Smuzhiyun		g-rx-fifo-size = <275>;
790*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 64 32>;
791*4882a593Smuzhiyun		g-use-dma;
792*4882a593Smuzhiyun		phys = <&u2phy_otg>;
793*4882a593Smuzhiyun		phy-names = "usb2-phy";
794*4882a593Smuzhiyun		status = "disabled";
795*4882a593Smuzhiyun	};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun	usb_host0_ehci: usb@ff340000 {
798*4882a593Smuzhiyun		compatible = "generic-ehci";
799*4882a593Smuzhiyun		reg = <0x0 0xff340000 0x0 0x10000>;
800*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
801*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST>, <&cru HCLK_HOST_ARB>,
802*4882a593Smuzhiyun			 <&u2phy>;
803*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
804*4882a593Smuzhiyun		phys = <&u2phy_host>;
805*4882a593Smuzhiyun		phy-names = "usb";
806*4882a593Smuzhiyun		status = "disabled";
807*4882a593Smuzhiyun	};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun	usb_host0_ohci: usb@ff350000 {
810*4882a593Smuzhiyun		compatible = "generic-ohci";
811*4882a593Smuzhiyun		reg = <0x0 0xff350000 0x0 0x10000>;
812*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
813*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST>, <&cru HCLK_HOST_ARB>,
814*4882a593Smuzhiyun			 <&u2phy>;
815*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
816*4882a593Smuzhiyun		phys = <&u2phy_host>;
817*4882a593Smuzhiyun		phy-names = "usb";
818*4882a593Smuzhiyun	};
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun	gmac: ethernet@ff360000 {
821*4882a593Smuzhiyun		compatible = "rockchip,px30-gmac";
822*4882a593Smuzhiyun		reg = <0x0 0xff360000 0x0 0x10000>;
823*4882a593Smuzhiyun		rockchip,grf = <&grf>;
824*4882a593Smuzhiyun		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
825*4882a593Smuzhiyun		interrupt-names = "macirq";
826*4882a593Smuzhiyun		clocks = <&cru SCLK_GMAC>, <&cru SCLK_GMAC_RX_TX>,
827*4882a593Smuzhiyun			 <&cru SCLK_GMAC_RX_TX>, <&cru SCLK_MAC_REF>,
828*4882a593Smuzhiyun			 <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>,
829*4882a593Smuzhiyun			 <&cru PCLK_GMAC>, <&cru SCLK_GMAC_RMII>;
830*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
831*4882a593Smuzhiyun			      "mac_clk_tx", "clk_mac_ref",
832*4882a593Smuzhiyun			      "clk_mac_refout", "aclk_mac",
833*4882a593Smuzhiyun			      "pclk_mac", "clk_mac_speed";
834*4882a593Smuzhiyun		phy-mode = "rmii";
835*4882a593Smuzhiyun		pinctrl-names = "default";
836*4882a593Smuzhiyun		pinctrl-0 = <&rmii_pins &mac_refclk_12ma>;
837*4882a593Smuzhiyun		resets = <&cru SRST_GMAC_A>;
838*4882a593Smuzhiyun		reset-names = "stmmaceth";
839*4882a593Smuzhiyun		power-domains = <&power PX30_PD_GMAC>;
840*4882a593Smuzhiyun		status = "disabled";
841*4882a593Smuzhiyun	};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun	sdmmc: dwmmc@ff370000 {
844*4882a593Smuzhiyun		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
845*4882a593Smuzhiyun		reg = <0x0 0xff370000 0x0 0x4000>;
846*4882a593Smuzhiyun		max-frequency = <150000000>;
847*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
848*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
849*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
850*4882a593Smuzhiyun		fifo-depth = <0x100>;
851*4882a593Smuzhiyun		cd-gpios = <&gpio0 RK_PA3 GPIO_ACTIVE_HIGH>;
852*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
853*4882a593Smuzhiyun		pinctrl-names = "default";
854*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>;
855*4882a593Smuzhiyun		status = "disabled";
856*4882a593Smuzhiyun	};
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun	sdio: dwmmc@ff380000 {
859*4882a593Smuzhiyun		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
860*4882a593Smuzhiyun		reg = <0x0 0xff380000 0x0 0x4000>;
861*4882a593Smuzhiyun		max-frequency = <150000000>;
862*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
863*4882a593Smuzhiyun			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
864*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
865*4882a593Smuzhiyun		fifo-depth = <0x100>;
866*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
867*4882a593Smuzhiyun		status = "disabled";
868*4882a593Smuzhiyun	};
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun	emmc: dwmmc@ff390000 {
871*4882a593Smuzhiyun		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
872*4882a593Smuzhiyun		reg = <0x0 0xff390000 0x0 0x4000>;
873*4882a593Smuzhiyun		max-frequency = <150000000>;
874*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
875*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
876*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
877*4882a593Smuzhiyun		fifo-depth = <0x100>;
878*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
879*4882a593Smuzhiyun		status = "disabled";
880*4882a593Smuzhiyun	};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun	sfc: sfc@ff3a0000 {
883*4882a593Smuzhiyun		compatible = "rockchip,rksfc","rockchip,sfc";
884*4882a593Smuzhiyun		reg = <0x0 0xff3a0000 0x0 0x4000>;
885*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
886*4882a593Smuzhiyun		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
887*4882a593Smuzhiyun		clock-names = "clk_sfc", "hclk_sfc";
888*4882a593Smuzhiyun		status = "disabled";
889*4882a593Smuzhiyun	};
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun	nandc0: nandc@ff3b0000 {
892*4882a593Smuzhiyun		compatible = "rockchip,rk-nandc";
893*4882a593Smuzhiyun		reg = <0x0 0xff3b0000 0x0 0x4000>;
894*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
895*4882a593Smuzhiyun		nandc_id = <0>;
896*4882a593Smuzhiyun		clocks = <&cru SCLK_NANDC>, <&cru HCLK_NANDC>;
897*4882a593Smuzhiyun		clock-names = "clk_nandc", "hclk_nandc";
898*4882a593Smuzhiyun		status = "disabled";
899*4882a593Smuzhiyun	};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun	gpu: gpu@ff400000 {
902*4882a593Smuzhiyun		compatible = "arm,malit602", "arm,malit60x", "arm,malit6xx", "arm,mali-midgard";
903*4882a593Smuzhiyun		reg = <0x0 0xff400000 0x0 0x4000>;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
906*4882a593Smuzhiyun			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
907*4882a593Smuzhiyun			     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
908*4882a593Smuzhiyun		interrupt-names = "GPU", "MMU", "JOB";
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun		clocks = <&cru ACLK_GPU>;
911*4882a593Smuzhiyun		clock-names = "clk_mali";
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun		status = "disabled";
914*4882a593Smuzhiyun	};
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun	hevc: hevc_service@ff440000 {
917*4882a593Smuzhiyun		compatible = "rockchip,hevc_sub";
918*4882a593Smuzhiyun		iommu_enabled = <1>;
919*4882a593Smuzhiyun		reg = <0x0 0xff440000 0x0 0x400>;
920*4882a593Smuzhiyun		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
921*4882a593Smuzhiyun		interrupt-names = "irq_dec";
922*4882a593Smuzhiyun		dev_mode = <1>;
923*4882a593Smuzhiyun		iommus = <&hevc_mmu>;
924*4882a593Smuzhiyun		name = "hevc_service";
925*4882a593Smuzhiyun		allocator = <1>;
926*4882a593Smuzhiyun	};
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun	vpu: vpu_service@ff442000 {
929*4882a593Smuzhiyun		compatible = "rockchip,vpu_sub";
930*4882a593Smuzhiyun		iommu_enabled = <1>;
931*4882a593Smuzhiyun		reg = <0x0 0xff442000 0x0 0x800>;
932*4882a593Smuzhiyun		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
933*4882a593Smuzhiyun			<GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
934*4882a593Smuzhiyun		interrupt-names = "irq_enc", "irq_dec";
935*4882a593Smuzhiyun		dev_mode = <0>;
936*4882a593Smuzhiyun		iommus = <&vpu_mmu>;
937*4882a593Smuzhiyun		name = "vpu_service";
938*4882a593Smuzhiyun		allocator = <1>;
939*4882a593Smuzhiyun	};
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun	vpu_combo: vpu_combo {
942*4882a593Smuzhiyun		compatible = "rockchip,vpu_combo";
943*4882a593Smuzhiyun		subcnt = <2>;
944*4882a593Smuzhiyun		rockchip,grf = <&grf>;
945*4882a593Smuzhiyun		rockchip,sub = <&vpu>, <&hevc>;
946*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>, <&cru SCLK_CORE_VPU>;
947*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core";
948*4882a593Smuzhiyun		resets = <&cru SRST_VPU_A>, <&cru SRST_VPU_H>,
949*4882a593Smuzhiyun			<&cru SRST_VPU_NIU_A>, <&cru SRST_VPU_NIU_H>,
950*4882a593Smuzhiyun			<&cru SRST_VPU_CORE>;
951*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "niu_a", "niu_h",
952*4882a593Smuzhiyun			"video_core";
953*4882a593Smuzhiyun		mode_bit = <15>;
954*4882a593Smuzhiyun		mode_ctrl = <0x410>;
955*4882a593Smuzhiyun		name = "vpu_combo";
956*4882a593Smuzhiyun		status = "disabled";
957*4882a593Smuzhiyun	};
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun	hevc_mmu: iommu@ff440440 {
960*4882a593Smuzhiyun		compatible = "rockchip,iommu";
961*4882a593Smuzhiyun		reg = <0x0 0xff440440 0x0 0x40>, <0x0 0xff440480 0x0 0x40>;
962*4882a593Smuzhiyun		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
963*4882a593Smuzhiyun		interrupt-names = "hevc_mmu";
964*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
965*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
966*4882a593Smuzhiyun		#iommu-cells = <0>;
967*4882a593Smuzhiyun	};
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun	vpu_mmu: iommu@ff442800 {
970*4882a593Smuzhiyun		compatible = "rockchip,iommu";
971*4882a593Smuzhiyun		reg = <0x0 0xff442800 0x0 0x100>;
972*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
973*4882a593Smuzhiyun		interrupt-names = "vpu_mmu";
974*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
975*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
976*4882a593Smuzhiyun		#iommu-cells = <0>;
977*4882a593Smuzhiyun	};
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun	dsi: dsi@ff450000 {
980*4882a593Smuzhiyun		compatible = "rockchip,px30-mipi-dsi";
981*4882a593Smuzhiyun		reg = <0x0 0xff450000 0x0 0x10000>;
982*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
983*4882a593Smuzhiyun		clocks = <&cru PCLK_MIPI_DSI>, <&video_phy>;
984*4882a593Smuzhiyun		clock-names = "pclk", "hs_clk";
985*4882a593Smuzhiyun		resets = <&cru SRST_MIPIDSI_HOST_P>;
986*4882a593Smuzhiyun		reset-names = "apb";
987*4882a593Smuzhiyun		phys = <&video_phy>;
988*4882a593Smuzhiyun		phy-names = "mipi_dphy";
989*4882a593Smuzhiyun		power-domains = <&power PX30_PD_VO>;
990*4882a593Smuzhiyun		rockchip,grf = <&grf>;
991*4882a593Smuzhiyun		#address-cells = <1>;
992*4882a593Smuzhiyun		#size-cells = <0>;
993*4882a593Smuzhiyun		status = "disabled";
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun		ports {
996*4882a593Smuzhiyun			#address-cells = <1>;
997*4882a593Smuzhiyun			#size-cells = <0>;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun			port@0 {
1000*4882a593Smuzhiyun				reg = <0>;
1001*4882a593Smuzhiyun				#address-cells = <1>;
1002*4882a593Smuzhiyun				#size-cells = <0>;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun				dsi_in_vopl: endpoint@0 {
1005*4882a593Smuzhiyun					reg = <0>;
1006*4882a593Smuzhiyun					remote-endpoint = <&vopl_out_dsi>;
1007*4882a593Smuzhiyun				};
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun				dsi_in_vopb: endpoint@1 {
1010*4882a593Smuzhiyun					reg = <1>;
1011*4882a593Smuzhiyun					remote-endpoint = <&vopb_out_dsi>;
1012*4882a593Smuzhiyun				};
1013*4882a593Smuzhiyun			};
1014*4882a593Smuzhiyun		};
1015*4882a593Smuzhiyun	};
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun	vopb: vop@ff460000 {
1018*4882a593Smuzhiyun		compatible = "rockchip,px30-vop-big";
1019*4882a593Smuzhiyun		reg = <0x0 0xff460000 0x0 0x1fc>, <0x0 0xff460a00 0x0 0x400>;
1020*4882a593Smuzhiyun		reg-names = "regs", "gamma_lut";
1021*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1022*4882a593Smuzhiyun		clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>,
1023*4882a593Smuzhiyun			 <&cru HCLK_VOPB>;
1024*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1025*4882a593Smuzhiyun		iommus = <&vopb_mmu>;
1026*4882a593Smuzhiyun		status = "disabled";
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun		vopb_out: port {
1029*4882a593Smuzhiyun			#address-cells = <1>;
1030*4882a593Smuzhiyun			#size-cells = <0>;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun			vopb_out_lvds: endpoint@0 {
1033*4882a593Smuzhiyun				reg = <0>;
1034*4882a593Smuzhiyun				remote-endpoint = <&lvds_in_vopb>;
1035*4882a593Smuzhiyun			};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun			vopb_out_dsi: endpoint@1 {
1038*4882a593Smuzhiyun				reg = <1>;
1039*4882a593Smuzhiyun				remote-endpoint = <&dsi_in_vopb>;
1040*4882a593Smuzhiyun			};
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun			vopb_out_rgb: endpoint@2 {
1043*4882a593Smuzhiyun				reg = <2>;
1044*4882a593Smuzhiyun				remote-endpoint = <&rgb_in_vopb>;
1045*4882a593Smuzhiyun			};
1046*4882a593Smuzhiyun		};
1047*4882a593Smuzhiyun	};
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun	vopb_mmu: iommu@ff460f00 {
1050*4882a593Smuzhiyun		compatible = "rockchip,iommu";
1051*4882a593Smuzhiyun		reg = <0x0 0xff460f00 0x0 0x100>;
1052*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1053*4882a593Smuzhiyun		interrupt-names = "vopb_mmu";
1054*4882a593Smuzhiyun		clocks = <&cru ACLK_VOPB>, <&cru HCLK_VOPB>;
1055*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
1056*4882a593Smuzhiyun		#iommu-cells = <0>;
1057*4882a593Smuzhiyun		status = "disabled";
1058*4882a593Smuzhiyun	};
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun	vopl: vop@ff470000 {
1061*4882a593Smuzhiyun		compatible = "rockchip,px30-vop-lit";
1062*4882a593Smuzhiyun		reg = <0x0 0xff470000 0x0 0x1fc>, <0x0 0xff470a00 0x0 0x400>;
1063*4882a593Smuzhiyun		reg-names = "regs", "gamma_lut";
1064*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
1065*4882a593Smuzhiyun		clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>,
1066*4882a593Smuzhiyun			 <&cru HCLK_VOPL>;
1067*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1068*4882a593Smuzhiyun		iommus = <&vopl_mmu>;
1069*4882a593Smuzhiyun		status = "disabled";
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun		vopl_out: port {
1072*4882a593Smuzhiyun			#address-cells = <1>;
1073*4882a593Smuzhiyun			#size-cells = <0>;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun			vopl_out_lvds: endpoint@0 {
1076*4882a593Smuzhiyun				reg = <0>;
1077*4882a593Smuzhiyun				remote-endpoint = <&lvds_in_vopl>;
1078*4882a593Smuzhiyun			};
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun			vopl_out_dsi: endpoint@1 {
1081*4882a593Smuzhiyun				reg = <1>;
1082*4882a593Smuzhiyun				remote-endpoint = <&dsi_in_vopl>;
1083*4882a593Smuzhiyun			};
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun			vopl_out_rgb: endpoint@2 {
1086*4882a593Smuzhiyun				reg = <2>;
1087*4882a593Smuzhiyun				remote-endpoint = <&rgb_in_vopl>;
1088*4882a593Smuzhiyun			};
1089*4882a593Smuzhiyun		};
1090*4882a593Smuzhiyun	};
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun	vopl_mmu: iommu@ff470f00 {
1093*4882a593Smuzhiyun		compatible = "rockchip,iommu";
1094*4882a593Smuzhiyun		reg = <0x0 0xff470f00 0x0 0x100>;
1095*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
1096*4882a593Smuzhiyun		interrupt-names = "vopl_mmu";
1097*4882a593Smuzhiyun		clocks = <&cru ACLK_VOPL>, <&cru HCLK_VOPL>;
1098*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
1099*4882a593Smuzhiyun		#iommu-cells = <0>;
1100*4882a593Smuzhiyun		status = "disabled";
1101*4882a593Smuzhiyun	};
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun	rk_rga: rk_rga@ff480000 {
1104*4882a593Smuzhiyun		compatible = "rockchip,rga2";
1105*4882a593Smuzhiyun		//dev_mode = <1>;
1106*4882a593Smuzhiyun		reg = <0x0 0xff480000 0x0 0x1000>;
1107*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
1108*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>;
1109*4882a593Smuzhiyun		clock-names = "aclk_rga", "hclk_rga";
1110*4882a593Smuzhiyun		dma-coherent;
1111*4882a593Smuzhiyun		status = "disabled";
1112*4882a593Smuzhiyun	};
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun	cif: cif@ff490000 {
1115*4882a593Smuzhiyun		compatible = "rockchip,cif";
1116*4882a593Smuzhiyun		reg = <0x0 0xff490000 0x0 0x200>;
1117*4882a593Smuzhiyun		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
1118*4882a593Smuzhiyun		clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>, <&cru PCLK_CIF>, <&cru SCLK_CIF_OUT>;
1119*4882a593Smuzhiyun		clock-names = "aclk_cif0", "hclk_cif0", "pclk_cif", "cif0_out";
1120*4882a593Smuzhiyun		resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>, <&cru SRST_CIF_PCLKIN>;
1121*4882a593Smuzhiyun		reset-names = "rst_cif_a", "rst_cif_h", "rst_cif_pclkin";
1122*4882a593Smuzhiyun		pinctrl-names = "cif_pin_all";
1123*4882a593Smuzhiyun		pinctrl-0 = <&dvp_d2d9_m0>;
1124*4882a593Smuzhiyun		status = "disabled";
1125*4882a593Smuzhiyun	};
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun	vip_mmu: iommu@ff490800{
1128*4882a593Smuzhiyun		compatible = "rockchip,iommu";
1129*4882a593Smuzhiyun		reg = <0x0 0xff490800 0x0 0x100>;
1130*4882a593Smuzhiyun		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
1131*4882a593Smuzhiyun		interrupt-names = "vip_mmu";
1132*4882a593Smuzhiyun		clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>;
1133*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
1134*4882a593Smuzhiyun		rk_iommu,disable_reset_quirk;
1135*4882a593Smuzhiyun		#iommu-cells = <0>;
1136*4882a593Smuzhiyun		status = "disabled";
1137*4882a593Smuzhiyun	};
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun	rk_isp: rk_isp@ff4a0000 {
1140*4882a593Smuzhiyun		compatible = "rockchip,px30-isp", "rockchip,isp";
1141*4882a593Smuzhiyun		reg = <0x0 0xff4a0000 0x0 0x4000>;
1142*4882a593Smuzhiyun		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1143*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, <&cru SCLK_ISP>, <&cru SCLK_ISP>,
1144*4882a593Smuzhiyun			<&cru PCLK_ISP>, <&cru SCLK_CIF_OUT>, <&cru SCLK_CIF_OUT>, <&cru PCLK_MIPICSIPHY>;
1145*4882a593Smuzhiyun		clock-names = "aclk_isp", "hclk_isp", "clk_isp", "clk_isp_jpe",
1146*4882a593Smuzhiyun			"pclkin_isp", "clk_cif_pll", "clk_cif_out", "pclk_dphyrx";
1147*4882a593Smuzhiyun		resets = <&cru SRST_ISP>, <&cru SRST_MIPICSIPHY_P>;
1148*4882a593Smuzhiyun		reset-names = "rst_isp", "rst_mipicsiphy";
1149*4882a593Smuzhiyun		pinctrl-names = "default";
1150*4882a593Smuzhiyun		pinctrl-0 = <&cif_clkout_m0>;
1151*4882a593Smuzhiyun		rockchip,isp,mipiphy = <0>;
1152*4882a593Smuzhiyun		rockchip,isp,csiphy,reg = <0xff2f0000 0x4000>;
1153*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1154*4882a593Smuzhiyun		rockchip,cru = <&cru>;
1155*4882a593Smuzhiyun		rockchip,isp,iommu-enable = <1>;
1156*4882a593Smuzhiyun		iommus = <&isp_mmu>;
1157*4882a593Smuzhiyun		status = "disabled";
1158*4882a593Smuzhiyun	};
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun	isp_mmu: iommu@ff4a8000 {
1161*4882a593Smuzhiyun		compatible = "rockchip,iommu";
1162*4882a593Smuzhiyun		reg = <0x0 0xff4a8000 0x0 0x100>;
1163*4882a593Smuzhiyun		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1164*4882a593Smuzhiyun		interrupt-names = "isp_mmu";
1165*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
1166*4882a593Smuzhiyun		clock-names = "aclk", "hclk";
1167*4882a593Smuzhiyun		rk_iommu,disable_reset_quirk;
1168*4882a593Smuzhiyun		#iommu-cells = <0>;
1169*4882a593Smuzhiyun		status = "disabled";
1170*4882a593Smuzhiyun	};
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun	qos_gmac: qos@ff518000 {
1173*4882a593Smuzhiyun		compatible = "syscon";
1174*4882a593Smuzhiyun		reg = <0x0 0xff518000 0x0 0x20>;
1175*4882a593Smuzhiyun	};
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun	qos_gpu: qos@ff520000 {
1178*4882a593Smuzhiyun		compatible = "syscon";
1179*4882a593Smuzhiyun		reg = <0x0 0xff520000 0x0 0x20>;
1180*4882a593Smuzhiyun	};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun	qos_sdmmc: qos@ff52c000 {
1183*4882a593Smuzhiyun		compatible = "syscon";
1184*4882a593Smuzhiyun		reg = <0x0 0xff52c000 0x0 0x20>;
1185*4882a593Smuzhiyun	};
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun	qos_emmc: qos@ff538000 {
1188*4882a593Smuzhiyun		compatible = "syscon";
1189*4882a593Smuzhiyun		reg = <0x0 0xff538000 0x0 0x20>;
1190*4882a593Smuzhiyun	};
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun	qos_nand: qos@ff538080 {
1193*4882a593Smuzhiyun		compatible = "syscon";
1194*4882a593Smuzhiyun		reg = <0x0 0xff538080 0x0 0x20>;
1195*4882a593Smuzhiyun	};
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun	qos_sdio: qos@ff538100 {
1198*4882a593Smuzhiyun		compatible = "syscon";
1199*4882a593Smuzhiyun		reg = <0x0 0xff538100 0x0 0x20>;
1200*4882a593Smuzhiyun	};
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun	qos_sfc: qos@ff538180 {
1203*4882a593Smuzhiyun		compatible = "syscon";
1204*4882a593Smuzhiyun		reg = <0x0 0xff538180 0x0 0x20>;
1205*4882a593Smuzhiyun	};
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun	qos_usb_host: qos@ff540000 {
1208*4882a593Smuzhiyun		compatible = "syscon";
1209*4882a593Smuzhiyun		reg = <0x0 0xff540000 0x0 0x20>;
1210*4882a593Smuzhiyun	};
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun	qos_usb_otg: qos@ff540080 {
1213*4882a593Smuzhiyun		compatible = "syscon";
1214*4882a593Smuzhiyun		reg = <0x0 0xff540080 0x0 0x20>;
1215*4882a593Smuzhiyun	};
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun	qos_isp_128: qos@ff548000 {
1218*4882a593Smuzhiyun		compatible = "syscon";
1219*4882a593Smuzhiyun		reg = <0x0 0xff548000 0x0 0x20>;
1220*4882a593Smuzhiyun	};
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun	qos_isp_rd: qos@ff548080 {
1223*4882a593Smuzhiyun		compatible = "syscon";
1224*4882a593Smuzhiyun		reg = <0x0 0xff548080 0x0 0x20>;
1225*4882a593Smuzhiyun	};
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun	qos_isp_wr: qos@ff548100 {
1228*4882a593Smuzhiyun		compatible = "syscon";
1229*4882a593Smuzhiyun		reg = <0x0 0xff548100 0x0 0x20>;
1230*4882a593Smuzhiyun	};
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun	qos_isp_m1: qos@ff548180 {
1233*4882a593Smuzhiyun		compatible = "syscon";
1234*4882a593Smuzhiyun		reg = <0x0 0xff548180 0x0 0x20>;
1235*4882a593Smuzhiyun	};
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun	qos_vip: qos@ff548200 {
1238*4882a593Smuzhiyun		compatible = "syscon";
1239*4882a593Smuzhiyun		reg = <0x0 0xff548200 0x0 0x20>;
1240*4882a593Smuzhiyun	};
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun	qos_rga_rd: qos@ff550000 {
1243*4882a593Smuzhiyun		compatible = "syscon";
1244*4882a593Smuzhiyun		reg = <0x0 0xff550000 0x0 0x20>;
1245*4882a593Smuzhiyun	};
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun	qos_rga_wr: qos@ff550080 {
1248*4882a593Smuzhiyun		compatible = "syscon";
1249*4882a593Smuzhiyun		reg = <0x0 0xff550080 0x0 0x20>;
1250*4882a593Smuzhiyun	};
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun	qos_vop_m0: qos@ff550100 {
1253*4882a593Smuzhiyun		compatible = "syscon";
1254*4882a593Smuzhiyun		reg = <0x0 0xff550100 0x0 0x20>;
1255*4882a593Smuzhiyun	};
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun	qos_vop_m1: qos@ff550180 {
1258*4882a593Smuzhiyun		compatible = "syscon";
1259*4882a593Smuzhiyun		reg = <0x0 0xff550180 0x0 0x20>;
1260*4882a593Smuzhiyun	};
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun	qos_vpu: qos@ff558000 {
1263*4882a593Smuzhiyun		compatible = "syscon";
1264*4882a593Smuzhiyun		reg = <0x0 0xff558000 0x0 0x20>;
1265*4882a593Smuzhiyun	};
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun	qos_vpu_r128: qos@ff558080 {
1268*4882a593Smuzhiyun		compatible = "syscon";
1269*4882a593Smuzhiyun		reg = <0x0 0xff558080 0x0 0x20>;
1270*4882a593Smuzhiyun	};
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun	pinctrl: pinctrl {
1273*4882a593Smuzhiyun		compatible = "rockchip,px30-pinctrl";
1274*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1275*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
1276*4882a593Smuzhiyun		#address-cells = <2>;
1277*4882a593Smuzhiyun		#size-cells = <2>;
1278*4882a593Smuzhiyun		ranges;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun		gpio0: gpio0@ff040000 {
1281*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1282*4882a593Smuzhiyun			reg = <0x0 0xff040000 0x0 0x100>;
1283*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1284*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0_PMU>;
1285*4882a593Smuzhiyun			gpio-controller;
1286*4882a593Smuzhiyun			#gpio-cells = <2>;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun			interrupt-controller;
1289*4882a593Smuzhiyun			#interrupt-cells = <2>;
1290*4882a593Smuzhiyun		};
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun		gpio1: gpio1@ff250000 {
1293*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1294*4882a593Smuzhiyun			reg = <0x0 0xff250000 0x0 0x100>;
1295*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1296*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>;
1297*4882a593Smuzhiyun			gpio-controller;
1298*4882a593Smuzhiyun			#gpio-cells = <2>;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun			interrupt-controller;
1301*4882a593Smuzhiyun			#interrupt-cells = <2>;
1302*4882a593Smuzhiyun		};
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun		gpio2: gpio2@ff260000 {
1305*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1306*4882a593Smuzhiyun			reg = <0x0 0xff260000 0x0 0x100>;
1307*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1308*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
1309*4882a593Smuzhiyun			gpio-controller;
1310*4882a593Smuzhiyun			#gpio-cells = <2>;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun			interrupt-controller;
1313*4882a593Smuzhiyun			#interrupt-cells = <2>;
1314*4882a593Smuzhiyun		};
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun		gpio3: gpio3@ff270000 {
1317*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1318*4882a593Smuzhiyun			reg = <0x0 0xff270000 0x0 0x100>;
1319*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
1320*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
1321*4882a593Smuzhiyun			gpio-controller;
1322*4882a593Smuzhiyun			#gpio-cells = <2>;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun			interrupt-controller;
1325*4882a593Smuzhiyun			#interrupt-cells = <2>;
1326*4882a593Smuzhiyun		};
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
1329*4882a593Smuzhiyun			bias-pull-up;
1330*4882a593Smuzhiyun		};
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
1333*4882a593Smuzhiyun			bias-pull-down;
1334*4882a593Smuzhiyun		};
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
1337*4882a593Smuzhiyun			bias-disable;
1338*4882a593Smuzhiyun		};
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun		pcfg_pull_none_2ma: pcfg-pull-none-2ma {
1341*4882a593Smuzhiyun			bias-disable;
1342*4882a593Smuzhiyun			drive-strength = <2>;
1343*4882a593Smuzhiyun		};
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
1346*4882a593Smuzhiyun			bias-pull-up;
1347*4882a593Smuzhiyun			drive-strength = <2>;
1348*4882a593Smuzhiyun		};
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun		pcfg_pull_up_4ma: pcfg-pull-up-4ma {
1351*4882a593Smuzhiyun			bias-pull-up;
1352*4882a593Smuzhiyun			drive-strength = <4>;
1353*4882a593Smuzhiyun		};
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun		pcfg_pull_none_4ma: pcfg-pull-none-4ma {
1356*4882a593Smuzhiyun			bias-disable;
1357*4882a593Smuzhiyun			drive-strength = <4>;
1358*4882a593Smuzhiyun		};
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
1361*4882a593Smuzhiyun			bias-pull-down;
1362*4882a593Smuzhiyun			drive-strength = <4>;
1363*4882a593Smuzhiyun		};
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun		pcfg_pull_none_8ma: pcfg-pull-none-8ma {
1366*4882a593Smuzhiyun			bias-disable;
1367*4882a593Smuzhiyun			drive-strength = <8>;
1368*4882a593Smuzhiyun		};
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
1371*4882a593Smuzhiyun			bias-pull-up;
1372*4882a593Smuzhiyun			drive-strength = <8>;
1373*4882a593Smuzhiyun		};
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1376*4882a593Smuzhiyun			bias-disable;
1377*4882a593Smuzhiyun			drive-strength = <12>;
1378*4882a593Smuzhiyun		};
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun		pcfg_pull_up_12ma: pcfg-pull-up-12ma {
1381*4882a593Smuzhiyun			bias-pull-up;
1382*4882a593Smuzhiyun			drive-strength = <12>;
1383*4882a593Smuzhiyun		};
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun		pcfg_pull_none_smt: pcfg-pull-none-smt {
1386*4882a593Smuzhiyun			bias-disable;
1387*4882a593Smuzhiyun			input-schmitt-enable;
1388*4882a593Smuzhiyun		};
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun		pcfg_output_high: pcfg-output-high {
1391*4882a593Smuzhiyun			output-high;
1392*4882a593Smuzhiyun		};
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun		pcfg_output_low: pcfg-output-low {
1395*4882a593Smuzhiyun			output-low;
1396*4882a593Smuzhiyun		};
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun		pcfg_input_high: pcfg-input-high {
1399*4882a593Smuzhiyun			bias-pull-up;
1400*4882a593Smuzhiyun			input-enable;
1401*4882a593Smuzhiyun		};
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun		pcfg_input: pcfg-input {
1404*4882a593Smuzhiyun			input-enable;
1405*4882a593Smuzhiyun		};
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun		i2c0 {
1408*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
1409*4882a593Smuzhiyun				rockchip,pins =
1410*4882a593Smuzhiyun					<0 RK_PB0 RK_FUNC_1 &pcfg_pull_none_smt>,
1411*4882a593Smuzhiyun					<0 RK_PB1 RK_FUNC_1 &pcfg_pull_none_smt>;
1412*4882a593Smuzhiyun			};
1413*4882a593Smuzhiyun		};
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun		i2c1 {
1416*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
1417*4882a593Smuzhiyun				rockchip,pins =
1418*4882a593Smuzhiyun					<0 RK_PC2 RK_FUNC_1 &pcfg_pull_none_smt>,
1419*4882a593Smuzhiyun					<0 RK_PC3 RK_FUNC_1 &pcfg_pull_none_smt>;
1420*4882a593Smuzhiyun			};
1421*4882a593Smuzhiyun		};
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun		i2c2 {
1424*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
1425*4882a593Smuzhiyun				rockchip,pins =
1426*4882a593Smuzhiyun					<2 RK_PB7 RK_FUNC_2 &pcfg_pull_none_smt>,
1427*4882a593Smuzhiyun					<2 RK_PC0 RK_FUNC_2 &pcfg_pull_none_smt>;
1428*4882a593Smuzhiyun			};
1429*4882a593Smuzhiyun		};
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun		i2c3 {
1432*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
1433*4882a593Smuzhiyun				rockchip,pins =
1434*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_4 &pcfg_pull_none_smt>,
1435*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_4 &pcfg_pull_none_smt>;
1436*4882a593Smuzhiyun			};
1437*4882a593Smuzhiyun		};
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun		tsadc {
1440*4882a593Smuzhiyun			tsadc_otp_gpio: tsadc-otp-gpio {
1441*4882a593Smuzhiyun				rockchip,pins =
1442*4882a593Smuzhiyun					<0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
1443*4882a593Smuzhiyun			};
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun			tsadc_otp_out: tsadc-otp-out {
1446*4882a593Smuzhiyun				rockchip,pins =
1447*4882a593Smuzhiyun					<0 RK_PA6 RK_FUNC_1 &pcfg_pull_none>;
1448*4882a593Smuzhiyun			};
1449*4882a593Smuzhiyun		};
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun		uart0 {
1452*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
1453*4882a593Smuzhiyun				rockchip,pins =
1454*4882a593Smuzhiyun					<0 RK_PB2 RK_FUNC_1 &pcfg_pull_up>,
1455*4882a593Smuzhiyun					<0 RK_PB3 RK_FUNC_1 &pcfg_pull_none>;
1456*4882a593Smuzhiyun			};
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun			uart0_cts: uart0-cts {
1459*4882a593Smuzhiyun				rockchip,pins =
1460*4882a593Smuzhiyun					<0 RK_PB4 RK_FUNC_1 &pcfg_pull_none>;
1461*4882a593Smuzhiyun			};
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun			uart0_rts: uart0-rts {
1464*4882a593Smuzhiyun				rockchip,pins =
1465*4882a593Smuzhiyun					<0 RK_PB5 RK_FUNC_1 &pcfg_pull_none>;
1466*4882a593Smuzhiyun			};
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun			uart0_rts_gpio: uart0-rts-gpio {
1469*4882a593Smuzhiyun				rockchip,pins =
1470*4882a593Smuzhiyun					<0 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>;
1471*4882a593Smuzhiyun			};
1472*4882a593Smuzhiyun		};
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun		uart1 {
1475*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
1476*4882a593Smuzhiyun				rockchip,pins =
1477*4882a593Smuzhiyun					<1 RK_PC1 RK_FUNC_1 &pcfg_pull_up>,
1478*4882a593Smuzhiyun					<1 RK_PC0 RK_FUNC_1 &pcfg_pull_none>;
1479*4882a593Smuzhiyun			};
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun			uart1_cts: uart1-cts {
1482*4882a593Smuzhiyun				rockchip,pins =
1483*4882a593Smuzhiyun					<1 RK_PC2 RK_FUNC_1 &pcfg_pull_none>;
1484*4882a593Smuzhiyun			};
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun			uart1_rts: uart1-rts {
1487*4882a593Smuzhiyun				rockchip,pins =
1488*4882a593Smuzhiyun					<1 RK_PC3 RK_FUNC_1 &pcfg_pull_none>;
1489*4882a593Smuzhiyun			};
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun			uart1_rts_gpio: uart1-rts-gpio {
1492*4882a593Smuzhiyun				rockchip,pins =
1493*4882a593Smuzhiyun					<1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
1494*4882a593Smuzhiyun			};
1495*4882a593Smuzhiyun		};
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun		uart2-m0 {
1498*4882a593Smuzhiyun			uart2m0_xfer: uart2m0-xfer {
1499*4882a593Smuzhiyun				rockchip,pins =
1500*4882a593Smuzhiyun					<1 RK_PD2 RK_FUNC_2 &pcfg_pull_up>,
1501*4882a593Smuzhiyun					<1 RK_PD3 RK_FUNC_2 &pcfg_pull_none>;
1502*4882a593Smuzhiyun			};
1503*4882a593Smuzhiyun		};
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun		uart2-m1 {
1506*4882a593Smuzhiyun			uart2m1_xfer: uart2m1-xfer {
1507*4882a593Smuzhiyun				rockchip,pins =
1508*4882a593Smuzhiyun					<2 RK_PB4 RK_FUNC_2 &pcfg_pull_up>,
1509*4882a593Smuzhiyun					<2 RK_PB6 RK_FUNC_2 &pcfg_pull_none>;
1510*4882a593Smuzhiyun			};
1511*4882a593Smuzhiyun		};
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun		uart3-m0 {
1514*4882a593Smuzhiyun			uart3m0_xfer: uart3m0-xfer {
1515*4882a593Smuzhiyun				rockchip,pins =
1516*4882a593Smuzhiyun					<0 RK_PC0 RK_FUNC_2 &pcfg_pull_up>,
1517*4882a593Smuzhiyun					<0 RK_PC1 RK_FUNC_2 &pcfg_pull_none>;
1518*4882a593Smuzhiyun			};
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun			uart3m0_cts: uart3m0-cts {
1521*4882a593Smuzhiyun				rockchip,pins =
1522*4882a593Smuzhiyun					<0 RK_PC2 RK_FUNC_2 &pcfg_pull_none>;
1523*4882a593Smuzhiyun			};
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun			uart3m0_rts: uart3m0-rts {
1526*4882a593Smuzhiyun				rockchip,pins =
1527*4882a593Smuzhiyun					<0 RK_PC3 RK_FUNC_2 &pcfg_pull_none>;
1528*4882a593Smuzhiyun			};
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun			uart3m0_rts_gpio: uart3m0-rts-gpio {
1531*4882a593Smuzhiyun				rockchip,pins =
1532*4882a593Smuzhiyun					<0 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
1533*4882a593Smuzhiyun			};
1534*4882a593Smuzhiyun		};
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun		uart3-m1 {
1537*4882a593Smuzhiyun			uart3m1_xfer: uart3m1-xfer {
1538*4882a593Smuzhiyun				rockchip,pins =
1539*4882a593Smuzhiyun					<1 RK_PB6 RK_FUNC_2 &pcfg_pull_up>,
1540*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_2 &pcfg_pull_none>;
1541*4882a593Smuzhiyun			};
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun			uart3m1_cts: uart3m1-cts {
1544*4882a593Smuzhiyun				rockchip,pins =
1545*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_2 &pcfg_pull_none>;
1546*4882a593Smuzhiyun			};
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun			uart3m1_rts: uart3m1-rts {
1549*4882a593Smuzhiyun				rockchip,pins =
1550*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_2 &pcfg_pull_none>;
1551*4882a593Smuzhiyun			};
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun			uart3m1_rts_gpio: uart3m1-rts-gpio {
1554*4882a593Smuzhiyun				rockchip,pins =
1555*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>;
1556*4882a593Smuzhiyun			};
1557*4882a593Smuzhiyun		};
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun		uart4 {
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun			uart4_xfer: uart4-xfer {
1562*4882a593Smuzhiyun				rockchip,pins =
1563*4882a593Smuzhiyun					<1 RK_PD4 RK_FUNC_2 &pcfg_pull_up>,
1564*4882a593Smuzhiyun					<1 RK_PD5 RK_FUNC_2 &pcfg_pull_none>;
1565*4882a593Smuzhiyun			};
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun			uart4_cts: uart4-cts {
1568*4882a593Smuzhiyun				rockchip,pins =
1569*4882a593Smuzhiyun					<1 RK_PD6 RK_FUNC_2 &pcfg_pull_none>;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun			};
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun			uart4_rts: uart4-rts {
1574*4882a593Smuzhiyun				rockchip,pins =
1575*4882a593Smuzhiyun					<1 RK_PD7 RK_FUNC_2 &pcfg_pull_none>;
1576*4882a593Smuzhiyun			};
1577*4882a593Smuzhiyun		};
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun		uart5 {
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun			uart5_xfer: uart5-xfer {
1582*4882a593Smuzhiyun				rockchip,pins =
1583*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_4 &pcfg_pull_up>,
1584*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_4 &pcfg_pull_none>;
1585*4882a593Smuzhiyun			};
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun			uart5_cts: uart5-cts {
1588*4882a593Smuzhiyun				rockchip,pins =
1589*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_4 &pcfg_pull_none>;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun			};
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun			uart5_rts: uart5-rts {
1594*4882a593Smuzhiyun				rockchip,pins =
1595*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_4 &pcfg_pull_none>;
1596*4882a593Smuzhiyun			};
1597*4882a593Smuzhiyun		};
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun		spi0 {
1600*4882a593Smuzhiyun			spi0_clk: spi0-clk {
1601*4882a593Smuzhiyun				rockchip,pins =
1602*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_3 &pcfg_pull_up>;
1603*4882a593Smuzhiyun			};
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun			spi0_csn: spi0-csn {
1606*4882a593Smuzhiyun				rockchip,pins =
1607*4882a593Smuzhiyun					<1 RK_PB6 RK_FUNC_3 &pcfg_pull_up>;
1608*4882a593Smuzhiyun			};
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun			spi0_miso: spi0-miso {
1611*4882a593Smuzhiyun				rockchip,pins =
1612*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_3 &pcfg_pull_up>;
1613*4882a593Smuzhiyun			};
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun			spi0_mosi: spi0-mosi {
1616*4882a593Smuzhiyun				rockchip,pins =
1617*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_3 &pcfg_pull_up>;
1618*4882a593Smuzhiyun			};
1619*4882a593Smuzhiyun		};
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun		spi1 {
1622*4882a593Smuzhiyun			spi1_clk: spi1-clk {
1623*4882a593Smuzhiyun				rockchip,pins =
1624*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_4 &pcfg_pull_up>;
1625*4882a593Smuzhiyun			};
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun			spi1_csn: spi1-csn {
1628*4882a593Smuzhiyun				rockchip,pins =
1629*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_4 &pcfg_pull_up>;
1630*4882a593Smuzhiyun			};
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun			spi1_miso: spi1-miso {
1633*4882a593Smuzhiyun				rockchip,pins =
1634*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_4 &pcfg_pull_up>;
1635*4882a593Smuzhiyun			};
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun			spi1_mosi: spi1-mosi {
1638*4882a593Smuzhiyun				rockchip,pins =
1639*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_4 &pcfg_pull_up>;
1640*4882a593Smuzhiyun			};
1641*4882a593Smuzhiyun		};
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun		pdm {
1644*4882a593Smuzhiyun			pdm_clk0m0: pdm-clk0m0 {
1645*4882a593Smuzhiyun				rockchip,pins =
1646*4882a593Smuzhiyun					<3 RK_PC6 RK_FUNC_2 &pcfg_pull_none>;
1647*4882a593Smuzhiyun			};
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun			pdm_clk0m1: pdm-clk0m1 {
1650*4882a593Smuzhiyun				rockchip,pins =
1651*4882a593Smuzhiyun					<2 RK_PC6 RK_FUNC_1 &pcfg_pull_none>;
1652*4882a593Smuzhiyun			};
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun			pdm_clk1: pdm-clk1 {
1655*4882a593Smuzhiyun				rockchip,pins =
1656*4882a593Smuzhiyun					<3 RK_PC7 RK_FUNC_2 &pcfg_pull_none>;
1657*4882a593Smuzhiyun			};
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun			pdm_sdi0m0: pdm-sdi0m0 {
1660*4882a593Smuzhiyun				rockchip,pins =
1661*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_4 &pcfg_pull_none>;
1662*4882a593Smuzhiyun			};
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun			pdm_sdi0m1: pdm-sdi0m1 {
1665*4882a593Smuzhiyun				rockchip,pins =
1666*4882a593Smuzhiyun					<2 RK_PC5 RK_FUNC_2 &pcfg_pull_none>;
1667*4882a593Smuzhiyun			};
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun			pdm_sdi1: pdm-sdi1 {
1670*4882a593Smuzhiyun				rockchip,pins =
1671*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_2 &pcfg_pull_none>;
1672*4882a593Smuzhiyun			};
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun			pdm_sdi2: pdm-sdi2 {
1675*4882a593Smuzhiyun				rockchip,pins =
1676*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_2 &pcfg_pull_none>;
1677*4882a593Smuzhiyun			};
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun			pdm_sdi3: pdm-sdi3 {
1680*4882a593Smuzhiyun				rockchip,pins =
1681*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_4 &pcfg_pull_none>;
1682*4882a593Smuzhiyun			};
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun			pdm_clk0m0_sleep: pdm-clk0m0-sleep {
1685*4882a593Smuzhiyun				rockchip,pins =
1686*4882a593Smuzhiyun					<3 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
1687*4882a593Smuzhiyun			};
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun			pdm_clk0m_sleep1: pdm-clk0m1-sleep {
1690*4882a593Smuzhiyun				rockchip,pins =
1691*4882a593Smuzhiyun					<2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
1692*4882a593Smuzhiyun			};
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun			pdm_clk1_sleep: pdm-clk1-sleep {
1695*4882a593Smuzhiyun				rockchip,pins =
1696*4882a593Smuzhiyun					<3 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>;
1697*4882a593Smuzhiyun			};
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun			pdm_sdi0m0_sleep: pdm-sdi0m0-sleep {
1700*4882a593Smuzhiyun				rockchip,pins =
1701*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_GPIO &pcfg_input_high>;
1702*4882a593Smuzhiyun			};
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun			pdm_sdi0m1_sleep: pdm-sdi0m1-sleep {
1705*4882a593Smuzhiyun				rockchip,pins =
1706*4882a593Smuzhiyun					<2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>;
1707*4882a593Smuzhiyun			};
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun			pdm_sdi1_sleep: pdm-sdi1-sleep {
1710*4882a593Smuzhiyun				rockchip,pins =
1711*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>;
1712*4882a593Smuzhiyun			};
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun			pdm_sdi2_sleep: pdm-sdi2-sleep {
1715*4882a593Smuzhiyun				rockchip,pins =
1716*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>;
1717*4882a593Smuzhiyun			};
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun			pdm_sdi3_sleep: pdm-sdi3-sleep {
1720*4882a593Smuzhiyun				rockchip,pins =
1721*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>;
1722*4882a593Smuzhiyun			};
1723*4882a593Smuzhiyun		};
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun		i2s0 {
1726*4882a593Smuzhiyun			i2s0_8ch_mclk: i2s0-8ch-mclk {
1727*4882a593Smuzhiyun				rockchip,pins =
1728*4882a593Smuzhiyun					<3 RK_PC1 RK_FUNC_2 &pcfg_pull_none>;
1729*4882a593Smuzhiyun			};
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun			i2s0_8ch_sclktx: i2s0-8ch-sclktx {
1732*4882a593Smuzhiyun				rockchip,pins =
1733*4882a593Smuzhiyun					<3 RK_PC3 RK_FUNC_2 &pcfg_pull_none>;
1734*4882a593Smuzhiyun			};
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun			i2s0_8ch_sclkrx: i2s0-8ch-sclkrx {
1737*4882a593Smuzhiyun				rockchip,pins =
1738*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_2 &pcfg_pull_none>;
1739*4882a593Smuzhiyun			};
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun			i2s0_8ch_lrcktx: i2s0-8ch-lrcktx {
1742*4882a593Smuzhiyun				rockchip,pins =
1743*4882a593Smuzhiyun					<3 RK_PC2 RK_FUNC_2 &pcfg_pull_none>;
1744*4882a593Smuzhiyun			};
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun			i2s0_8ch_lrckrx: i2s0-8ch-lrckrx {
1747*4882a593Smuzhiyun				rockchip,pins =
1748*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_2 &pcfg_pull_none>;
1749*4882a593Smuzhiyun			};
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun			i2s0_8ch_sdo: i2s0-8ch-sdo {
1752*4882a593Smuzhiyun				rockchip,pins =
1753*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_3 &pcfg_pull_none>;
1754*4882a593Smuzhiyun			};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun			i2s0_8ch_sdo0: i2s0-8ch-sdo0 {
1757*4882a593Smuzhiyun				rockchip,pins =
1758*4882a593Smuzhiyun					<3 RK_PC4 RK_FUNC_2 &pcfg_pull_none>;
1759*4882a593Smuzhiyun			};
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun			i2s0_8ch_sdo1: i2s0-8ch-sdo1 {
1762*4882a593Smuzhiyun				rockchip,pins =
1763*4882a593Smuzhiyun					<3 RK_PC0 RK_FUNC_2 &pcfg_pull_none>;
1764*4882a593Smuzhiyun			};
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun			i2s0_8ch_sdo2: i2s0-8ch-sdo2 {
1767*4882a593Smuzhiyun				rockchip,pins =
1768*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_2 &pcfg_pull_none>;
1769*4882a593Smuzhiyun			};
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun			i2s0_8ch_sdo3: i2s0-8ch-sdo3 {
1772*4882a593Smuzhiyun				rockchip,pins =
1773*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_2 &pcfg_pull_none>;
1774*4882a593Smuzhiyun			};
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun			i2s0_8ch_sdi: i2s0-8ch-sdi {
1777*4882a593Smuzhiyun				rockchip,pins =
1778*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_3 &pcfg_pull_none>;
1779*4882a593Smuzhiyun			};
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun			i2s0_8ch_sdi0: i2s0-8ch-sdi0 {
1782*4882a593Smuzhiyun				rockchip,pins =
1783*4882a593Smuzhiyun					<3 RK_PC5 RK_FUNC_2 &pcfg_pull_none>;
1784*4882a593Smuzhiyun			};
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun			i2s0_8ch_sdi1: i2s0-8ch-sdi1 {
1787*4882a593Smuzhiyun				rockchip,pins =
1788*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_2 &pcfg_pull_none>;
1789*4882a593Smuzhiyun			};
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun			i2s0_8ch_sdi2: i2s0-8ch-sdi2 {
1792*4882a593Smuzhiyun				rockchip,pins =
1793*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_2 &pcfg_pull_none>;
1794*4882a593Smuzhiyun			};
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun			i2s0_8ch_sdi3: i2s0-8ch-sdi3 {
1797*4882a593Smuzhiyun				rockchip,pins =
1798*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_2 &pcfg_pull_none>;
1799*4882a593Smuzhiyun			};
1800*4882a593Smuzhiyun		};
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun		i2s1 {
1803*4882a593Smuzhiyun			i2s1_2ch_mclk: i2s1-2ch-mclk {
1804*4882a593Smuzhiyun				rockchip,pins =
1805*4882a593Smuzhiyun					<2 RK_PC3 RK_FUNC_1 &pcfg_pull_none>;
1806*4882a593Smuzhiyun			};
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun			i2s1_2ch_sclk: i2s1-2ch-sclk {
1809*4882a593Smuzhiyun				rockchip,pins =
1810*4882a593Smuzhiyun					<2 RK_PC2 RK_FUNC_1 &pcfg_pull_none>;
1811*4882a593Smuzhiyun			};
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun			i2s1_2ch_lrck: i2s1-2ch-lrck {
1814*4882a593Smuzhiyun				rockchip,pins =
1815*4882a593Smuzhiyun					<2 RK_PC1 RK_FUNC_1 &pcfg_pull_none>;
1816*4882a593Smuzhiyun			};
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun			i2s1_2ch_sdi: i2s1-2ch-sdi {
1819*4882a593Smuzhiyun				rockchip,pins =
1820*4882a593Smuzhiyun					<2 RK_PC5 RK_FUNC_1 &pcfg_pull_none>;
1821*4882a593Smuzhiyun			};
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun			i2s1_2ch_sdo: i2s1-2ch-sdo {
1824*4882a593Smuzhiyun				rockchip,pins =
1825*4882a593Smuzhiyun					<2 RK_PC4 RK_FUNC_1 &pcfg_pull_none>;
1826*4882a593Smuzhiyun			};
1827*4882a593Smuzhiyun		};
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun		i2s2 {
1830*4882a593Smuzhiyun			i2s2_2ch_mclk: i2s2-2ch-mclk {
1831*4882a593Smuzhiyun				rockchip,pins =
1832*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_2 &pcfg_pull_none>;
1833*4882a593Smuzhiyun			};
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun			i2s2_2ch_sclk: i2s2-2ch-sclk {
1836*4882a593Smuzhiyun				rockchip,pins =
1837*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_2 &pcfg_pull_none>;
1838*4882a593Smuzhiyun			};
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun			i2s2_2ch_lrck: i2s2-2ch-lrck {
1841*4882a593Smuzhiyun				rockchip,pins =
1842*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_2 &pcfg_pull_none>;
1843*4882a593Smuzhiyun			};
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun			i2s2_2ch_sdi: i2s2-2ch-sdi {
1846*4882a593Smuzhiyun				rockchip,pins =
1847*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_2 &pcfg_pull_none>;
1848*4882a593Smuzhiyun			};
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun			i2s2_2ch_sdo: i2s2-2ch-sdo {
1851*4882a593Smuzhiyun				rockchip,pins =
1852*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_2 &pcfg_pull_none>;
1853*4882a593Smuzhiyun			};
1854*4882a593Smuzhiyun		};
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun		sdmmc {
1857*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
1858*4882a593Smuzhiyun				rockchip,pins =
1859*4882a593Smuzhiyun					<1 RK_PD6 RK_FUNC_1 &pcfg_pull_none_8ma>;
1860*4882a593Smuzhiyun			};
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
1863*4882a593Smuzhiyun				rockchip,pins =
1864*4882a593Smuzhiyun					<1 RK_PD7 RK_FUNC_1 &pcfg_pull_up_8ma>;
1865*4882a593Smuzhiyun			};
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun			sdmmc_det: sdmmc-det {
1868*4882a593Smuzhiyun				rockchip,pins =
1869*4882a593Smuzhiyun					<0 RK_PA3 RK_FUNC_1 &pcfg_pull_up_8ma>;
1870*4882a593Smuzhiyun			};
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
1873*4882a593Smuzhiyun				rockchip,pins =
1874*4882a593Smuzhiyun					<1 RK_PD2 RK_FUNC_1 &pcfg_pull_up_8ma>;
1875*4882a593Smuzhiyun			};
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
1878*4882a593Smuzhiyun				rockchip,pins =
1879*4882a593Smuzhiyun					<1 RK_PD2 RK_FUNC_1 &pcfg_pull_up_8ma>,
1880*4882a593Smuzhiyun					<1 RK_PD3 RK_FUNC_1 &pcfg_pull_up_8ma>,
1881*4882a593Smuzhiyun					<1 RK_PD4 RK_FUNC_1 &pcfg_pull_up_8ma>,
1882*4882a593Smuzhiyun					<1 RK_PD5 RK_FUNC_1 &pcfg_pull_up_8ma>;
1883*4882a593Smuzhiyun			};
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun			sdmmc_gpio: sdmmc-gpio {
1886*4882a593Smuzhiyun				rockchip,pins =
1887*4882a593Smuzhiyun					<1 RK_PD2 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1888*4882a593Smuzhiyun					<1 RK_PD3 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1889*4882a593Smuzhiyun					<1 RK_PD4 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1890*4882a593Smuzhiyun					<1 RK_PD5 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1891*4882a593Smuzhiyun					<1 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1892*4882a593Smuzhiyun					<1 RK_PD7 RK_FUNC_GPIO &pcfg_pull_up_4ma>;
1893*4882a593Smuzhiyun			};
1894*4882a593Smuzhiyun		};
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun		sdio {
1897*4882a593Smuzhiyun			sdio_clk: sdio-clk {
1898*4882a593Smuzhiyun				rockchip,pins =
1899*4882a593Smuzhiyun					<1 RK_PC5 RK_FUNC_1 &pcfg_pull_none>;
1900*4882a593Smuzhiyun			};
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun			sdio_cmd: sdio-cmd {
1903*4882a593Smuzhiyun				rockchip,pins =
1904*4882a593Smuzhiyun					<1 RK_PC4 RK_FUNC_1 &pcfg_pull_up>;
1905*4882a593Smuzhiyun			};
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun			sdio_bus4: sdio-bus4 {
1908*4882a593Smuzhiyun				rockchip,pins =
1909*4882a593Smuzhiyun					<1 RK_PC6 RK_FUNC_1 &pcfg_pull_up>,
1910*4882a593Smuzhiyun					<1 RK_PC7 RK_FUNC_1 &pcfg_pull_up>,
1911*4882a593Smuzhiyun					<1 RK_PD0 RK_FUNC_1 &pcfg_pull_up>,
1912*4882a593Smuzhiyun					<1 RK_PD1 RK_FUNC_1 &pcfg_pull_up>;
1913*4882a593Smuzhiyun			};
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun			sdio_gpio: sdio-gpio {
1916*4882a593Smuzhiyun				rockchip,pins =
1917*4882a593Smuzhiyun					<1 RK_PC6 RK_FUNC_GPIO &pcfg_pull_up>,
1918*4882a593Smuzhiyun					<1 RK_PC7 RK_FUNC_GPIO &pcfg_pull_up>,
1919*4882a593Smuzhiyun					<1 RK_PD0 RK_FUNC_GPIO &pcfg_pull_up>,
1920*4882a593Smuzhiyun					<1 RK_PD1 RK_FUNC_GPIO &pcfg_pull_up>,
1921*4882a593Smuzhiyun					<1 RK_PC4 RK_FUNC_GPIO &pcfg_pull_up>,
1922*4882a593Smuzhiyun					<1 RK_PC5 RK_FUNC_GPIO &pcfg_pull_up>;
1923*4882a593Smuzhiyun			};
1924*4882a593Smuzhiyun		};
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun		emmc {
1927*4882a593Smuzhiyun			emmc_clk: emmc-clk {
1928*4882a593Smuzhiyun				rockchip,pins =
1929*4882a593Smuzhiyun					<1 RK_PB1 RK_FUNC_2 &pcfg_pull_none_8ma>;
1930*4882a593Smuzhiyun			};
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
1933*4882a593Smuzhiyun				rockchip,pins =
1934*4882a593Smuzhiyun					<1 RK_PB2 RK_FUNC_2 &pcfg_pull_up_8ma>;
1935*4882a593Smuzhiyun			};
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun			emmc_pwren: emmc-pwren {
1938*4882a593Smuzhiyun				rockchip,pins =
1939*4882a593Smuzhiyun					<1 RK_PB0 RK_FUNC_2 &pcfg_pull_none>;
1940*4882a593Smuzhiyun			};
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun			emmc_rstnout: emmc-rstnout {
1943*4882a593Smuzhiyun				rockchip,pins =
1944*4882a593Smuzhiyun					<1 RK_PB3 RK_FUNC_2 &pcfg_pull_none>;
1945*4882a593Smuzhiyun			};
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun			emmc_bus1: emmc-bus1 {
1948*4882a593Smuzhiyun				rockchip,pins =
1949*4882a593Smuzhiyun					<1 RK_PA0 RK_FUNC_2 &pcfg_pull_up_8ma>;
1950*4882a593Smuzhiyun			};
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun			emmc_bus4: emmc-bus4 {
1953*4882a593Smuzhiyun				rockchip,pins =
1954*4882a593Smuzhiyun					<1 RK_PA0 RK_FUNC_2 &pcfg_pull_up_8ma>,
1955*4882a593Smuzhiyun					<1 RK_PA1 RK_FUNC_2 &pcfg_pull_up_8ma>,
1956*4882a593Smuzhiyun					<1 RK_PA2 RK_FUNC_2 &pcfg_pull_up_8ma>,
1957*4882a593Smuzhiyun					<1 RK_PA3 RK_FUNC_2 &pcfg_pull_up_8ma>;
1958*4882a593Smuzhiyun			};
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
1961*4882a593Smuzhiyun				rockchip,pins =
1962*4882a593Smuzhiyun					<1 RK_PA0 RK_FUNC_2 &pcfg_pull_up_8ma>,
1963*4882a593Smuzhiyun					<1 RK_PA1 RK_FUNC_2 &pcfg_pull_up_8ma>,
1964*4882a593Smuzhiyun					<1 RK_PA2 RK_FUNC_2 &pcfg_pull_up_8ma>,
1965*4882a593Smuzhiyun					<1 RK_PA3 RK_FUNC_2 &pcfg_pull_up_8ma>,
1966*4882a593Smuzhiyun					<1 RK_PA4 RK_FUNC_2 &pcfg_pull_up_8ma>,
1967*4882a593Smuzhiyun					<1 RK_PA5 RK_FUNC_2 &pcfg_pull_up_8ma>,
1968*4882a593Smuzhiyun					<1 RK_PA6 RK_FUNC_2 &pcfg_pull_up_8ma>,
1969*4882a593Smuzhiyun					<1 RK_PA7 RK_FUNC_2 &pcfg_pull_up_8ma>;
1970*4882a593Smuzhiyun			};
1971*4882a593Smuzhiyun		};
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun		flash {
1974*4882a593Smuzhiyun			flash_cs0: flash-cs0 {
1975*4882a593Smuzhiyun				rockchip,pins =
1976*4882a593Smuzhiyun					<1 RK_PB0 RK_FUNC_1 &pcfg_pull_none>;
1977*4882a593Smuzhiyun			};
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun			flash_rdy: flash-rdy {
1980*4882a593Smuzhiyun				rockchip,pins =
1981*4882a593Smuzhiyun					<1 RK_PB1 RK_FUNC_1 &pcfg_pull_none>;
1982*4882a593Smuzhiyun			};
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun			flash_dqs: flash-dqs {
1985*4882a593Smuzhiyun				rockchip,pins =
1986*4882a593Smuzhiyun					<1 RK_PB2 RK_FUNC_1 &pcfg_pull_none>;
1987*4882a593Smuzhiyun			};
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun			flash_ale: flash-ale {
1990*4882a593Smuzhiyun				rockchip,pins =
1991*4882a593Smuzhiyun					<1 RK_PB3 RK_FUNC_1 &pcfg_pull_none>;
1992*4882a593Smuzhiyun			};
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun			flash_cle: flash-cle {
1995*4882a593Smuzhiyun				rockchip,pins =
1996*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_1 &pcfg_pull_none>;
1997*4882a593Smuzhiyun			};
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun			flash_wrn: flash-wrn {
2000*4882a593Smuzhiyun				rockchip,pins =
2001*4882a593Smuzhiyun					<1 RK_PB5 RK_FUNC_1 &pcfg_pull_none>;
2002*4882a593Smuzhiyun			};
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun			flash_csl: flash-csl {
2005*4882a593Smuzhiyun				rockchip,pins =
2006*4882a593Smuzhiyun					<1 RK_PB6 RK_FUNC_1 &pcfg_pull_none>;
2007*4882a593Smuzhiyun			};
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun			flash_rdn: flash-rdn {
2010*4882a593Smuzhiyun				rockchip,pins =
2011*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_1 &pcfg_pull_none>;
2012*4882a593Smuzhiyun			};
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun			flash_bus8: flash-bus8 {
2015*4882a593Smuzhiyun				rockchip,pins =
2016*4882a593Smuzhiyun					<1 RK_PA0 RK_FUNC_1 &pcfg_pull_up_12ma>,
2017*4882a593Smuzhiyun					<1 RK_PA1 RK_FUNC_1 &pcfg_pull_up_12ma>,
2018*4882a593Smuzhiyun					<1 RK_PA2 RK_FUNC_1 &pcfg_pull_up_12ma>,
2019*4882a593Smuzhiyun					<1 RK_PA3 RK_FUNC_1 &pcfg_pull_up_12ma>,
2020*4882a593Smuzhiyun					<1 RK_PA4 RK_FUNC_1 &pcfg_pull_up_12ma>,
2021*4882a593Smuzhiyun					<1 RK_PA5 RK_FUNC_1 &pcfg_pull_up_12ma>,
2022*4882a593Smuzhiyun					<1 RK_PA6 RK_FUNC_1 &pcfg_pull_up_12ma>,
2023*4882a593Smuzhiyun					<1 RK_PA7 RK_FUNC_1 &pcfg_pull_up_12ma>;
2024*4882a593Smuzhiyun			};
2025*4882a593Smuzhiyun		};
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun		lcdc {
2028*4882a593Smuzhiyun			lcdc_m0_rgb_pins: lcdc-m0-rgb-pins {
2029*4882a593Smuzhiyun				rockchip,pins =
2030*4882a593Smuzhiyun					<3 RK_PA0 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_DCLK */
2031*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_HSYNC */
2032*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_VSYNC */
2033*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_DEN */
2034*4882a593Smuzhiyun					<3 RK_PA4 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D0 */
2035*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D1 */
2036*4882a593Smuzhiyun					<3 RK_PA6 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D2 */
2037*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D3 */
2038*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D4 */
2039*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D5 */
2040*4882a593Smuzhiyun					<3 RK_PB2 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D6 */
2041*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D7 */
2042*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D8 */
2043*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D9 */
2044*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D10 */
2045*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D11 */
2046*4882a593Smuzhiyun					<3 RK_PC0 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D12 */
2047*4882a593Smuzhiyun					<3 RK_PC1 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D13 */
2048*4882a593Smuzhiyun					<3 RK_PC2 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D14 */
2049*4882a593Smuzhiyun					<3 RK_PC3 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D15 */
2050*4882a593Smuzhiyun					<3 RK_PC4 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D16 */
2051*4882a593Smuzhiyun					<3 RK_PC5 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D17 */
2052*4882a593Smuzhiyun					<3 RK_PC6 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D18 */
2053*4882a593Smuzhiyun					<3 RK_PC7 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D19 */
2054*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D20 */
2055*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D21 */
2056*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_1 &pcfg_pull_none_8ma>, /* LCDC_D22 */
2057*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_1 &pcfg_pull_none_8ma>; /* LCDC_D23 */
2058*4882a593Smuzhiyun			};
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun			lcdc_m0_sleep_pins: lcdc-m0-sleep-pins {
2061*4882a593Smuzhiyun				rockchip,pins =
2062*4882a593Smuzhiyun					<3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_DCLK */
2063*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_HSYNC */
2064*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_VSYNC */
2065*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_DEN */
2066*4882a593Smuzhiyun					<3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D0 */
2067*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D1 */
2068*4882a593Smuzhiyun					<3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D2 */
2069*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D3 */
2070*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D4 */
2071*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D5 */
2072*4882a593Smuzhiyun					<3 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D6 */
2073*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D7 */
2074*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D8 */
2075*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D9 */
2076*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D10 */
2077*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D11 */
2078*4882a593Smuzhiyun					<3 RK_PC0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D12 */
2079*4882a593Smuzhiyun					<3 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D13 */
2080*4882a593Smuzhiyun					<3 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D14 */
2081*4882a593Smuzhiyun					<3 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D15 */
2082*4882a593Smuzhiyun					<3 RK_PC4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D16 */
2083*4882a593Smuzhiyun					<3 RK_PC5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D17 */
2084*4882a593Smuzhiyun					<3 RK_PC6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D18 */
2085*4882a593Smuzhiyun					<3 RK_PC7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D19 */
2086*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D20 */
2087*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D21 */
2088*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D22 */
2089*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_GPIO &pcfg_pull_none>; /* LCDC_D23 */
2090*4882a593Smuzhiyun			};
2091*4882a593Smuzhiyun		};
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun		pwm0 {
2094*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
2095*4882a593Smuzhiyun				rockchip,pins =
2096*4882a593Smuzhiyun					<0 RK_PB7 RK_FUNC_1 &pcfg_pull_none>;
2097*4882a593Smuzhiyun			};
2098*4882a593Smuzhiyun		};
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun		pwm1 {
2101*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
2102*4882a593Smuzhiyun				rockchip,pins =
2103*4882a593Smuzhiyun					<0 RK_PC0 RK_FUNC_1 &pcfg_pull_none>;
2104*4882a593Smuzhiyun			};
2105*4882a593Smuzhiyun		};
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun		pwm2 {
2108*4882a593Smuzhiyun			pwm2_pin: pwm2-pin {
2109*4882a593Smuzhiyun				rockchip,pins =
2110*4882a593Smuzhiyun					<2 RK_PB5 RK_FUNC_1 &pcfg_pull_none>;
2111*4882a593Smuzhiyun			};
2112*4882a593Smuzhiyun		};
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun		pwm3 {
2115*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
2116*4882a593Smuzhiyun				rockchip,pins =
2117*4882a593Smuzhiyun					<0 RK_PC1 RK_FUNC_1 &pcfg_pull_none>;
2118*4882a593Smuzhiyun			};
2119*4882a593Smuzhiyun		};
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun		pwm4 {
2122*4882a593Smuzhiyun			pwm4_pin: pwm4-pin {
2123*4882a593Smuzhiyun				rockchip,pins =
2124*4882a593Smuzhiyun					<3 RK_PC2 RK_FUNC_3 &pcfg_pull_none>;
2125*4882a593Smuzhiyun			};
2126*4882a593Smuzhiyun		};
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun		pwm5 {
2129*4882a593Smuzhiyun			pwm5_pin: pwm5-pin {
2130*4882a593Smuzhiyun				rockchip,pins =
2131*4882a593Smuzhiyun					<3 RK_PC3 RK_FUNC_3 &pcfg_pull_none>;
2132*4882a593Smuzhiyun			};
2133*4882a593Smuzhiyun		};
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun		pwm6 {
2136*4882a593Smuzhiyun			pwm6_pin: pwm6-pin {
2137*4882a593Smuzhiyun				rockchip,pins =
2138*4882a593Smuzhiyun					<3 RK_PC4 RK_FUNC_3 &pcfg_pull_none>;
2139*4882a593Smuzhiyun			};
2140*4882a593Smuzhiyun		};
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun		pwm7 {
2143*4882a593Smuzhiyun			pwm7_pin: pwm7-pin {
2144*4882a593Smuzhiyun				rockchip,pins =
2145*4882a593Smuzhiyun					<3 RK_PC5 RK_FUNC_3 &pcfg_pull_none>;
2146*4882a593Smuzhiyun			};
2147*4882a593Smuzhiyun		};
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun		gmac {
2150*4882a593Smuzhiyun			rmii_pins: rmii-pins {
2151*4882a593Smuzhiyun				rockchip,pins =
2152*4882a593Smuzhiyun					/* mac_txen */
2153*4882a593Smuzhiyun					<2 RK_PA0 RK_FUNC_2 &pcfg_pull_none_12ma>,
2154*4882a593Smuzhiyun					/* mac_txd1 */
2155*4882a593Smuzhiyun					<2 RK_PA1 RK_FUNC_2 &pcfg_pull_none_12ma>,
2156*4882a593Smuzhiyun					/* mac_txd0 */
2157*4882a593Smuzhiyun					<2 RK_PA2 RK_FUNC_2 &pcfg_pull_none_12ma>,
2158*4882a593Smuzhiyun					/* mac_rxd0 */
2159*4882a593Smuzhiyun					<2 RK_PA3 RK_FUNC_2 &pcfg_pull_none>,
2160*4882a593Smuzhiyun					/* mac_rxd1 */
2161*4882a593Smuzhiyun					<2 RK_PA4 RK_FUNC_2 &pcfg_pull_none>,
2162*4882a593Smuzhiyun					/* mac_rxer */
2163*4882a593Smuzhiyun					<2 RK_PA5 RK_FUNC_2 &pcfg_pull_none>,
2164*4882a593Smuzhiyun					/* mac_rxdv */
2165*4882a593Smuzhiyun					<2 RK_PA6 RK_FUNC_2 &pcfg_pull_none>,
2166*4882a593Smuzhiyun					/* mac_mdio */
2167*4882a593Smuzhiyun					<2 RK_PA7 RK_FUNC_2 &pcfg_pull_none>,
2168*4882a593Smuzhiyun					/* mac_mdc */
2169*4882a593Smuzhiyun					<2 RK_PB1 RK_FUNC_2 &pcfg_pull_none>;
2170*4882a593Smuzhiyun			};
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun			mac_refclk_12ma: mac-refclk-12ma {
2173*4882a593Smuzhiyun				rockchip,pins =
2174*4882a593Smuzhiyun					<2 RK_PB2 RK_FUNC_2 &pcfg_pull_none_12ma>;
2175*4882a593Smuzhiyun			};
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun			mac_refclk: mac-refclk {
2178*4882a593Smuzhiyun				rockchip,pins =
2179*4882a593Smuzhiyun					<2 RK_PB2 RK_FUNC_2 &pcfg_pull_none>;
2180*4882a593Smuzhiyun			};
2181*4882a593Smuzhiyun		};
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun		cif-m0 {
2184*4882a593Smuzhiyun			cif_clkout_m0: cif-clkout-m0 {
2185*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB3 RK_FUNC_1 &pcfg_pull_none>;/* cif_clkout */
2186*4882a593Smuzhiyun			};
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun			dvp_d2d9_m0: dvp-d2d9-m0 {
2189*4882a593Smuzhiyun				rockchip,pins =
2190*4882a593Smuzhiyun					<2 RK_PA0 RK_FUNC_1 &pcfg_pull_none>,/* cif_data2 */
2191*4882a593Smuzhiyun					<2 RK_PA1 RK_FUNC_1 &pcfg_pull_none>,/* cif_data3 */
2192*4882a593Smuzhiyun					<2 RK_PA2 RK_FUNC_1 &pcfg_pull_none>,/* cif_data4 */
2193*4882a593Smuzhiyun					<2 RK_PA3 RK_FUNC_1 &pcfg_pull_none>,/* cif_data5 */
2194*4882a593Smuzhiyun					<2 RK_PA4 RK_FUNC_1 &pcfg_pull_none>,/* cif_data6 */
2195*4882a593Smuzhiyun					<2 RK_PA5 RK_FUNC_1 &pcfg_pull_none>,/* cif_data7 */
2196*4882a593Smuzhiyun					<2 RK_PA6 RK_FUNC_1 &pcfg_pull_none>,/* cif_data8 */
2197*4882a593Smuzhiyun					<2 RK_PA7 RK_FUNC_1 &pcfg_pull_none>,/* cif_data9 */
2198*4882a593Smuzhiyun					<2 RK_PB0 RK_FUNC_1 &pcfg_pull_none>,/* cif_sync */
2199*4882a593Smuzhiyun					<2 RK_PB1 RK_FUNC_1 &pcfg_pull_none>,/* cif_href */
2200*4882a593Smuzhiyun					<2 RK_PB2 RK_FUNC_1 &pcfg_pull_none>,/* cif_clkin */
2201*4882a593Smuzhiyun					<2 RK_PB3 RK_FUNC_1 &pcfg_pull_none>;/* cif_clkout */
2202*4882a593Smuzhiyun			};
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun			dvp_d0d1_m0: dvp-d0d1-m0 {
2205*4882a593Smuzhiyun				rockchip,pins =
2206*4882a593Smuzhiyun					<2 RK_PB4 RK_FUNC_1 &pcfg_pull_none>,/* cif_data0 */
2207*4882a593Smuzhiyun					<2 RK_PB6 RK_FUNC_1 &pcfg_pull_none>;/* cif_data1 */
2208*4882a593Smuzhiyun			};
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun			dvp_d10d11_m0:d10-d11-m0 {
2211*4882a593Smuzhiyun				rockchip,pins =
2212*4882a593Smuzhiyun					<2 RK_PB7 RK_FUNC_1 &pcfg_pull_none>,/* cif_data10 */
2213*4882a593Smuzhiyun					<2 RK_PC0 RK_FUNC_1 &pcfg_pull_none>;/* cif_data11 */
2214*4882a593Smuzhiyun			};
2215*4882a593Smuzhiyun		};
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun		cif-m1 {
2218*4882a593Smuzhiyun			cif_clkout_m1: cif-clkout-m1 {
2219*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD0 RK_FUNC_3 &pcfg_pull_none>;/* cif_clkout */
2220*4882a593Smuzhiyun			};
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun			dvp_d2d9_m1: dvp-d2d9-m1 {
2223*4882a593Smuzhiyun				rockchip,pins =
2224*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_1 &pcfg_pull_none>,/* cif_data2 */
2225*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_1 &pcfg_pull_none>,/* cif_data3 */
2226*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_1 &pcfg_pull_none>,/* cif_data4 */
2227*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_1 &pcfg_pull_none>,/* cif_data5 */
2228*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_1 &pcfg_pull_none>,/* cif_data6 */
2229*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_1 &pcfg_pull_none>,/* cif_data7 */
2230*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_1 &pcfg_pull_none>,/* cif_data8 */
2231*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_1 &pcfg_pull_none>,/* cif_data9 */
2232*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_3 &pcfg_pull_none>,/* cif_sync */
2233*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_2 &pcfg_pull_none>,/* cif_href */
2234*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_2 &pcfg_pull_none>,/* cif_clkin */
2235*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_3 &pcfg_pull_none>;/* cif_clkout */
2236*4882a593Smuzhiyun			};
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun			dvp_d0d1_m1: dvp-d0d1-m1 {
2239*4882a593Smuzhiyun				rockchip,pins =
2240*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_3 &pcfg_pull_none>,/* cif_data0 */
2241*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_3 &pcfg_pull_none>;/* cif_data1 */
2242*4882a593Smuzhiyun			};
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun			dvp_d10d11_m1:d10-d11-m1 {
2245*4882a593Smuzhiyun				rockchip,pins =
2246*4882a593Smuzhiyun					<3 RK_PC6 RK_FUNC_3 &pcfg_pull_none>,/* cif_data10 */
2247*4882a593Smuzhiyun					<3 RK_PC7 RK_FUNC_3 &pcfg_pull_none>;/* cif_data11 */
2248*4882a593Smuzhiyun			};
2249*4882a593Smuzhiyun		};
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun		isp {
2252*4882a593Smuzhiyun			isp_prelight: isp-prelight {
2253*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD1 RK_FUNC_4 &pcfg_pull_none>;/* ISP_PRELIGHTTRIG */
2254*4882a593Smuzhiyun			};
2255*4882a593Smuzhiyun		};
2256*4882a593Smuzhiyun	};
2257*4882a593Smuzhiyun};
2258