xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/include/dt-bindings/clock/rk3308-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /*
2  * Copyright (c) 2017 Rockchip Electronics Co. Ltd.
3  * Author: Finley Xiao <finley.xiao@rock-chips.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation; either version 2 of the License, or
8  * (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15 
16 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H
17 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3308_H
18 
19 /* core clocks */
20 #define PLL_APLL		1
21 #define PLL_DPLL		2
22 #define PLL_VPLL0		3
23 #define PLL_VPLL1		4
24 #define ARMCLK			5
25 
26 /* sclk (special clocks) */
27 #define USB480M			14
28 #define SCLK_RTC32K		15
29 #define SCLK_PVTM_CORE		16
30 #define SCLK_UART0		17
31 #define SCLK_UART1		18
32 #define SCLK_UART2		19
33 #define SCLK_UART3		20
34 #define SCLK_UART4		21
35 #define SCLK_I2C0		22
36 #define SCLK_I2C1		23
37 #define SCLK_I2C2		24
38 #define SCLK_I2C3		25
39 #define SCLK_PWM		26
40 #define SCLK_SPI0		27
41 #define SCLK_SPI1		28
42 #define SCLK_SPI2		29
43 #define SCLK_TIMER0		30
44 #define SCLK_TIMER1		31
45 #define SCLK_TIMER2		32
46 #define SCLK_TIMER3		33
47 #define SCLK_TIMER4		34
48 #define SCLK_TIMER5		35
49 #define SCLK_TSADC		36
50 #define SCLK_SARADC		37
51 #define SCLK_OTP		38
52 #define SCLK_OTP_USR		39
53 #define SCLK_CPU_BOOST		40
54 #define SCLK_CRYPTO		41
55 #define SCLK_CRYPTO_APK		42
56 #define SCLK_NANDC_DIV		43
57 #define SCLK_NANDC_DIV50	44
58 #define SCLK_NANDC		45
59 #define SCLK_SDMMC_DIV		46
60 #define SCLK_SDMMC_DIV50	47
61 #define SCLK_SDMMC		48
62 #define SCLK_SDMMC_DRV		49
63 #define SCLK_SDMMC_SAMPLE	50
64 #define SCLK_SDIO_DIV		51
65 #define SCLK_SDIO_DIV50		52
66 #define SCLK_SDIO		53
67 #define SCLK_SDIO_DRV		54
68 #define SCLK_SDIO_SAMPLE	55
69 #define SCLK_EMMC_DIV		56
70 #define SCLK_EMMC_DIV50		57
71 #define SCLK_EMMC		58
72 #define SCLK_EMMC_DRV		59
73 #define SCLK_EMMC_SAMPLE	60
74 #define SCLK_SFC		61
75 #define SCLK_OTG_ADP		62
76 #define SCLK_MAC_SRC		63
77 #define SCLK_MAC		64
78 #define SCLK_MAC_REF		65
79 #define SCLK_MAC_RX_TX		66
80 #define SCLK_MAC_RMII		67
81 #define SCLK_DDR_MON_TIMER	68
82 #define SCLK_DDR_MON		69
83 #define SCLK_DDRCLK		70
84 #define SCLK_PMU		71
85 #define SCLK_USBPHY_REF		72
86 #define SCLK_WIFI		73
87 #define SCLK_PVTM_PMU		74
88 #define SCLK_PDM		75
89 #define SCLK_I2S0_8CH_TX	76
90 #define SCLK_I2S0_8CH_TX_OUT	77
91 #define SCLK_I2S0_8CH_RX	78
92 #define SCLK_I2S0_8CH_RX_OUT	79
93 #define SCLK_I2S1_8CH_TX	80
94 #define SCLK_I2S1_8CH_TX_OUT	81
95 #define SCLK_I2S1_8CH_RX	82
96 #define SCLK_I2S1_8CH_RX_OUT	83
97 #define SCLK_I2S2_8CH_TX	84
98 #define SCLK_I2S2_8CH_TX_OUT	85
99 #define SCLK_I2S2_8CH_RX	86
100 #define SCLK_I2S2_8CH_RX_OUT	87
101 #define SCLK_I2S3_8CH_TX	88
102 #define SCLK_I2S3_8CH_TX_OUT	89
103 #define SCLK_I2S3_8CH_RX	90
104 #define SCLK_I2S3_8CH_RX_OUT	91
105 #define SCLK_I2S0_2CH		92
106 #define SCLK_I2S0_2CH_OUT	93
107 #define SCLK_I2S1_2CH		94
108 #define SCLK_I2S1_2CH_OUT	95
109 #define SCLK_SPDIF_TX_DIV	96
110 #define SCLK_SPDIF_TX_DIV50	97
111 #define SCLK_SPDIF_TX		98
112 #define SCLK_SPDIF_RX_DIV	99
113 #define SCLK_SPDIF_RX_DIV50	100
114 #define SCLK_SPDIF_RX		101
115 #define SCLK_I2S0_8CH_TX_MUX	102
116 #define SCLK_I2S0_8CH_RX_MUX	103
117 #define SCLK_I2S1_8CH_TX_MUX	104
118 #define SCLK_I2S1_8CH_RX_MUX	105
119 #define SCLK_I2S2_8CH_TX_MUX	106
120 #define SCLK_I2S2_8CH_RX_MUX	107
121 #define SCLK_I2S3_8CH_TX_MUX	108
122 #define SCLK_I2S3_8CH_RX_MUX	109
123 #define SCLK_I2S0_8CH_TX_SRC	110
124 #define SCLK_I2S0_8CH_RX_SRC	111
125 #define SCLK_I2S1_8CH_TX_SRC	112
126 #define SCLK_I2S1_8CH_RX_SRC	113
127 #define SCLK_I2S2_8CH_TX_SRC	114
128 #define SCLK_I2S2_8CH_RX_SRC	115
129 #define SCLK_I2S3_8CH_TX_SRC	116
130 #define SCLK_I2S3_8CH_RX_SRC	117
131 #define SCLK_I2S0_2CH_SRC	118
132 #define SCLK_I2S1_2CH_SRC	119
133 
134 /* dclk */
135 #define DCLK_VOP		125
136 
137 /* aclk */
138 #define ACLK_BUS_SRC		130
139 #define ACLK_BUS		131
140 #define ACLK_PERI_SRC		132
141 #define ACLK_PERI		133
142 #define ACLK_MAC		134
143 #define ACLK_CRYPTO		135
144 #define ACLK_VOP		136
145 #define ACLK_GIC		137
146 #define ACLK_DMAC0		138
147 #define ACLK_DMAC1		139
148 
149 /* hclk */
150 #define HCLK_BUS		150
151 #define HCLK_PERI		151
152 #define HCLK_AUDIO		152
153 #define HCLK_NANDC		153
154 #define HCLK_SDMMC		154
155 #define HCLK_SDIO		155
156 #define HCLK_EMMC		156
157 #define HCLK_SFC		157
158 #define HCLK_OTG		158
159 #define HCLK_HOST		159
160 #define HCLK_HOST_ARB		160
161 #define HCLK_PDM		161
162 #define HCLK_SPDIFTX		162
163 #define HCLK_SPDIFRX		163
164 #define HCLK_I2S0_8CH		164
165 #define HCLK_I2S1_8CH		165
166 #define HCLK_I2S2_8CH		166
167 #define HCLK_I2S3_8CH		167
168 #define HCLK_I2S0_2CH		168
169 #define HCLK_I2S1_2CH		169
170 #define HCLK_VAD		170
171 #define HCLK_CRYPTO		171
172 #define HCLK_VOP		172
173 
174 /* pclk */
175 #define PCLK_BUS		190
176 #define PCLK_DDR		191
177 #define PCLK_PERI		192
178 #define PCLK_PMU		193
179 #define PCLK_AUDIO		194
180 #define PCLK_MAC		195
181 #define PCLK_ACODEC		196
182 #define PCLK_UART0		197
183 #define PCLK_UART1		198
184 #define PCLK_UART2		199
185 #define PCLK_UART3		200
186 #define PCLK_UART4		201
187 #define PCLK_I2C0		202
188 #define PCLK_I2C1		203
189 #define PCLK_I2C2		204
190 #define PCLK_I2C3		205
191 #define PCLK_PWM		206
192 #define PCLK_SPI0		207
193 #define PCLK_SPI1		208
194 #define PCLK_SPI2		209
195 #define PCLK_SARADC		210
196 #define PCLK_TSADC		211
197 #define PCLK_TIMER		212
198 #define PCLK_OTP_NS		213
199 #define PCLK_WDT		214
200 #define PCLK_GPIO0		215
201 #define PCLK_GPIO1		216
202 #define PCLK_GPIO2		217
203 #define PCLK_GPIO3		218
204 #define PCLK_GPIO4		219
205 #define PCLK_SGRF		220
206 #define PCLK_GRF		221
207 #define PCLK_USBSD_DET		222
208 #define PCLK_DDR_UPCTL		223
209 #define PCLK_DDR_MON		224
210 #define PCLK_DDRPHY		225
211 #define PCLK_DDR_STDBY		226
212 #define PCLK_USB_GRF		227
213 #define PCLK_CRU		228
214 #define PCLK_OTP_PHY		229
215 #define PCLK_CPU_BOOST		230
216 
217 #define CLK_NR_CLKS		(PCLK_CPU_BOOST + 1)
218 
219 /* soft-reset indices */
220 
221 /* cru_softrst_con0 */
222 #define SRST_CORE0_PO		0
223 #define SRST_CORE1_PO		1
224 #define SRST_CORE2_PO		2
225 #define SRST_CORE3_PO		3
226 #define SRST_CORE0		4
227 #define SRST_CORE1		5
228 #define SRST_CORE2		6
229 #define SRST_CORE3		7
230 #define SRST_CORE0_DBG		8
231 #define SRST_CORE1_DBG		9
232 #define SRST_CORE2_DBG		10
233 #define SRST_CORE3_DBG		11
234 #define SRST_TOPDBG		12
235 #define SRST_CORE_NOC		13
236 #define SRST_STRC_A		14
237 #define SRST_L2C		15
238 
239 /* cru_softrst_con1 */
240 #define SRST_DAP		16
241 #define SRST_CORE_PVTM		17
242 #define SRST_CORE_PRF		18
243 #define SRST_CORE_GRF		19
244 #define SRST_DDRUPCTL		20
245 #define SRST_DDRUPCTL_P		22
246 #define SRST_MSCH		23
247 #define SRST_DDRMON_P		25
248 #define SRST_DDRSTDBY_P		26
249 #define SRST_DDRSTDBY		27
250 #define SRST_DDRPHY		28
251 #define SRST_DDRPHY_DIV		29
252 #define SRST_DDRPHY_P		30
253 
254 /* cru_softrst_con2 */
255 #define SRST_BUS_NIU_H		32
256 #define SRST_USB_NIU_P		33
257 #define SRST_CRYPTO_A		34
258 #define SRST_CRYPTO_H		35
259 #define SRST_CRYPTO		36
260 #define SRST_CRYPTO_APK		37
261 #define SRST_VOP_A		38
262 #define SRST_VOP_H		39
263 #define SRST_VOP_D		40
264 #define SRST_INTMEM_A		41
265 #define SRST_ROM_H		42
266 #define SRST_GIC_A		43
267 #define SRST_UART0_P		44
268 #define SRST_UART0		45
269 #define SRST_UART1_P		46
270 #define SRST_UART1		47
271 
272 /* cru_softrst_con3 */
273 #define SRST_UART2_P		48
274 #define SRST_UART2		49
275 #define SRST_UART3_P		50
276 #define SRST_UART3		51
277 #define SRST_UART4_P		52
278 #define SRST_UART4		53
279 #define SRST_I2C0_P		54
280 #define SRST_I2C0		55
281 #define SRST_I2C1_P		56
282 #define SRST_I2C1		57
283 #define SRST_I2C2_P		58
284 #define SRST_I2C2		59
285 #define SRST_I2C3_P		60
286 #define SRST_I2C3		61
287 #define SRST_PWM_P		62
288 #define SRST_PWM		63
289 
290 /* cru_softrst_con4 */
291 #define SRST_SPI0_P		64
292 #define SRST_SPI0		65
293 #define SRST_SPI1_P		66
294 #define SRST_SPI1		67
295 #define SRST_SPI2_P		68
296 #define SRST_SPI2		69
297 #define SRST_SARADC_P		70
298 #define SRST_TSADC_P		71
299 #define SRST_TSADC		72
300 #define SRST_TIMER0_P		73
301 #define SRST_TIMER0		74
302 #define SRST_TIMER1		75
303 #define SRST_TIMER2		76
304 #define SRST_TIMER3		77
305 #define SRST_TIMER4		78
306 #define SRST_TIMER5		79
307 
308 /* cru_softrst_con5 */
309 #define SRST_OTP_NS_P		80
310 #define SRST_OTP_NS_SBPI	81
311 #define SRST_OTP_NS_USR		82
312 #define SRST_OTP_PHY_P		83
313 #define SRST_OTP_PHY		84
314 #define SRST_GPIO0_P		86
315 #define SRST_GPIO1_P		87
316 #define SRST_GPIO2_P		88
317 #define SRST_GPIO3_P		89
318 #define SRST_GPIO4_P		90
319 #define SRST_GRF_P		91
320 #define SRST_USBSD_DET_P	92
321 #define SRST_PMU		93
322 #define SRST_PMU_PVTM		94
323 #define SRST_USB_GRF_P		95
324 
325 /* cru_softrst_con6 */
326 #define SRST_CPU_BOOST		96
327 #define SRST_CPU_BOOST_P	97
328 #define SRST_PERI_NIU_A		104
329 #define SRST_PERI_NIU_H		105
330 #define SRST_PERI_NIU_p		106
331 #define SRST_USB2OTG_H		107
332 #define SRST_USB2OTG		108
333 #define SRST_USB2OTG_ADP	109
334 #define SRST_USB2HOST_H		110
335 #define SRST_USB2HOST_ARB_H	111
336 
337 /* cru_softrst_con7 */
338 #define SRST_USB2HOST_AUX_H	112
339 #define SRST_USB2HOST_EHCI	113
340 #define SRST_USB2HOST		114
341 #define SRST_USBPHYPOR		115
342 #define SRST_UTMI0		116
343 #define SRST_UTMI1		117
344 #define SRST_SDIO_H		118
345 #define SRST_EMMC_H		119
346 #define SRST_SFC_H		120
347 #define SRST_SFC		121
348 #define SRST_SD_H		122
349 #define SRST_NANDC_H		123
350 #define SRST_NANDC_N		124
351 #define SRST_MAC_A		125
352 
353 /* cru_softrst_con8 */
354 #define SRST_AUDIO_NIU_H	128
355 #define SRST_AUDIO_NIU_P	129
356 #define SRST_PDM_H		130
357 #define SRST_PDM_M		131
358 #define SRST_SPDIFTX_H		132
359 #define SRST_SPDIFTX_M		133
360 #define SRST_SPDIFRX_H		134
361 #define SRST_SPDIFRX_M		135
362 #define SRST_I2S0_8CH_H		136
363 #define SRST_I2S0_8CH_TX_M	137
364 #define SRST_I2S0_8CH_RX_M	138
365 #define SRST_I2S1_8CH_H		139
366 #define SRST_I2S1_8CH_TX_M	140
367 #define SRST_I2S1_8CH_RX_M	141
368 #define SRST_I2S2_8CH_H		142
369 #define SRST_I2S2_8CH_TX_M	143
370 
371 /* cru_softrst_con9 */
372 #define SRST_I2S2_8CH_RX_M	144
373 #define SRST_I2S3_8CH_H		145
374 #define SRST_I2S3_8CH_TX_M	146
375 #define SRST_I2S3_8CH_RX_M	147
376 #define SRST_I2S0_2CH_H		148
377 #define SRST_I2S0_2CH_M		149
378 #define SRST_I2S1_2CH_H		150
379 #define SRST_I2S1_2CH_M		151
380 #define SRST_VAD_H		152
381 #define SRST_ACODEC_P		153
382 
383 #endif
384