xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/include/dt-bindings/clock/rk3288-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1 /*
2  * Copyright (c) 2014 MundoReader S.L.
3  * Author: Heiko Stuebner <heiko@sntech.de>
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 /* core clocks */
9 #define PLL_APLL		1
10 #define PLL_DPLL		2
11 #define PLL_CPLL		3
12 #define PLL_GPLL		4
13 #define PLL_NPLL		5
14 #define ARMCLK			6
15 
16 /* sclk gates (special clocks) */
17 #define SCLK_GPU		64
18 #define SCLK_SPI0		65
19 #define SCLK_SPI1		66
20 #define SCLK_SPI2		67
21 #define SCLK_SDMMC		68
22 #define SCLK_SDIO0		69
23 #define SCLK_SDIO1		70
24 #define SCLK_EMMC		71
25 #define SCLK_TSADC		72
26 #define SCLK_SARADC		73
27 #define SCLK_PS2C		74
28 #define SCLK_NANDC0		75
29 #define SCLK_NANDC1		76
30 #define SCLK_UART0		77
31 #define SCLK_UART1		78
32 #define SCLK_UART2		79
33 #define SCLK_UART3		80
34 #define SCLK_UART4		81
35 #define SCLK_I2S0		82
36 #define SCLK_SPDIF		83
37 #define SCLK_SPDIF8CH		84
38 #define SCLK_TIMER0		85
39 #define SCLK_TIMER1		86
40 #define SCLK_TIMER2		87
41 #define SCLK_TIMER3		88
42 #define SCLK_TIMER4		89
43 #define SCLK_TIMER5		90
44 #define SCLK_TIMER6		91
45 #define SCLK_HSADC		92
46 #define SCLK_OTGPHY0		93
47 #define SCLK_OTGPHY1		94
48 #define SCLK_OTGPHY2		95
49 #define SCLK_OTG_ADP		96
50 #define SCLK_HSICPHY480M	97
51 #define SCLK_HSICPHY12M		98
52 #define SCLK_MACREF		99
53 #define SCLK_LCDC_PWM0		100
54 #define SCLK_LCDC_PWM1		101
55 #define SCLK_MAC_RX		102
56 #define SCLK_MAC_TX		103
57 #define SCLK_EDP_24M		104
58 #define SCLK_EDP		105
59 #define SCLK_RGA		106
60 #define SCLK_ISP		107
61 #define SCLK_ISP_JPE		108
62 #define SCLK_HDMI_HDCP		109
63 #define SCLK_HDMI_CEC		110
64 #define SCLK_HEVC_CABAC		111
65 #define SCLK_HEVC_CORE		112
66 #define SCLK_I2S0_OUT		113
67 #define SCLK_SDMMC_DRV		114
68 #define SCLK_SDIO0_DRV		115
69 #define SCLK_SDIO1_DRV		116
70 #define SCLK_EMMC_DRV		117
71 #define SCLK_SDMMC_SAMPLE	118
72 #define SCLK_SDIO0_SAMPLE	119
73 #define SCLK_SDIO1_SAMPLE	120
74 #define SCLK_EMMC_SAMPLE	121
75 #define SCLK_USBPHY480M_SRC	122
76 #define SCLK_PVTM_CORE		123
77 #define SCLK_PVTM_GPU		124
78 #define SCLK_CRYPTO		125
79 #define SCLK_MIPIDSI_24M	126
80 #define SCLK_VIP_OUT		127
81 #define SCLK_DDRCLK		128
82 #define SCLK_I2S_SRC		129
83 #define SCLK_TSPOUT		130
84 #define SCLK_TSP		131
85 #define SCLK_HSADC0_TSP		132
86 #define SCLK_HSADC1_TSP		133
87 #define SCLK_27M_TSP		134
88 
89 #define SCLK_MAC_PLL		150
90 #define SCLK_MAC		151
91 #define SCLK_MACREF_OUT		152
92 #define SCLK_TESTOUT_SRC	153
93 #define SCLK_TESTOUT		154
94 
95 #define DCLK_VOP0		190
96 #define DCLK_VOP1		191
97 
98 /* aclk gates */
99 #define ACLK_GPU		192
100 #define ACLK_DMAC1		193
101 #define ACLK_DMAC2		194
102 #define ACLK_MMU		195
103 #define ACLK_GMAC		196
104 #define ACLK_VOP0		197
105 #define ACLK_VOP1		198
106 #define ACLK_CRYPTO		199
107 #define ACLK_RGA		200
108 #define ACLK_RGA_NIU		201
109 #define ACLK_IEP		202
110 #define ACLK_VIO0_NIU		203
111 #define ACLK_VIP		204
112 #define ACLK_ISP		205
113 #define ACLK_VIO1_NIU		206
114 #define ACLK_HEVC		207
115 #define ACLK_VCODEC		208
116 #define ACLK_CPU		209
117 #define ACLK_PERI		210
118 #define ACLK_VIO0		211
119 #define ACLK_VIO1		212
120 
121 /* pclk gates */
122 #define PCLK_GPIO0		320
123 #define PCLK_GPIO1		321
124 #define PCLK_GPIO2		322
125 #define PCLK_GPIO3		323
126 #define PCLK_GPIO4		324
127 #define PCLK_GPIO5		325
128 #define PCLK_GPIO6		326
129 #define PCLK_GPIO7		327
130 #define PCLK_GPIO8		328
131 #define PCLK_GRF		329
132 #define PCLK_SGRF		330
133 #define PCLK_PMU		331
134 #define PCLK_I2C0		332
135 #define PCLK_I2C1		333
136 #define PCLK_I2C2		334
137 #define PCLK_I2C3		335
138 #define PCLK_I2C4		336
139 #define PCLK_I2C5		337
140 #define PCLK_SPI0		338
141 #define PCLK_SPI1		339
142 #define PCLK_SPI2		340
143 #define PCLK_UART0		341
144 #define PCLK_UART1		342
145 #define PCLK_UART2		343
146 #define PCLK_UART3		344
147 #define PCLK_UART4		345
148 #define PCLK_TSADC		346
149 #define PCLK_SARADC		347
150 #define PCLK_SIM		348
151 #define PCLK_GMAC		349
152 #define PCLK_PWM		350
153 #define PCLK_RKPWM		351
154 #define PCLK_PS2C		352
155 #define PCLK_TIMER		353
156 #define PCLK_TZPC		354
157 #define PCLK_EDP_CTRL		355
158 #define PCLK_MIPI_DSI0		356
159 #define PCLK_MIPI_DSI1		357
160 #define PCLK_MIPI_CSI		358
161 #define PCLK_LVDS_PHY		359
162 #define PCLK_HDMI_CTRL		360
163 #define PCLK_VIO2_H2P		361
164 #define PCLK_CPU		362
165 #define PCLK_PERI		363
166 #define PCLK_DDRUPCTL0		364
167 #define PCLK_PUBL0		365
168 #define PCLK_DDRUPCTL1		366
169 #define PCLK_PUBL1		367
170 #define PCLK_WDT		368
171 #define PCLK_EFUSE256		369
172 #define PCLK_EFUSE1024		370
173 #define PCLK_ISP_IN		371
174 #define PCLK_VIP		372
175 #define PCLK_VIP_IN		373
176 #define PCLK_PD_ALIVE		374
177 #define PCLK_PD_PMU		375
178 
179 /* hclk gates */
180 #define HCLK_GPS		448
181 #define HCLK_OTG0		449
182 #define HCLK_USBHOST0		450
183 #define HCLK_USBHOST1		451
184 #define HCLK_HSIC		452
185 #define HCLK_NANDC0		453
186 #define HCLK_NANDC1		454
187 #define HCLK_TSP		455
188 #define HCLK_SDMMC		456
189 #define HCLK_SDIO0		457
190 #define HCLK_SDIO1		458
191 #define HCLK_EMMC		459
192 #define HCLK_HSADC		460
193 #define HCLK_CRYPTO		461
194 #define HCLK_I2S0		462
195 #define HCLK_SPDIF		463
196 #define HCLK_SPDIF8CH		464
197 #define HCLK_VOP0		465
198 #define HCLK_VOP1		466
199 #define HCLK_ROM		467
200 #define HCLK_IEP		468
201 #define HCLK_ISP		469
202 #define HCLK_RGA		470
203 #define HCLK_VIO_AHB_ARBI	471
204 #define HCLK_VIO_NIU		472
205 #define HCLK_VIP		473
206 #define HCLK_VIO2_H2P		474
207 #define HCLK_HEVC		475
208 #define HCLK_VCODEC		476
209 #define HCLK_CPU		477
210 #define HCLK_PERI		478
211 #define HCLK_USB_PERI		479
212 #define HCLK_VIO		480
213 
214 #define CLK_NR_CLKS		(HCLK_VIO + 1)
215 
216 /* soft-reset indices */
217 #define SRST_CORE0		0
218 #define SRST_CORE1		1
219 #define SRST_CORE2		2
220 #define SRST_CORE3		3
221 #define SRST_CORE0_PO		4
222 #define SRST_CORE1_PO		5
223 #define SRST_CORE2_PO		6
224 #define SRST_CORE3_PO		7
225 #define SRST_PDCORE_STRSYS	8
226 #define SRST_PDBUS_STRSYS	9
227 #define SRST_L2C		10
228 #define SRST_TOPDBG		11
229 #define SRST_CORE0_DBG		12
230 #define SRST_CORE1_DBG		13
231 #define SRST_CORE2_DBG		14
232 #define SRST_CORE3_DBG		15
233 
234 #define SRST_PDBUG_AHB_ARBITOR	16
235 #define SRST_EFUSE256		17
236 #define SRST_DMAC1		18
237 #define SRST_INTMEM		19
238 #define SRST_ROM		20
239 #define SRST_SPDIF8CH		21
240 #define SRST_TIMER		22
241 #define SRST_I2S0		23
242 #define SRST_SPDIF		24
243 #define SRST_TIMER0		25
244 #define SRST_TIMER1		26
245 #define SRST_TIMER2		27
246 #define SRST_TIMER3		28
247 #define SRST_TIMER4		29
248 #define SRST_TIMER5		30
249 #define SRST_EFUSE		31
250 
251 #define SRST_GPIO0		32
252 #define SRST_GPIO1		33
253 #define SRST_GPIO2		34
254 #define SRST_GPIO3		35
255 #define SRST_GPIO4		36
256 #define SRST_GPIO5		37
257 #define SRST_GPIO6		38
258 #define SRST_GPIO7		39
259 #define SRST_GPIO8		40
260 #define SRST_I2C0		42
261 #define SRST_I2C1		43
262 #define SRST_I2C2		44
263 #define SRST_I2C3		45
264 #define SRST_I2C4		46
265 #define SRST_I2C5		47
266 
267 #define SRST_DWPWM		48
268 #define SRST_MMC_PERI		49
269 #define SRST_PERIPH_MMU		50
270 #define SRST_DAP		51
271 #define SRST_DAP_SYS		52
272 #define SRST_TPIU		53
273 #define SRST_PMU_APB		54
274 #define SRST_GRF		55
275 #define SRST_PMU		56
276 #define SRST_PERIPH_AXI		57
277 #define SRST_PERIPH_AHB		58
278 #define SRST_PERIPH_APB		59
279 #define SRST_PERIPH_NIU		60
280 #define SRST_PDPERI_AHB_ARBI	61
281 #define SRST_EMEM		62
282 #define SRST_USB_PERI		63
283 
284 #define SRST_DMAC2		64
285 #define SRST_MAC		66
286 #define SRST_GPS		67
287 #define SRST_RKPWM		69
288 #define SRST_CCP		71
289 #define SRST_USBHOST0		72
290 #define SRST_HSIC		73
291 #define SRST_HSIC_AUX		74
292 #define SRST_HSIC_PHY		75
293 #define SRST_HSADC		76
294 #define SRST_NANDC0		77
295 #define SRST_NANDC1		78
296 
297 #define SRST_TZPC		80
298 #define SRST_SPI0		83
299 #define SRST_SPI1		84
300 #define SRST_SPI2		85
301 #define SRST_SARADC		87
302 #define SRST_PDALIVE_NIU	88
303 #define SRST_PDPMU_INTMEM	89
304 #define SRST_PDPMU_NIU		90
305 #define SRST_SGRF		91
306 
307 #define SRST_VIO_ARBI		96
308 #define SRST_RGA_NIU		97
309 #define SRST_VIO0_NIU_AXI	98
310 #define SRST_VIO_NIU_AHB	99
311 #define SRST_LCDC0_AXI		100
312 #define SRST_LCDC0_AHB		101
313 #define SRST_LCDC0_DCLK		102
314 #define SRST_VIO1_NIU_AXI	103
315 #define SRST_VIP		104
316 #define SRST_RGA_CORE		105
317 #define SRST_IEP_AXI		106
318 #define SRST_IEP_AHB		107
319 #define SRST_RGA_AXI		108
320 #define SRST_RGA_AHB		109
321 #define SRST_ISP		110
322 #define SRST_EDP		111
323 
324 #define SRST_VCODEC_AXI		112
325 #define SRST_VCODEC_AHB		113
326 #define SRST_VIO_H2P		114
327 #define SRST_MIPIDSI0		115
328 #define SRST_MIPIDSI1		116
329 #define SRST_MIPICSI		117
330 #define SRST_LVDS_PHY		118
331 #define SRST_LVDS_CON		119
332 #define SRST_GPU		120
333 #define SRST_HDMI		121
334 #define SRST_CORE_PVTM		124
335 #define SRST_GPU_PVTM		125
336 
337 #define SRST_MMC0		128
338 #define SRST_SDIO0		129
339 #define SRST_SDIO1		130
340 #define SRST_EMMC		131
341 #define SRST_USBOTG_AHB		132
342 #define SRST_USBOTG_PHY		133
343 #define SRST_USBOTG_CON		134
344 #define SRST_USBHOST0_AHB	135
345 #define SRST_USBHOST0_PHY	136
346 #define SRST_USBHOST0_CON	137
347 #define SRST_USBHOST1_AHB	138
348 #define SRST_USBHOST1_PHY	139
349 #define SRST_USBHOST1_CON	140
350 #define SRST_USB_ADP		141
351 #define SRST_ACC_EFUSE		142
352 
353 #define SRST_CORESIGHT		144
354 #define SRST_PD_CORE_AHB_NOC	145
355 #define SRST_PD_CORE_APB_NOC	146
356 #define SRST_PD_CORE_MP_AXI	147
357 #define SRST_GIC		148
358 #define SRST_LCDC_PWM0		149
359 #define SRST_LCDC_PWM1		150
360 #define SRST_VIO0_H2P_BRG	151
361 #define SRST_VIO1_H2P_BRG	152
362 #define SRST_RGA_H2P_BRG	153
363 #define SRST_HEVC		154
364 #define SRST_TSADC		159
365 
366 #define SRST_DDRPHY0		160
367 #define SRST_DDRPHY0_APB	161
368 #define SRST_DDRCTRL0		162
369 #define SRST_DDRCTRL0_APB	163
370 #define SRST_DDRPHY0_CTRL	164
371 #define SRST_DDRPHY1		165
372 #define SRST_DDRPHY1_APB	166
373 #define SRST_DDRCTRL1		167
374 #define SRST_DDRCTRL1_APB	168
375 #define SRST_DDRPHY1_CTRL	169
376 #define SRST_DDRMSCH0		170
377 #define SRST_DDRMSCH1		171
378 #define SRST_CRYPTO		174
379 #define SRST_C2C_HOST		175
380 
381 #define SRST_LCDC1_AXI		176
382 #define SRST_LCDC1_AHB		177
383 #define SRST_LCDC1_DCLK		178
384 #define SRST_UART0		179
385 #define SRST_UART1		180
386 #define SRST_UART2		181
387 #define SRST_UART3		182
388 #define SRST_UART4		183
389 #define SRST_SIMC		186
390 #define SRST_PS2C		187
391 #define SRST_TSP		188
392 #define SRST_TSP_CLKIN0		189
393 #define SRST_TSP_CLKIN1		190
394 #define SRST_TSP_27M		191
395