1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * ES8311.h -- ES8311 ALSA SoC Audio Codec 4 * 5 * Authors: 6 * 7 * Based on ES8374.h by David Yang 8 * 9 * This program is free software; you can redistribute it and/or modify 10 * it under the terms of the GNU General Public License version 2 as 11 * published by the Free Software Foundation. 12 */ 13 14 #ifndef _ES8311_H 15 #define _ES8311_H 16 17 /* 18 * ES8311_REGISTER NAME_REG_REGISTER ADDRESS 19 */ 20 #define ES8311_RESET_REG00 0x00 /*reset digital,csm,clock manager etc.*/ 21 22 /* 23 * Clock Scheme Register definition 24 */ 25 #define ES8311_CLK_MANAGER_REG01 0x01 /* select clk src for mclk, enable clock for codec */ 26 #define ES8311_CLK_MANAGER_REG02 0x02 /* clk divider and clk multiplier */ 27 #define ES8311_CLK_MANAGER_REG03 0x03 /* adc fsmode and osr */ 28 #define ES8311_CLK_MANAGER_REG04 0x04 /* dac osr */ 29 #define ES8311_CLK_MANAGER_REG05 0x05 /* clk divier for adc and dac */ 30 #define ES8311_CLK_MANAGER_REG06 0x06 /* bclk inverter and divider */ 31 #define ES8311_CLK_MANAGER_REG07 0x07 /* tri-state, lrck divider */ 32 #define ES8311_CLK_MANAGER_REG08 0x08 /* lrck divider */ 33 #define ES8311_SDPIN_REG09 0x09 /* dac serial digital port */ 34 #define ES8311_SDPOUT_REG0A 0x0A /* adc serial digital port */ 35 #define ES8311_SYSTEM_REG0B 0x0B /* system */ 36 #define ES8311_SYSTEM_REG0C 0x0C /* system */ 37 #define ES8311_SYSTEM_REG0D 0x0D /* system, power up/down */ 38 #define ES8311_SYSTEM_REG0E 0x0E /* system, power up/down */ 39 #define ES8311_SYSTEM_REG0F 0x0F /* system, low power */ 40 #define ES8311_SYSTEM_REG10 0x10 /* system */ 41 #define ES8311_SYSTEM_REG11 0x11 /* system */ 42 #define ES8311_SYSTEM_REG12 0x12 /* system, Enable DAC */ 43 #define ES8311_SYSTEM_REG13 0x13 /* system */ 44 #define ES8311_SYSTEM_REG14 0x14 /* system, select DMIC, select analog pga gain */ 45 #define ES8311_ADC_REG15 0x15 /* ADC, adc ramp rate, dmic sense */ 46 #define ES8311_ADC_REG16 0x16 /* ADC */ 47 #define ES8311_ADC_REG17 0x17 /* ADC, volume */ 48 #define ES8311_ADC_REG18 0x18 /* ADC, alc enable and winsize */ 49 #define ES8311_ADC_REG19 0x19 /* ADC, alc maxlevel */ 50 #define ES8311_ADC_REG1A 0x1A /* ADC, alc automute */ 51 #define ES8311_ADC_REG1B 0x1B /* ADC, alc automute, adc hpf s1 */ 52 #define ES8311_ADC_REG1C 0x1C /* ADC, equalizer, hpf s2 */ 53 #define ES8311_DAC_REG31 0x31 /* DAC, mute */ 54 #define ES8311_DAC_REG32 0x32 /* DAC, volume */ 55 #define ES8311_DAC_REG33 0x33 /* DAC, offset */ 56 #define ES8311_DAC_REG34 0x34 /* DAC, drc enable, drc winsize */ 57 #define ES8311_DAC_REG35 0x35 /* DAC, drc maxlevel, minilevel */ 58 #define ES8311_DAC_REG37 0x37 /* DAC, ramprate */ 59 #define ES8311_GPIO_REG44 0x44 /* GPIO, dac2adc for test */ 60 #define ES8311_GP_REG45 0x45 /* GP CONTROL */ 61 #define ES8311_I2C_REGFA 0xFA /* I2C_RETIME and INI_REG */ 62 #define ES8311_CHD1_REGFD 0xFD /* CHIP ID1 */ 63 #define ES8311_CHD2_REGFE 0xFE /* CHIP ID2 */ 64 #define ES8311_CHVER_REGFF 0xFF /* VERSION */ 65 #define ES8311_CHD1_REGFD 0xFD /* CHIP ID1 */ 66 67 #define ES8311_MAX_REGISTER 0xFF 68 69 #endif 70