xref: /OK3568_Linux_fs/kernel/sound/pci/hda/patch_ca0132.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HD audio interface patch for Creative CA0132 chip
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011, Creative Technology Ltd.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on patch_ca0110.c
8*4882a593Smuzhiyun  * Copyright (c) 2008 Takashi Iwai <tiwai@suse.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/firmware.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <sound/core.h>
23*4882a593Smuzhiyun #include <sound/hda_codec.h>
24*4882a593Smuzhiyun #include "hda_local.h"
25*4882a593Smuzhiyun #include "hda_auto_parser.h"
26*4882a593Smuzhiyun #include "hda_jack.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "ca0132_regs.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Enable this to see controls for tuning purpose. */
31*4882a593Smuzhiyun /*#define ENABLE_TUNING_CONTROLS*/
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
34*4882a593Smuzhiyun #include <sound/tlv.h>
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define FLOAT_ZERO	0x00000000
38*4882a593Smuzhiyun #define FLOAT_ONE	0x3f800000
39*4882a593Smuzhiyun #define FLOAT_TWO	0x40000000
40*4882a593Smuzhiyun #define FLOAT_THREE     0x40400000
41*4882a593Smuzhiyun #define FLOAT_FIVE	0x40a00000
42*4882a593Smuzhiyun #define FLOAT_SIX       0x40c00000
43*4882a593Smuzhiyun #define FLOAT_EIGHT     0x41000000
44*4882a593Smuzhiyun #define FLOAT_MINUS_5	0xc0a00000
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define UNSOL_TAG_DSP	0x16
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DSP_DMA_WRITE_BUFLEN_INIT (1UL<<18)
49*4882a593Smuzhiyun #define DSP_DMA_WRITE_BUFLEN_OVLY (1UL<<15)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define DMA_TRANSFER_FRAME_SIZE_NWORDS		8
52*4882a593Smuzhiyun #define DMA_TRANSFER_MAX_FRAME_SIZE_NWORDS	32
53*4882a593Smuzhiyun #define DMA_OVERLAY_FRAME_SIZE_NWORDS		2
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define MASTERCONTROL				0x80
56*4882a593Smuzhiyun #define MASTERCONTROL_ALLOC_DMA_CHAN		10
57*4882a593Smuzhiyun #define MASTERCONTROL_QUERY_SPEAKER_EQ_ADDRESS	60
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define WIDGET_CHIP_CTRL      0x15
60*4882a593Smuzhiyun #define WIDGET_DSP_CTRL       0x16
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MEM_CONNID_MICIN1     3
63*4882a593Smuzhiyun #define MEM_CONNID_MICIN2     5
64*4882a593Smuzhiyun #define MEM_CONNID_MICOUT1    12
65*4882a593Smuzhiyun #define MEM_CONNID_MICOUT2    14
66*4882a593Smuzhiyun #define MEM_CONNID_WUH        10
67*4882a593Smuzhiyun #define MEM_CONNID_DSP        16
68*4882a593Smuzhiyun #define MEM_CONNID_DMIC       100
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define SCP_SET    0
71*4882a593Smuzhiyun #define SCP_GET    1
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define EFX_FILE   "ctefx.bin"
74*4882a593Smuzhiyun #define DESKTOP_EFX_FILE   "ctefx-desktop.bin"
75*4882a593Smuzhiyun #define R3DI_EFX_FILE  "ctefx-r3di.bin"
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_CODEC_CA0132_DSP
78*4882a593Smuzhiyun MODULE_FIRMWARE(EFX_FILE);
79*4882a593Smuzhiyun MODULE_FIRMWARE(DESKTOP_EFX_FILE);
80*4882a593Smuzhiyun MODULE_FIRMWARE(R3DI_EFX_FILE);
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const char *const dirstr[2] = { "Playback", "Capture" };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define NUM_OF_OUTPUTS 2
86*4882a593Smuzhiyun static const char *const out_type_str[2] = { "Speakers", "Headphone" };
87*4882a593Smuzhiyun enum {
88*4882a593Smuzhiyun 	SPEAKER_OUT,
89*4882a593Smuzhiyun 	HEADPHONE_OUT,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun enum {
93*4882a593Smuzhiyun 	DIGITAL_MIC,
94*4882a593Smuzhiyun 	LINE_MIC_IN
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Strings for Input Source Enum Control */
98*4882a593Smuzhiyun static const char *const in_src_str[3] = { "Microphone", "Line In", "Front Microphone" };
99*4882a593Smuzhiyun #define IN_SRC_NUM_OF_INPUTS 3
100*4882a593Smuzhiyun enum {
101*4882a593Smuzhiyun 	REAR_MIC,
102*4882a593Smuzhiyun 	REAR_LINE_IN,
103*4882a593Smuzhiyun 	FRONT_MIC,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun enum {
107*4882a593Smuzhiyun #define VNODE_START_NID    0x80
108*4882a593Smuzhiyun 	VNID_SPK = VNODE_START_NID,			/* Speaker vnid */
109*4882a593Smuzhiyun 	VNID_MIC,
110*4882a593Smuzhiyun 	VNID_HP_SEL,
111*4882a593Smuzhiyun 	VNID_AMIC1_SEL,
112*4882a593Smuzhiyun 	VNID_HP_ASEL,
113*4882a593Smuzhiyun 	VNID_AMIC1_ASEL,
114*4882a593Smuzhiyun 	VNODE_END_NID,
115*4882a593Smuzhiyun #define VNODES_COUNT  (VNODE_END_NID - VNODE_START_NID)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define EFFECT_START_NID    0x90
118*4882a593Smuzhiyun #define OUT_EFFECT_START_NID    EFFECT_START_NID
119*4882a593Smuzhiyun 	SURROUND = OUT_EFFECT_START_NID,
120*4882a593Smuzhiyun 	CRYSTALIZER,
121*4882a593Smuzhiyun 	DIALOG_PLUS,
122*4882a593Smuzhiyun 	SMART_VOLUME,
123*4882a593Smuzhiyun 	X_BASS,
124*4882a593Smuzhiyun 	EQUALIZER,
125*4882a593Smuzhiyun 	OUT_EFFECT_END_NID,
126*4882a593Smuzhiyun #define OUT_EFFECTS_COUNT  (OUT_EFFECT_END_NID - OUT_EFFECT_START_NID)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define IN_EFFECT_START_NID  OUT_EFFECT_END_NID
129*4882a593Smuzhiyun 	ECHO_CANCELLATION = IN_EFFECT_START_NID,
130*4882a593Smuzhiyun 	VOICE_FOCUS,
131*4882a593Smuzhiyun 	MIC_SVM,
132*4882a593Smuzhiyun 	NOISE_REDUCTION,
133*4882a593Smuzhiyun 	IN_EFFECT_END_NID,
134*4882a593Smuzhiyun #define IN_EFFECTS_COUNT  (IN_EFFECT_END_NID - IN_EFFECT_START_NID)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	VOICEFX = IN_EFFECT_END_NID,
137*4882a593Smuzhiyun 	PLAY_ENHANCEMENT,
138*4882a593Smuzhiyun 	CRYSTAL_VOICE,
139*4882a593Smuzhiyun 	EFFECT_END_NID,
140*4882a593Smuzhiyun 	OUTPUT_SOURCE_ENUM,
141*4882a593Smuzhiyun 	INPUT_SOURCE_ENUM,
142*4882a593Smuzhiyun 	XBASS_XOVER,
143*4882a593Smuzhiyun 	EQ_PRESET_ENUM,
144*4882a593Smuzhiyun 	SMART_VOLUME_ENUM,
145*4882a593Smuzhiyun 	MIC_BOOST_ENUM,
146*4882a593Smuzhiyun 	AE5_HEADPHONE_GAIN_ENUM,
147*4882a593Smuzhiyun 	AE5_SOUND_FILTER_ENUM,
148*4882a593Smuzhiyun 	ZXR_HEADPHONE_GAIN,
149*4882a593Smuzhiyun 	SPEAKER_CHANNEL_CFG_ENUM,
150*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_FRONT,
151*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_REAR,
152*4882a593Smuzhiyun 	BASS_REDIRECTION,
153*4882a593Smuzhiyun 	BASS_REDIRECTION_XOVER,
154*4882a593Smuzhiyun #define EFFECTS_COUNT  (EFFECT_END_NID - EFFECT_START_NID)
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Effects values size*/
158*4882a593Smuzhiyun #define EFFECT_VALS_MAX_COUNT 12
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * Default values for the effect slider controls, they are in order of their
162*4882a593Smuzhiyun  * effect NID's. Surround, Crystalizer, Dialog Plus, Smart Volume, and then
163*4882a593Smuzhiyun  * X-bass.
164*4882a593Smuzhiyun  */
165*4882a593Smuzhiyun static const unsigned int effect_slider_defaults[] = {67, 65, 50, 74, 50};
166*4882a593Smuzhiyun /* Amount of effect level sliders for ca0132_alt controls. */
167*4882a593Smuzhiyun #define EFFECT_LEVEL_SLIDERS 5
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Latency introduced by DSP blocks in milliseconds. */
170*4882a593Smuzhiyun #define DSP_CAPTURE_INIT_LATENCY        0
171*4882a593Smuzhiyun #define DSP_CRYSTAL_VOICE_LATENCY       124
172*4882a593Smuzhiyun #define DSP_PLAYBACK_INIT_LATENCY       13
173*4882a593Smuzhiyun #define DSP_PLAY_ENHANCEMENT_LATENCY    30
174*4882a593Smuzhiyun #define DSP_SPEAKER_OUT_LATENCY         7
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct ct_effect {
177*4882a593Smuzhiyun 	char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
178*4882a593Smuzhiyun 	hda_nid_t nid;
179*4882a593Smuzhiyun 	int mid; /*effect module ID*/
180*4882a593Smuzhiyun 	int reqs[EFFECT_VALS_MAX_COUNT]; /*effect module request*/
181*4882a593Smuzhiyun 	int direct; /* 0:output; 1:input*/
182*4882a593Smuzhiyun 	int params; /* number of default non-on/off params */
183*4882a593Smuzhiyun 	/*effect default values, 1st is on/off. */
184*4882a593Smuzhiyun 	unsigned int def_vals[EFFECT_VALS_MAX_COUNT];
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define EFX_DIR_OUT 0
188*4882a593Smuzhiyun #define EFX_DIR_IN  1
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct ct_effect ca0132_effects[EFFECTS_COUNT] = {
191*4882a593Smuzhiyun 	{ .name = "Surround",
192*4882a593Smuzhiyun 	  .nid = SURROUND,
193*4882a593Smuzhiyun 	  .mid = 0x96,
194*4882a593Smuzhiyun 	  .reqs = {0, 1},
195*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
196*4882a593Smuzhiyun 	  .params = 1,
197*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x3F2B851F}
198*4882a593Smuzhiyun 	},
199*4882a593Smuzhiyun 	{ .name = "Crystalizer",
200*4882a593Smuzhiyun 	  .nid = CRYSTALIZER,
201*4882a593Smuzhiyun 	  .mid = 0x96,
202*4882a593Smuzhiyun 	  .reqs = {7, 8},
203*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
204*4882a593Smuzhiyun 	  .params = 1,
205*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x3F266666}
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun 	{ .name = "Dialog Plus",
208*4882a593Smuzhiyun 	  .nid = DIALOG_PLUS,
209*4882a593Smuzhiyun 	  .mid = 0x96,
210*4882a593Smuzhiyun 	  .reqs = {2, 3},
211*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
212*4882a593Smuzhiyun 	  .params = 1,
213*4882a593Smuzhiyun 	  .def_vals = {0x00000000, 0x3F000000}
214*4882a593Smuzhiyun 	},
215*4882a593Smuzhiyun 	{ .name = "Smart Volume",
216*4882a593Smuzhiyun 	  .nid = SMART_VOLUME,
217*4882a593Smuzhiyun 	  .mid = 0x96,
218*4882a593Smuzhiyun 	  .reqs = {4, 5, 6},
219*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
220*4882a593Smuzhiyun 	  .params = 2,
221*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x3F3D70A4, 0x00000000}
222*4882a593Smuzhiyun 	},
223*4882a593Smuzhiyun 	{ .name = "X-Bass",
224*4882a593Smuzhiyun 	  .nid = X_BASS,
225*4882a593Smuzhiyun 	  .mid = 0x96,
226*4882a593Smuzhiyun 	  .reqs = {24, 23, 25},
227*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
228*4882a593Smuzhiyun 	  .params = 2,
229*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x42A00000, 0x3F000000}
230*4882a593Smuzhiyun 	},
231*4882a593Smuzhiyun 	{ .name = "Equalizer",
232*4882a593Smuzhiyun 	  .nid = EQUALIZER,
233*4882a593Smuzhiyun 	  .mid = 0x96,
234*4882a593Smuzhiyun 	  .reqs = {9, 10, 11, 12, 13, 14,
235*4882a593Smuzhiyun 			15, 16, 17, 18, 19, 20},
236*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
237*4882a593Smuzhiyun 	  .params = 11,
238*4882a593Smuzhiyun 	  .def_vals = {0x00000000, 0x00000000, 0x00000000, 0x00000000,
239*4882a593Smuzhiyun 		       0x00000000, 0x00000000, 0x00000000, 0x00000000,
240*4882a593Smuzhiyun 		       0x00000000, 0x00000000, 0x00000000, 0x00000000}
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun 	{ .name = "Echo Cancellation",
243*4882a593Smuzhiyun 	  .nid = ECHO_CANCELLATION,
244*4882a593Smuzhiyun 	  .mid = 0x95,
245*4882a593Smuzhiyun 	  .reqs = {0, 1, 2, 3},
246*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
247*4882a593Smuzhiyun 	  .params = 3,
248*4882a593Smuzhiyun 	  .def_vals = {0x00000000, 0x3F3A9692, 0x00000000, 0x00000000}
249*4882a593Smuzhiyun 	},
250*4882a593Smuzhiyun 	{ .name = "Voice Focus",
251*4882a593Smuzhiyun 	  .nid = VOICE_FOCUS,
252*4882a593Smuzhiyun 	  .mid = 0x95,
253*4882a593Smuzhiyun 	  .reqs = {6, 7, 8, 9},
254*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
255*4882a593Smuzhiyun 	  .params = 3,
256*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x3D7DF3B6, 0x41F00000, 0x41F00000}
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun 	{ .name = "Mic SVM",
259*4882a593Smuzhiyun 	  .nid = MIC_SVM,
260*4882a593Smuzhiyun 	  .mid = 0x95,
261*4882a593Smuzhiyun 	  .reqs = {44, 45},
262*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
263*4882a593Smuzhiyun 	  .params = 1,
264*4882a593Smuzhiyun 	  .def_vals = {0x00000000, 0x3F3D70A4}
265*4882a593Smuzhiyun 	},
266*4882a593Smuzhiyun 	{ .name = "Noise Reduction",
267*4882a593Smuzhiyun 	  .nid = NOISE_REDUCTION,
268*4882a593Smuzhiyun 	  .mid = 0x95,
269*4882a593Smuzhiyun 	  .reqs = {4, 5},
270*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
271*4882a593Smuzhiyun 	  .params = 1,
272*4882a593Smuzhiyun 	  .def_vals = {0x3F800000, 0x3F000000}
273*4882a593Smuzhiyun 	},
274*4882a593Smuzhiyun 	{ .name = "VoiceFX",
275*4882a593Smuzhiyun 	  .nid = VOICEFX,
276*4882a593Smuzhiyun 	  .mid = 0x95,
277*4882a593Smuzhiyun 	  .reqs = {10, 11, 12, 13, 14, 15, 16, 17, 18},
278*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
279*4882a593Smuzhiyun 	  .params = 8,
280*4882a593Smuzhiyun 	  .def_vals = {0x00000000, 0x43C80000, 0x44AF0000, 0x44FA0000,
281*4882a593Smuzhiyun 		       0x3F800000, 0x3F800000, 0x3F800000, 0x00000000,
282*4882a593Smuzhiyun 		       0x00000000}
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /* Tuning controls */
287*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun enum {
290*4882a593Smuzhiyun #define TUNING_CTL_START_NID  0xC0
291*4882a593Smuzhiyun 	WEDGE_ANGLE = TUNING_CTL_START_NID,
292*4882a593Smuzhiyun 	SVM_LEVEL,
293*4882a593Smuzhiyun 	EQUALIZER_BAND_0,
294*4882a593Smuzhiyun 	EQUALIZER_BAND_1,
295*4882a593Smuzhiyun 	EQUALIZER_BAND_2,
296*4882a593Smuzhiyun 	EQUALIZER_BAND_3,
297*4882a593Smuzhiyun 	EQUALIZER_BAND_4,
298*4882a593Smuzhiyun 	EQUALIZER_BAND_5,
299*4882a593Smuzhiyun 	EQUALIZER_BAND_6,
300*4882a593Smuzhiyun 	EQUALIZER_BAND_7,
301*4882a593Smuzhiyun 	EQUALIZER_BAND_8,
302*4882a593Smuzhiyun 	EQUALIZER_BAND_9,
303*4882a593Smuzhiyun 	TUNING_CTL_END_NID
304*4882a593Smuzhiyun #define TUNING_CTLS_COUNT  (TUNING_CTL_END_NID - TUNING_CTL_START_NID)
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun struct ct_tuning_ctl {
308*4882a593Smuzhiyun 	char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
309*4882a593Smuzhiyun 	hda_nid_t parent_nid;
310*4882a593Smuzhiyun 	hda_nid_t nid;
311*4882a593Smuzhiyun 	int mid; /*effect module ID*/
312*4882a593Smuzhiyun 	int req; /*effect module request*/
313*4882a593Smuzhiyun 	int direct; /* 0:output; 1:input*/
314*4882a593Smuzhiyun 	unsigned int def_val;/*effect default values*/
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const struct ct_tuning_ctl ca0132_tuning_ctls[] = {
318*4882a593Smuzhiyun 	{ .name = "Wedge Angle",
319*4882a593Smuzhiyun 	  .parent_nid = VOICE_FOCUS,
320*4882a593Smuzhiyun 	  .nid = WEDGE_ANGLE,
321*4882a593Smuzhiyun 	  .mid = 0x95,
322*4882a593Smuzhiyun 	  .req = 8,
323*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
324*4882a593Smuzhiyun 	  .def_val = 0x41F00000
325*4882a593Smuzhiyun 	},
326*4882a593Smuzhiyun 	{ .name = "SVM Level",
327*4882a593Smuzhiyun 	  .parent_nid = MIC_SVM,
328*4882a593Smuzhiyun 	  .nid = SVM_LEVEL,
329*4882a593Smuzhiyun 	  .mid = 0x95,
330*4882a593Smuzhiyun 	  .req = 45,
331*4882a593Smuzhiyun 	  .direct = EFX_DIR_IN,
332*4882a593Smuzhiyun 	  .def_val = 0x3F3D70A4
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun 	{ .name = "EQ Band0",
335*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
336*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_0,
337*4882a593Smuzhiyun 	  .mid = 0x96,
338*4882a593Smuzhiyun 	  .req = 11,
339*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
340*4882a593Smuzhiyun 	  .def_val = 0x00000000
341*4882a593Smuzhiyun 	},
342*4882a593Smuzhiyun 	{ .name = "EQ Band1",
343*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
344*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_1,
345*4882a593Smuzhiyun 	  .mid = 0x96,
346*4882a593Smuzhiyun 	  .req = 12,
347*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
348*4882a593Smuzhiyun 	  .def_val = 0x00000000
349*4882a593Smuzhiyun 	},
350*4882a593Smuzhiyun 	{ .name = "EQ Band2",
351*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
352*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_2,
353*4882a593Smuzhiyun 	  .mid = 0x96,
354*4882a593Smuzhiyun 	  .req = 13,
355*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
356*4882a593Smuzhiyun 	  .def_val = 0x00000000
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun 	{ .name = "EQ Band3",
359*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
360*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_3,
361*4882a593Smuzhiyun 	  .mid = 0x96,
362*4882a593Smuzhiyun 	  .req = 14,
363*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
364*4882a593Smuzhiyun 	  .def_val = 0x00000000
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun 	{ .name = "EQ Band4",
367*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
368*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_4,
369*4882a593Smuzhiyun 	  .mid = 0x96,
370*4882a593Smuzhiyun 	  .req = 15,
371*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
372*4882a593Smuzhiyun 	  .def_val = 0x00000000
373*4882a593Smuzhiyun 	},
374*4882a593Smuzhiyun 	{ .name = "EQ Band5",
375*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
376*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_5,
377*4882a593Smuzhiyun 	  .mid = 0x96,
378*4882a593Smuzhiyun 	  .req = 16,
379*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
380*4882a593Smuzhiyun 	  .def_val = 0x00000000
381*4882a593Smuzhiyun 	},
382*4882a593Smuzhiyun 	{ .name = "EQ Band6",
383*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
384*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_6,
385*4882a593Smuzhiyun 	  .mid = 0x96,
386*4882a593Smuzhiyun 	  .req = 17,
387*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
388*4882a593Smuzhiyun 	  .def_val = 0x00000000
389*4882a593Smuzhiyun 	},
390*4882a593Smuzhiyun 	{ .name = "EQ Band7",
391*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
392*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_7,
393*4882a593Smuzhiyun 	  .mid = 0x96,
394*4882a593Smuzhiyun 	  .req = 18,
395*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
396*4882a593Smuzhiyun 	  .def_val = 0x00000000
397*4882a593Smuzhiyun 	},
398*4882a593Smuzhiyun 	{ .name = "EQ Band8",
399*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
400*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_8,
401*4882a593Smuzhiyun 	  .mid = 0x96,
402*4882a593Smuzhiyun 	  .req = 19,
403*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
404*4882a593Smuzhiyun 	  .def_val = 0x00000000
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 	{ .name = "EQ Band9",
407*4882a593Smuzhiyun 	  .parent_nid = EQUALIZER,
408*4882a593Smuzhiyun 	  .nid = EQUALIZER_BAND_9,
409*4882a593Smuzhiyun 	  .mid = 0x96,
410*4882a593Smuzhiyun 	  .req = 20,
411*4882a593Smuzhiyun 	  .direct = EFX_DIR_OUT,
412*4882a593Smuzhiyun 	  .def_val = 0x00000000
413*4882a593Smuzhiyun 	}
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun #endif
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* Voice FX Presets */
418*4882a593Smuzhiyun #define VOICEFX_MAX_PARAM_COUNT 9
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun struct ct_voicefx {
421*4882a593Smuzhiyun 	char *name;
422*4882a593Smuzhiyun 	hda_nid_t nid;
423*4882a593Smuzhiyun 	int mid;
424*4882a593Smuzhiyun 	int reqs[VOICEFX_MAX_PARAM_COUNT]; /*effect module request*/
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun struct ct_voicefx_preset {
428*4882a593Smuzhiyun 	char *name; /*preset name*/
429*4882a593Smuzhiyun 	unsigned int vals[VOICEFX_MAX_PARAM_COUNT];
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const struct ct_voicefx ca0132_voicefx = {
433*4882a593Smuzhiyun 	.name = "VoiceFX Capture Switch",
434*4882a593Smuzhiyun 	.nid = VOICEFX,
435*4882a593Smuzhiyun 	.mid = 0x95,
436*4882a593Smuzhiyun 	.reqs = {10, 11, 12, 13, 14, 15, 16, 17, 18}
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static const struct ct_voicefx_preset ca0132_voicefx_presets[] = {
440*4882a593Smuzhiyun 	{ .name = "Neutral",
441*4882a593Smuzhiyun 	  .vals = { 0x00000000, 0x43C80000, 0x44AF0000,
442*4882a593Smuzhiyun 		    0x44FA0000, 0x3F800000, 0x3F800000,
443*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
444*4882a593Smuzhiyun 	},
445*4882a593Smuzhiyun 	{ .name = "Female2Male",
446*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
447*4882a593Smuzhiyun 		    0x44FA0000, 0x3F19999A, 0x3F866666,
448*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
449*4882a593Smuzhiyun 	},
450*4882a593Smuzhiyun 	{ .name = "Male2Female",
451*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
452*4882a593Smuzhiyun 		    0x450AC000, 0x4017AE14, 0x3F6B851F,
453*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
454*4882a593Smuzhiyun 	},
455*4882a593Smuzhiyun 	{ .name = "ScrappyKid",
456*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
457*4882a593Smuzhiyun 		    0x44FA0000, 0x40400000, 0x3F28F5C3,
458*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
459*4882a593Smuzhiyun 	},
460*4882a593Smuzhiyun 	{ .name = "Elderly",
461*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x44324000, 0x44BB8000,
462*4882a593Smuzhiyun 		    0x44E10000, 0x3FB33333, 0x3FB9999A,
463*4882a593Smuzhiyun 		    0x3F800000, 0x3E3A2E43, 0x00000000 }
464*4882a593Smuzhiyun 	},
465*4882a593Smuzhiyun 	{ .name = "Orc",
466*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43EA0000, 0x44A52000,
467*4882a593Smuzhiyun 		    0x45098000, 0x3F266666, 0x3FC00000,
468*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun 	{ .name = "Elf",
471*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C70000, 0x44AE6000,
472*4882a593Smuzhiyun 		    0x45193000, 0x3F8E147B, 0x3F75C28F,
473*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun 	{ .name = "Dwarf",
476*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43930000, 0x44BEE000,
477*4882a593Smuzhiyun 		    0x45007000, 0x3F451EB8, 0x3F7851EC,
478*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun 	{ .name = "AlienBrute",
481*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43BFC5AC, 0x44B28FDF,
482*4882a593Smuzhiyun 		    0x451F6000, 0x3F266666, 0x3FA7D945,
483*4882a593Smuzhiyun 		    0x3F800000, 0x3CF5C28F, 0x00000000 }
484*4882a593Smuzhiyun 	},
485*4882a593Smuzhiyun 	{ .name = "Robot",
486*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
487*4882a593Smuzhiyun 		    0x44FA0000, 0x3FB2718B, 0x3F800000,
488*4882a593Smuzhiyun 		    0xBC07010E, 0x00000000, 0x00000000 }
489*4882a593Smuzhiyun 	},
490*4882a593Smuzhiyun 	{ .name = "Marine",
491*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C20000, 0x44906000,
492*4882a593Smuzhiyun 		    0x44E70000, 0x3F4CCCCD, 0x3F8A3D71,
493*4882a593Smuzhiyun 		    0x3F0A3D71, 0x00000000, 0x00000000 }
494*4882a593Smuzhiyun 	},
495*4882a593Smuzhiyun 	{ .name = "Emo",
496*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
497*4882a593Smuzhiyun 		    0x44FA0000, 0x3F800000, 0x3F800000,
498*4882a593Smuzhiyun 		    0x3E4CCCCD, 0x00000000, 0x00000000 }
499*4882a593Smuzhiyun 	},
500*4882a593Smuzhiyun 	{ .name = "DeepVoice",
501*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43A9C5AC, 0x44AA4FDF,
502*4882a593Smuzhiyun 		    0x44FFC000, 0x3EDBB56F, 0x3F99C4CA,
503*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
504*4882a593Smuzhiyun 	},
505*4882a593Smuzhiyun 	{ .name = "Munchkin",
506*4882a593Smuzhiyun 	  .vals = { 0x3F800000, 0x43C80000, 0x44AF0000,
507*4882a593Smuzhiyun 		    0x44FA0000, 0x3F800000, 0x3F1A043C,
508*4882a593Smuzhiyun 		    0x3F800000, 0x00000000, 0x00000000 }
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun /* ca0132 EQ presets, taken from Windows Sound Blaster Z Driver */
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define EQ_PRESET_MAX_PARAM_COUNT 11
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun struct ct_eq {
517*4882a593Smuzhiyun 	char *name;
518*4882a593Smuzhiyun 	hda_nid_t nid;
519*4882a593Smuzhiyun 	int mid;
520*4882a593Smuzhiyun 	int reqs[EQ_PRESET_MAX_PARAM_COUNT]; /*effect module request*/
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun struct ct_eq_preset {
524*4882a593Smuzhiyun 	char *name; /*preset name*/
525*4882a593Smuzhiyun 	unsigned int vals[EQ_PRESET_MAX_PARAM_COUNT];
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const struct ct_eq ca0132_alt_eq_enum = {
529*4882a593Smuzhiyun 	.name = "FX: Equalizer Preset Switch",
530*4882a593Smuzhiyun 	.nid = EQ_PRESET_ENUM,
531*4882a593Smuzhiyun 	.mid = 0x96,
532*4882a593Smuzhiyun 	.reqs = {10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20}
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun static const struct ct_eq_preset ca0132_alt_eq_presets[] = {
537*4882a593Smuzhiyun 	{ .name = "Flat",
538*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0x00000000, 0x00000000,
539*4882a593Smuzhiyun 		   0x00000000, 0x00000000, 0x00000000,
540*4882a593Smuzhiyun 		   0x00000000, 0x00000000, 0x00000000,
541*4882a593Smuzhiyun 		   0x00000000, 0x00000000	     }
542*4882a593Smuzhiyun 	},
543*4882a593Smuzhiyun 	{ .name = "Acoustic",
544*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0x00000000, 0x3F8CCCCD,
545*4882a593Smuzhiyun 		   0x40000000, 0x00000000, 0x00000000,
546*4882a593Smuzhiyun 		   0x00000000, 0x00000000, 0x40000000,
547*4882a593Smuzhiyun 		   0x40000000, 0x40000000	     }
548*4882a593Smuzhiyun 	},
549*4882a593Smuzhiyun 	{ .name = "Classical",
550*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0x00000000, 0x40C00000,
551*4882a593Smuzhiyun 		   0x40C00000, 0x40466666, 0x00000000,
552*4882a593Smuzhiyun 		   0x00000000, 0x00000000, 0x00000000,
553*4882a593Smuzhiyun 		   0x40466666, 0x40466666	     }
554*4882a593Smuzhiyun 	},
555*4882a593Smuzhiyun 	{ .name = "Country",
556*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0xBF99999A, 0x00000000,
557*4882a593Smuzhiyun 		   0x3FA66666, 0x3FA66666, 0x3F8CCCCD,
558*4882a593Smuzhiyun 		   0x00000000, 0x00000000, 0x40000000,
559*4882a593Smuzhiyun 		   0x40466666, 0x40800000	     }
560*4882a593Smuzhiyun 	},
561*4882a593Smuzhiyun 	{ .name = "Dance",
562*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0xBF99999A, 0x40000000,
563*4882a593Smuzhiyun 		   0x40466666, 0x40866666, 0xBF99999A,
564*4882a593Smuzhiyun 		   0xBF99999A, 0x00000000, 0x00000000,
565*4882a593Smuzhiyun 		   0x40800000, 0x40800000	     }
566*4882a593Smuzhiyun 	},
567*4882a593Smuzhiyun 	{ .name = "Jazz",
568*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0x00000000, 0x00000000,
569*4882a593Smuzhiyun 		   0x3F8CCCCD, 0x40800000, 0x40800000,
570*4882a593Smuzhiyun 		   0x40800000, 0x00000000, 0x3F8CCCCD,
571*4882a593Smuzhiyun 		   0x40466666, 0x40466666	     }
572*4882a593Smuzhiyun 	},
573*4882a593Smuzhiyun 	{ .name = "New Age",
574*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0x00000000, 0x40000000,
575*4882a593Smuzhiyun 		   0x40000000, 0x00000000, 0x00000000,
576*4882a593Smuzhiyun 		   0x00000000, 0x3F8CCCCD, 0x40000000,
577*4882a593Smuzhiyun 		   0x40000000, 0x40000000	     }
578*4882a593Smuzhiyun 	},
579*4882a593Smuzhiyun 	{ .name = "Pop",
580*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0xBFCCCCCD, 0x00000000,
581*4882a593Smuzhiyun 		   0x40000000, 0x40000000, 0x00000000,
582*4882a593Smuzhiyun 		   0xBF99999A, 0xBF99999A, 0x00000000,
583*4882a593Smuzhiyun 		   0x40466666, 0x40C00000	     }
584*4882a593Smuzhiyun 	},
585*4882a593Smuzhiyun 	{ .name = "Rock",
586*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0xBF99999A, 0xBF99999A,
587*4882a593Smuzhiyun 		   0x3F8CCCCD, 0x40000000, 0xBF99999A,
588*4882a593Smuzhiyun 		   0xBF99999A, 0x00000000, 0x00000000,
589*4882a593Smuzhiyun 		   0x40800000, 0x40800000	     }
590*4882a593Smuzhiyun 	},
591*4882a593Smuzhiyun 	{ .name = "Vocal",
592*4882a593Smuzhiyun 	 .vals = { 0x00000000, 0xC0000000, 0xBF99999A,
593*4882a593Smuzhiyun 		   0xBF99999A, 0x00000000, 0x40466666,
594*4882a593Smuzhiyun 		   0x40800000, 0x40466666, 0x00000000,
595*4882a593Smuzhiyun 		   0x00000000, 0x3F8CCCCD	     }
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun /*
600*4882a593Smuzhiyun  * DSP reqs for handling full-range speakers/bass redirection. If a speaker is
601*4882a593Smuzhiyun  * set as not being full range, and bass redirection is enabled, all
602*4882a593Smuzhiyun  * frequencies below the crossover frequency are redirected to the LFE
603*4882a593Smuzhiyun  * channel. If the surround configuration has no LFE channel, this can't be
604*4882a593Smuzhiyun  * enabled. X-Bass must be disabled when using these.
605*4882a593Smuzhiyun  */
606*4882a593Smuzhiyun enum speaker_range_reqs {
607*4882a593Smuzhiyun 	SPEAKER_BASS_REDIRECT            = 0x15,
608*4882a593Smuzhiyun 	SPEAKER_BASS_REDIRECT_XOVER_FREQ = 0x16,
609*4882a593Smuzhiyun 	/* Between 0x16-0x1a are the X-Bass reqs. */
610*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_FRONT_L_R     = 0x1a,
611*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_CENTER_LFE    = 0x1b,
612*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_REAR_L_R      = 0x1c,
613*4882a593Smuzhiyun 	SPEAKER_FULL_RANGE_SURROUND_L_R  = 0x1d,
614*4882a593Smuzhiyun 	SPEAKER_BASS_REDIRECT_SUB_GAIN   = 0x1e,
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /*
618*4882a593Smuzhiyun  * Definitions for the DSP req's to handle speaker tuning. These all belong to
619*4882a593Smuzhiyun  * module ID 0x96, the output effects module.
620*4882a593Smuzhiyun  */
621*4882a593Smuzhiyun enum speaker_tuning_reqs {
622*4882a593Smuzhiyun 	/*
623*4882a593Smuzhiyun 	 * Currently, this value is always set to 0.0f. However, on Windows,
624*4882a593Smuzhiyun 	 * when selecting certain headphone profiles on the new Sound Blaster
625*4882a593Smuzhiyun 	 * connect software, the QUERY_SPEAKER_EQ_ADDRESS req on mid 0x80 is
626*4882a593Smuzhiyun 	 * sent. This gets the speaker EQ address area, which is then used to
627*4882a593Smuzhiyun 	 * send over (presumably) an equalizer profile for the specific
628*4882a593Smuzhiyun 	 * headphone setup. It is sent using the same method the DSP
629*4882a593Smuzhiyun 	 * firmware is uploaded with, which I believe is why the 'ctspeq.bin'
630*4882a593Smuzhiyun 	 * file exists in linux firmware tree but goes unused. It would also
631*4882a593Smuzhiyun 	 * explain why the QUERY_SPEAKER_EQ_ADDRESS req is defined but unused.
632*4882a593Smuzhiyun 	 * Once this profile is sent over, SPEAKER_TUNING_USE_SPEAKER_EQ is
633*4882a593Smuzhiyun 	 * set to 1.0f.
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	SPEAKER_TUNING_USE_SPEAKER_EQ           = 0x1f,
636*4882a593Smuzhiyun 	SPEAKER_TUNING_ENABLE_CENTER_EQ         = 0x20,
637*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_LEFT_VOL_LEVEL     = 0x21,
638*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_RIGHT_VOL_LEVEL    = 0x22,
639*4882a593Smuzhiyun 	SPEAKER_TUNING_CENTER_VOL_LEVEL         = 0x23,
640*4882a593Smuzhiyun 	SPEAKER_TUNING_LFE_VOL_LEVEL            = 0x24,
641*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_LEFT_VOL_LEVEL      = 0x25,
642*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_RIGHT_VOL_LEVEL     = 0x26,
643*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_LEFT_VOL_LEVEL  = 0x27,
644*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_RIGHT_VOL_LEVEL = 0x28,
645*4882a593Smuzhiyun 	/*
646*4882a593Smuzhiyun 	 * Inversion is used when setting headphone virtualization to line
647*4882a593Smuzhiyun 	 * out. Not sure why this is, but it's the only place it's ever used.
648*4882a593Smuzhiyun 	 */
649*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_LEFT_INVERT        = 0x29,
650*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_RIGHT_INVERT       = 0x2a,
651*4882a593Smuzhiyun 	SPEAKER_TUNING_CENTER_INVERT            = 0x2b,
652*4882a593Smuzhiyun 	SPEAKER_TUNING_LFE_INVERT               = 0x2c,
653*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_LEFT_INVERT         = 0x2d,
654*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_RIGHT_INVERT        = 0x2e,
655*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_LEFT_INVERT     = 0x2f,
656*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_RIGHT_INVERT    = 0x30,
657*4882a593Smuzhiyun 	/* Delay is used when setting surround speaker distance in Windows. */
658*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_LEFT_DELAY         = 0x31,
659*4882a593Smuzhiyun 	SPEAKER_TUNING_FRONT_RIGHT_DELAY        = 0x32,
660*4882a593Smuzhiyun 	SPEAKER_TUNING_CENTER_DELAY             = 0x33,
661*4882a593Smuzhiyun 	SPEAKER_TUNING_LFE_DELAY                = 0x34,
662*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_LEFT_DELAY          = 0x35,
663*4882a593Smuzhiyun 	SPEAKER_TUNING_REAR_RIGHT_DELAY         = 0x36,
664*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_LEFT_DELAY      = 0x37,
665*4882a593Smuzhiyun 	SPEAKER_TUNING_SURROUND_RIGHT_DELAY     = 0x38,
666*4882a593Smuzhiyun 	/* Of these two, only mute seems to ever be used. */
667*4882a593Smuzhiyun 	SPEAKER_TUNING_MAIN_VOLUME              = 0x39,
668*4882a593Smuzhiyun 	SPEAKER_TUNING_MUTE                     = 0x3a,
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /* Surround output channel count configuration structures. */
672*4882a593Smuzhiyun #define SPEAKER_CHANNEL_CFG_COUNT 5
673*4882a593Smuzhiyun enum {
674*4882a593Smuzhiyun 	SPEAKER_CHANNELS_2_0,
675*4882a593Smuzhiyun 	SPEAKER_CHANNELS_2_1,
676*4882a593Smuzhiyun 	SPEAKER_CHANNELS_4_0,
677*4882a593Smuzhiyun 	SPEAKER_CHANNELS_4_1,
678*4882a593Smuzhiyun 	SPEAKER_CHANNELS_5_1,
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun struct ca0132_alt_speaker_channel_cfg {
682*4882a593Smuzhiyun 	char *name;
683*4882a593Smuzhiyun 	unsigned int val;
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static const struct ca0132_alt_speaker_channel_cfg speaker_channel_cfgs[] = {
687*4882a593Smuzhiyun 	{ .name = "2.0",
688*4882a593Smuzhiyun 	  .val = FLOAT_ONE
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun 	{ .name = "2.1",
691*4882a593Smuzhiyun 	  .val = FLOAT_TWO
692*4882a593Smuzhiyun 	},
693*4882a593Smuzhiyun 	{ .name = "4.0",
694*4882a593Smuzhiyun 	  .val = FLOAT_FIVE
695*4882a593Smuzhiyun 	},
696*4882a593Smuzhiyun 	{ .name = "4.1",
697*4882a593Smuzhiyun 	  .val = FLOAT_SIX
698*4882a593Smuzhiyun 	},
699*4882a593Smuzhiyun 	{ .name = "5.1",
700*4882a593Smuzhiyun 	  .val = FLOAT_EIGHT
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /*
705*4882a593Smuzhiyun  * DSP volume setting structs. Req 1 is left volume, req 2 is right volume,
706*4882a593Smuzhiyun  * and I don't know what the third req is, but it's always zero. I assume it's
707*4882a593Smuzhiyun  * some sort of update or set command to tell the DSP there's new volume info.
708*4882a593Smuzhiyun  */
709*4882a593Smuzhiyun #define DSP_VOL_OUT 0
710*4882a593Smuzhiyun #define DSP_VOL_IN  1
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun struct ct_dsp_volume_ctl {
713*4882a593Smuzhiyun 	hda_nid_t vnid;
714*4882a593Smuzhiyun 	int mid; /* module ID*/
715*4882a593Smuzhiyun 	unsigned int reqs[3]; /* scp req ID */
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static const struct ct_dsp_volume_ctl ca0132_alt_vol_ctls[] = {
719*4882a593Smuzhiyun 	{ .vnid = VNID_SPK,
720*4882a593Smuzhiyun 	  .mid = 0x32,
721*4882a593Smuzhiyun 	  .reqs = {3, 4, 2}
722*4882a593Smuzhiyun 	},
723*4882a593Smuzhiyun 	{ .vnid = VNID_MIC,
724*4882a593Smuzhiyun 	  .mid = 0x37,
725*4882a593Smuzhiyun 	  .reqs = {2, 3, 1}
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /* Values for ca0113_mmio_command_set for selecting output. */
730*4882a593Smuzhiyun #define AE_CA0113_OUT_SET_COMMANDS 6
731*4882a593Smuzhiyun struct ae_ca0113_output_set {
732*4882a593Smuzhiyun 	unsigned int group[AE_CA0113_OUT_SET_COMMANDS];
733*4882a593Smuzhiyun 	unsigned int target[AE_CA0113_OUT_SET_COMMANDS];
734*4882a593Smuzhiyun 	unsigned int vals[NUM_OF_OUTPUTS][AE_CA0113_OUT_SET_COMMANDS];
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static const struct ae_ca0113_output_set ae5_ca0113_output_presets = {
738*4882a593Smuzhiyun 	.group =  { 0x30, 0x30, 0x48, 0x48, 0x48, 0x30 },
739*4882a593Smuzhiyun 	.target = { 0x2e, 0x30, 0x0d, 0x17, 0x19, 0x32 },
740*4882a593Smuzhiyun 		    /* Speakers. */
741*4882a593Smuzhiyun 	.vals =   { { 0x00, 0x00, 0x40, 0x00, 0x00, 0x3f },
742*4882a593Smuzhiyun 		    /* Headphones. */
743*4882a593Smuzhiyun 		    { 0x3f, 0x3f, 0x00, 0x00, 0x00, 0x00 } },
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const struct ae_ca0113_output_set ae7_ca0113_output_presets = {
747*4882a593Smuzhiyun 	.group  = { 0x30, 0x30, 0x48, 0x48, 0x48, 0x30 },
748*4882a593Smuzhiyun 	.target = { 0x2e, 0x30, 0x0d, 0x17, 0x19, 0x32 },
749*4882a593Smuzhiyun 		    /* Speakers. */
750*4882a593Smuzhiyun 	.vals   = { { 0x00, 0x00, 0x40, 0x00, 0x00, 0x3f },
751*4882a593Smuzhiyun 		    /* Headphones. */
752*4882a593Smuzhiyun 		    { 0x3f, 0x3f, 0x00, 0x00, 0x02, 0x00 } },
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* ae5 ca0113 command sequences to set headphone gain levels. */
756*4882a593Smuzhiyun #define AE5_HEADPHONE_GAIN_PRESET_MAX_COMMANDS 4
757*4882a593Smuzhiyun struct ae5_headphone_gain_set {
758*4882a593Smuzhiyun 	char *name;
759*4882a593Smuzhiyun 	unsigned int vals[AE5_HEADPHONE_GAIN_PRESET_MAX_COMMANDS];
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun static const struct ae5_headphone_gain_set ae5_headphone_gain_presets[] = {
763*4882a593Smuzhiyun 	{ .name = "Low (16-31",
764*4882a593Smuzhiyun 	  .vals = { 0xff, 0x2c, 0xf5, 0x32 }
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun 	{ .name = "Medium (32-149",
767*4882a593Smuzhiyun 	  .vals = { 0x38, 0xa8, 0x3e, 0x4c }
768*4882a593Smuzhiyun 	},
769*4882a593Smuzhiyun 	{ .name = "High (150-600",
770*4882a593Smuzhiyun 	  .vals = { 0xff, 0xff, 0xff, 0x7f }
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun struct ae5_filter_set {
775*4882a593Smuzhiyun 	char *name;
776*4882a593Smuzhiyun 	unsigned int val;
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun static const struct ae5_filter_set ae5_filter_presets[] = {
780*4882a593Smuzhiyun 	{ .name = "Slow Roll Off",
781*4882a593Smuzhiyun 	  .val = 0xa0
782*4882a593Smuzhiyun 	},
783*4882a593Smuzhiyun 	{ .name = "Minimum Phase",
784*4882a593Smuzhiyun 	  .val = 0xc0
785*4882a593Smuzhiyun 	},
786*4882a593Smuzhiyun 	{ .name = "Fast Roll Off",
787*4882a593Smuzhiyun 	  .val = 0x80
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun enum hda_cmd_vendor_io {
792*4882a593Smuzhiyun 	/* for DspIO node */
793*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_WRITE_DATA_LOW      = 0x000,
794*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_WRITE_DATA_HIGH     = 0x100,
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	VENDOR_DSPIO_STATUS                  = 0xF01,
797*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_POST_READ_DATA      = 0x702,
798*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_READ_DATA           = 0xF02,
799*4882a593Smuzhiyun 	VENDOR_DSPIO_DSP_INIT                = 0x703,
800*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_POST_COUNT_QUERY    = 0x704,
801*4882a593Smuzhiyun 	VENDOR_DSPIO_SCP_READ_COUNT          = 0xF04,
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/* for ChipIO node */
804*4882a593Smuzhiyun 	VENDOR_CHIPIO_ADDRESS_LOW            = 0x000,
805*4882a593Smuzhiyun 	VENDOR_CHIPIO_ADDRESS_HIGH           = 0x100,
806*4882a593Smuzhiyun 	VENDOR_CHIPIO_STREAM_FORMAT          = 0x200,
807*4882a593Smuzhiyun 	VENDOR_CHIPIO_DATA_LOW               = 0x300,
808*4882a593Smuzhiyun 	VENDOR_CHIPIO_DATA_HIGH              = 0x400,
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_WRITE_DIRECT      = 0x500,
811*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_READ_DIRECT       = 0xD00,
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	VENDOR_CHIPIO_GET_PARAMETER          = 0xF00,
814*4882a593Smuzhiyun 	VENDOR_CHIPIO_STATUS                 = 0xF01,
815*4882a593Smuzhiyun 	VENDOR_CHIPIO_HIC_POST_READ          = 0x702,
816*4882a593Smuzhiyun 	VENDOR_CHIPIO_HIC_READ_DATA          = 0xF03,
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_DATA_WRITE        = 0x707,
819*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_DATA_READ         = 0xF07,
820*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_PMEM_READ         = 0xF08,
821*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_IRAM_WRITE        = 0x709,
822*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_IRAM_READ         = 0xF09,
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	VENDOR_CHIPIO_CT_EXTENSIONS_ENABLE   = 0x70A,
825*4882a593Smuzhiyun 	VENDOR_CHIPIO_CT_EXTENSIONS_GET      = 0xF0A,
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	VENDOR_CHIPIO_PLL_PMU_WRITE          = 0x70C,
828*4882a593Smuzhiyun 	VENDOR_CHIPIO_PLL_PMU_READ           = 0xF0C,
829*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_ADDRESS_LOW       = 0x70D,
830*4882a593Smuzhiyun 	VENDOR_CHIPIO_8051_ADDRESS_HIGH      = 0x70E,
831*4882a593Smuzhiyun 	VENDOR_CHIPIO_FLAG_SET               = 0x70F,
832*4882a593Smuzhiyun 	VENDOR_CHIPIO_FLAGS_GET              = 0xF0F,
833*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_SET              = 0x710,
834*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_GET              = 0xF10,
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	VENDOR_CHIPIO_PORT_ALLOC_CONFIG_SET  = 0x711,
837*4882a593Smuzhiyun 	VENDOR_CHIPIO_PORT_ALLOC_SET         = 0x712,
838*4882a593Smuzhiyun 	VENDOR_CHIPIO_PORT_ALLOC_GET         = 0xF12,
839*4882a593Smuzhiyun 	VENDOR_CHIPIO_PORT_FREE_SET          = 0x713,
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_EX_ID_GET        = 0xF17,
842*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_EX_ID_SET        = 0x717,
843*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_EX_VALUE_GET     = 0xF18,
844*4882a593Smuzhiyun 	VENDOR_CHIPIO_PARAM_EX_VALUE_SET     = 0x718,
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_CTL_SET           = 0x788,
847*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_CTL_GET           = 0xF88,
848*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_PIN_SET           = 0x789,
849*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_PIN_GET           = 0xF89,
850*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_MCLK_SET          = 0x78A,
851*4882a593Smuzhiyun 	VENDOR_CHIPIO_DMIC_MCLK_GET          = 0xF8A,
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	VENDOR_CHIPIO_EAPD_SEL_SET           = 0x78D
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun /*
857*4882a593Smuzhiyun  *  Control flag IDs
858*4882a593Smuzhiyun  */
859*4882a593Smuzhiyun enum control_flag_id {
860*4882a593Smuzhiyun 	/* Connection manager stream setup is bypassed/enabled */
861*4882a593Smuzhiyun 	CONTROL_FLAG_C_MGR                  = 0,
862*4882a593Smuzhiyun 	/* DSP DMA is bypassed/enabled */
863*4882a593Smuzhiyun 	CONTROL_FLAG_DMA                    = 1,
864*4882a593Smuzhiyun 	/* 8051 'idle' mode is disabled/enabled */
865*4882a593Smuzhiyun 	CONTROL_FLAG_IDLE_ENABLE            = 2,
866*4882a593Smuzhiyun 	/* Tracker for the SPDIF-in path is bypassed/enabled */
867*4882a593Smuzhiyun 	CONTROL_FLAG_TRACKER                = 3,
868*4882a593Smuzhiyun 	/* DigitalOut to Spdif2Out connection is disabled/enabled */
869*4882a593Smuzhiyun 	CONTROL_FLAG_SPDIF2OUT              = 4,
870*4882a593Smuzhiyun 	/* Digital Microphone is disabled/enabled */
871*4882a593Smuzhiyun 	CONTROL_FLAG_DMIC                   = 5,
872*4882a593Smuzhiyun 	/* ADC_B rate is 48 kHz/96 kHz */
873*4882a593Smuzhiyun 	CONTROL_FLAG_ADC_B_96KHZ            = 6,
874*4882a593Smuzhiyun 	/* ADC_C rate is 48 kHz/96 kHz */
875*4882a593Smuzhiyun 	CONTROL_FLAG_ADC_C_96KHZ            = 7,
876*4882a593Smuzhiyun 	/* DAC rate is 48 kHz/96 kHz (affects all DACs) */
877*4882a593Smuzhiyun 	CONTROL_FLAG_DAC_96KHZ              = 8,
878*4882a593Smuzhiyun 	/* DSP rate is 48 kHz/96 kHz */
879*4882a593Smuzhiyun 	CONTROL_FLAG_DSP_96KHZ              = 9,
880*4882a593Smuzhiyun 	/* SRC clock is 98 MHz/196 MHz (196 MHz forces rate to 96 KHz) */
881*4882a593Smuzhiyun 	CONTROL_FLAG_SRC_CLOCK_196MHZ       = 10,
882*4882a593Smuzhiyun 	/* SRC rate is 48 kHz/96 kHz (48 kHz disabled when clock is 196 MHz) */
883*4882a593Smuzhiyun 	CONTROL_FLAG_SRC_RATE_96KHZ         = 11,
884*4882a593Smuzhiyun 	/* Decode Loop (DSP->SRC->DSP) is disabled/enabled */
885*4882a593Smuzhiyun 	CONTROL_FLAG_DECODE_LOOP            = 12,
886*4882a593Smuzhiyun 	/* De-emphasis filter on DAC-1 disabled/enabled */
887*4882a593Smuzhiyun 	CONTROL_FLAG_DAC1_DEEMPHASIS        = 13,
888*4882a593Smuzhiyun 	/* De-emphasis filter on DAC-2 disabled/enabled */
889*4882a593Smuzhiyun 	CONTROL_FLAG_DAC2_DEEMPHASIS        = 14,
890*4882a593Smuzhiyun 	/* De-emphasis filter on DAC-3 disabled/enabled */
891*4882a593Smuzhiyun 	CONTROL_FLAG_DAC3_DEEMPHASIS        = 15,
892*4882a593Smuzhiyun 	/* High-pass filter on ADC_B disabled/enabled */
893*4882a593Smuzhiyun 	CONTROL_FLAG_ADC_B_HIGH_PASS        = 16,
894*4882a593Smuzhiyun 	/* High-pass filter on ADC_C disabled/enabled */
895*4882a593Smuzhiyun 	CONTROL_FLAG_ADC_C_HIGH_PASS        = 17,
896*4882a593Smuzhiyun 	/* Common mode on Port_A disabled/enabled */
897*4882a593Smuzhiyun 	CONTROL_FLAG_PORT_A_COMMON_MODE     = 18,
898*4882a593Smuzhiyun 	/* Common mode on Port_D disabled/enabled */
899*4882a593Smuzhiyun 	CONTROL_FLAG_PORT_D_COMMON_MODE     = 19,
900*4882a593Smuzhiyun 	/* Impedance for ramp generator on Port_A 16 Ohm/10K Ohm */
901*4882a593Smuzhiyun 	CONTROL_FLAG_PORT_A_10KOHM_LOAD     = 20,
902*4882a593Smuzhiyun 	/* Impedance for ramp generator on Port_D, 16 Ohm/10K Ohm */
903*4882a593Smuzhiyun 	CONTROL_FLAG_PORT_D_10KOHM_LOAD     = 21,
904*4882a593Smuzhiyun 	/* ASI rate is 48kHz/96kHz */
905*4882a593Smuzhiyun 	CONTROL_FLAG_ASI_96KHZ              = 22,
906*4882a593Smuzhiyun 	/* DAC power settings able to control attached ports no/yes */
907*4882a593Smuzhiyun 	CONTROL_FLAG_DACS_CONTROL_PORTS     = 23,
908*4882a593Smuzhiyun 	/* Clock Stop OK reporting is disabled/enabled */
909*4882a593Smuzhiyun 	CONTROL_FLAG_CONTROL_STOP_OK_ENABLE = 24,
910*4882a593Smuzhiyun 	/* Number of control flags */
911*4882a593Smuzhiyun 	CONTROL_FLAGS_MAX = (CONTROL_FLAG_CONTROL_STOP_OK_ENABLE+1)
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun  * Control parameter IDs
916*4882a593Smuzhiyun  */
917*4882a593Smuzhiyun enum control_param_id {
918*4882a593Smuzhiyun 	/* 0: None, 1: Mic1In*/
919*4882a593Smuzhiyun 	CONTROL_PARAM_VIP_SOURCE               = 1,
920*4882a593Smuzhiyun 	/* 0: force HDA, 1: allow DSP if HDA Spdif1Out stream is idle */
921*4882a593Smuzhiyun 	CONTROL_PARAM_SPDIF1_SOURCE            = 2,
922*4882a593Smuzhiyun 	/* Port A output stage gain setting to use when 16 Ohm output
923*4882a593Smuzhiyun 	 * impedance is selected*/
924*4882a593Smuzhiyun 	CONTROL_PARAM_PORTA_160OHM_GAIN        = 8,
925*4882a593Smuzhiyun 	/* Port D output stage gain setting to use when 16 Ohm output
926*4882a593Smuzhiyun 	 * impedance is selected*/
927*4882a593Smuzhiyun 	CONTROL_PARAM_PORTD_160OHM_GAIN        = 10,
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/*
930*4882a593Smuzhiyun 	 * This control param name was found in the 8051 memory, and makes
931*4882a593Smuzhiyun 	 * sense given the fact the AE-5 uses it and has the ASI flag set.
932*4882a593Smuzhiyun 	 */
933*4882a593Smuzhiyun 	CONTROL_PARAM_ASI                      = 23,
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* Stream Control */
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/* Select stream with the given ID */
938*4882a593Smuzhiyun 	CONTROL_PARAM_STREAM_ID                = 24,
939*4882a593Smuzhiyun 	/* Source connection point for the selected stream */
940*4882a593Smuzhiyun 	CONTROL_PARAM_STREAM_SOURCE_CONN_POINT = 25,
941*4882a593Smuzhiyun 	/* Destination connection point for the selected stream */
942*4882a593Smuzhiyun 	CONTROL_PARAM_STREAM_DEST_CONN_POINT   = 26,
943*4882a593Smuzhiyun 	/* Number of audio channels in the selected stream */
944*4882a593Smuzhiyun 	CONTROL_PARAM_STREAMS_CHANNELS         = 27,
945*4882a593Smuzhiyun 	/*Enable control for the selected stream */
946*4882a593Smuzhiyun 	CONTROL_PARAM_STREAM_CONTROL           = 28,
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	/* Connection Point Control */
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* Select connection point with the given ID */
951*4882a593Smuzhiyun 	CONTROL_PARAM_CONN_POINT_ID            = 29,
952*4882a593Smuzhiyun 	/* Connection point sample rate */
953*4882a593Smuzhiyun 	CONTROL_PARAM_CONN_POINT_SAMPLE_RATE   = 30,
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* Node Control */
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* Select HDA node with the given ID */
958*4882a593Smuzhiyun 	CONTROL_PARAM_NODE_ID                  = 31
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun /*
962*4882a593Smuzhiyun  *  Dsp Io Status codes
963*4882a593Smuzhiyun  */
964*4882a593Smuzhiyun enum hda_vendor_status_dspio {
965*4882a593Smuzhiyun 	/* Success */
966*4882a593Smuzhiyun 	VENDOR_STATUS_DSPIO_OK                       = 0x00,
967*4882a593Smuzhiyun 	/* Busy, unable to accept new command, the host must retry */
968*4882a593Smuzhiyun 	VENDOR_STATUS_DSPIO_BUSY                     = 0x01,
969*4882a593Smuzhiyun 	/* SCP command queue is full */
970*4882a593Smuzhiyun 	VENDOR_STATUS_DSPIO_SCP_COMMAND_QUEUE_FULL   = 0x02,
971*4882a593Smuzhiyun 	/* SCP response queue is empty */
972*4882a593Smuzhiyun 	VENDOR_STATUS_DSPIO_SCP_RESPONSE_QUEUE_EMPTY = 0x03
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun  *  Chip Io Status codes
977*4882a593Smuzhiyun  */
978*4882a593Smuzhiyun enum hda_vendor_status_chipio {
979*4882a593Smuzhiyun 	/* Success */
980*4882a593Smuzhiyun 	VENDOR_STATUS_CHIPIO_OK   = 0x00,
981*4882a593Smuzhiyun 	/* Busy, unable to accept new command, the host must retry */
982*4882a593Smuzhiyun 	VENDOR_STATUS_CHIPIO_BUSY = 0x01
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun  *  CA0132 sample rate
987*4882a593Smuzhiyun  */
988*4882a593Smuzhiyun enum ca0132_sample_rate {
989*4882a593Smuzhiyun 	SR_6_000        = 0x00,
990*4882a593Smuzhiyun 	SR_8_000        = 0x01,
991*4882a593Smuzhiyun 	SR_9_600        = 0x02,
992*4882a593Smuzhiyun 	SR_11_025       = 0x03,
993*4882a593Smuzhiyun 	SR_16_000       = 0x04,
994*4882a593Smuzhiyun 	SR_22_050       = 0x05,
995*4882a593Smuzhiyun 	SR_24_000       = 0x06,
996*4882a593Smuzhiyun 	SR_32_000       = 0x07,
997*4882a593Smuzhiyun 	SR_44_100       = 0x08,
998*4882a593Smuzhiyun 	SR_48_000       = 0x09,
999*4882a593Smuzhiyun 	SR_88_200       = 0x0A,
1000*4882a593Smuzhiyun 	SR_96_000       = 0x0B,
1001*4882a593Smuzhiyun 	SR_144_000      = 0x0C,
1002*4882a593Smuzhiyun 	SR_176_400      = 0x0D,
1003*4882a593Smuzhiyun 	SR_192_000      = 0x0E,
1004*4882a593Smuzhiyun 	SR_384_000      = 0x0F,
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	SR_COUNT        = 0x10,
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	SR_RATE_UNKNOWN = 0x1F
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun enum dsp_download_state {
1012*4882a593Smuzhiyun 	DSP_DOWNLOAD_FAILED = -1,
1013*4882a593Smuzhiyun 	DSP_DOWNLOAD_INIT   = 0,
1014*4882a593Smuzhiyun 	DSP_DOWNLOADING     = 1,
1015*4882a593Smuzhiyun 	DSP_DOWNLOADED      = 2
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /* retrieve parameters from hda format */
1019*4882a593Smuzhiyun #define get_hdafmt_chs(fmt)	(fmt & 0xf)
1020*4882a593Smuzhiyun #define get_hdafmt_bits(fmt)	((fmt >> 4) & 0x7)
1021*4882a593Smuzhiyun #define get_hdafmt_rate(fmt)	((fmt >> 8) & 0x7f)
1022*4882a593Smuzhiyun #define get_hdafmt_type(fmt)	((fmt >> 15) & 0x1)
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun /*
1025*4882a593Smuzhiyun  * CA0132 specific
1026*4882a593Smuzhiyun  */
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun struct ca0132_spec {
1029*4882a593Smuzhiyun 	const struct snd_kcontrol_new *mixers[5];
1030*4882a593Smuzhiyun 	unsigned int num_mixers;
1031*4882a593Smuzhiyun 	const struct hda_verb *base_init_verbs;
1032*4882a593Smuzhiyun 	const struct hda_verb *base_exit_verbs;
1033*4882a593Smuzhiyun 	const struct hda_verb *chip_init_verbs;
1034*4882a593Smuzhiyun 	const struct hda_verb *desktop_init_verbs;
1035*4882a593Smuzhiyun 	struct hda_verb *spec_init_verbs;
1036*4882a593Smuzhiyun 	struct auto_pin_cfg autocfg;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* Nodes configurations */
1039*4882a593Smuzhiyun 	struct hda_multi_out multiout;
1040*4882a593Smuzhiyun 	hda_nid_t out_pins[AUTO_CFG_MAX_OUTS];
1041*4882a593Smuzhiyun 	hda_nid_t dacs[AUTO_CFG_MAX_OUTS];
1042*4882a593Smuzhiyun 	unsigned int num_outputs;
1043*4882a593Smuzhiyun 	hda_nid_t input_pins[AUTO_PIN_LAST];
1044*4882a593Smuzhiyun 	hda_nid_t adcs[AUTO_PIN_LAST];
1045*4882a593Smuzhiyun 	hda_nid_t dig_out;
1046*4882a593Smuzhiyun 	hda_nid_t dig_in;
1047*4882a593Smuzhiyun 	unsigned int num_inputs;
1048*4882a593Smuzhiyun 	hda_nid_t shared_mic_nid;
1049*4882a593Smuzhiyun 	hda_nid_t shared_out_nid;
1050*4882a593Smuzhiyun 	hda_nid_t unsol_tag_hp;
1051*4882a593Smuzhiyun 	hda_nid_t unsol_tag_front_hp; /* for desktop ca0132 codecs */
1052*4882a593Smuzhiyun 	hda_nid_t unsol_tag_amic1;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	/* chip access */
1055*4882a593Smuzhiyun 	struct mutex chipio_mutex; /* chip access mutex */
1056*4882a593Smuzhiyun 	u32 curr_chip_addx;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	/* DSP download related */
1059*4882a593Smuzhiyun 	enum dsp_download_state dsp_state;
1060*4882a593Smuzhiyun 	unsigned int dsp_stream_id;
1061*4882a593Smuzhiyun 	unsigned int wait_scp;
1062*4882a593Smuzhiyun 	unsigned int wait_scp_header;
1063*4882a593Smuzhiyun 	unsigned int wait_num_data;
1064*4882a593Smuzhiyun 	unsigned int scp_resp_header;
1065*4882a593Smuzhiyun 	unsigned int scp_resp_data[4];
1066*4882a593Smuzhiyun 	unsigned int scp_resp_count;
1067*4882a593Smuzhiyun 	bool startup_check_entered;
1068*4882a593Smuzhiyun 	bool dsp_reload;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	/* mixer and effects related */
1071*4882a593Smuzhiyun 	unsigned char dmic_ctl;
1072*4882a593Smuzhiyun 	int cur_out_type;
1073*4882a593Smuzhiyun 	int cur_mic_type;
1074*4882a593Smuzhiyun 	long vnode_lvol[VNODES_COUNT];
1075*4882a593Smuzhiyun 	long vnode_rvol[VNODES_COUNT];
1076*4882a593Smuzhiyun 	long vnode_lswitch[VNODES_COUNT];
1077*4882a593Smuzhiyun 	long vnode_rswitch[VNODES_COUNT];
1078*4882a593Smuzhiyun 	long effects_switch[EFFECTS_COUNT];
1079*4882a593Smuzhiyun 	long voicefx_val;
1080*4882a593Smuzhiyun 	long cur_mic_boost;
1081*4882a593Smuzhiyun 	/* ca0132_alt control related values */
1082*4882a593Smuzhiyun 	unsigned char in_enum_val;
1083*4882a593Smuzhiyun 	unsigned char out_enum_val;
1084*4882a593Smuzhiyun 	unsigned char channel_cfg_val;
1085*4882a593Smuzhiyun 	unsigned char speaker_range_val[2];
1086*4882a593Smuzhiyun 	unsigned char mic_boost_enum_val;
1087*4882a593Smuzhiyun 	unsigned char smart_volume_setting;
1088*4882a593Smuzhiyun 	unsigned char bass_redirection_val;
1089*4882a593Smuzhiyun 	long bass_redirect_xover_freq;
1090*4882a593Smuzhiyun 	long fx_ctl_val[EFFECT_LEVEL_SLIDERS];
1091*4882a593Smuzhiyun 	long xbass_xover_freq;
1092*4882a593Smuzhiyun 	long eq_preset_val;
1093*4882a593Smuzhiyun 	unsigned int tlv[4];
1094*4882a593Smuzhiyun 	struct hda_vmaster_mute_hook vmaster_mute;
1095*4882a593Smuzhiyun 	/* AE-5 Control values */
1096*4882a593Smuzhiyun 	unsigned char ae5_headphone_gain_val;
1097*4882a593Smuzhiyun 	unsigned char ae5_filter_val;
1098*4882a593Smuzhiyun 	/* ZxR Control Values */
1099*4882a593Smuzhiyun 	unsigned char zxr_gain_set;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	struct hda_codec *codec;
1102*4882a593Smuzhiyun 	struct delayed_work unsol_hp_work;
1103*4882a593Smuzhiyun 	int quirk;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
1106*4882a593Smuzhiyun 	long cur_ctl_vals[TUNING_CTLS_COUNT];
1107*4882a593Smuzhiyun #endif
1108*4882a593Smuzhiyun 	/*
1109*4882a593Smuzhiyun 	 * The Recon3D, Sound Blaster Z, Sound Blaster ZxR, and Sound Blaster
1110*4882a593Smuzhiyun 	 * AE-5 all use PCI region 2 to toggle GPIO and other currently unknown
1111*4882a593Smuzhiyun 	 * things.
1112*4882a593Smuzhiyun 	 */
1113*4882a593Smuzhiyun 	bool use_pci_mmio;
1114*4882a593Smuzhiyun 	void __iomem *mem_base;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/*
1117*4882a593Smuzhiyun 	 * Whether or not to use the alt functions like alt_select_out,
1118*4882a593Smuzhiyun 	 * alt_select_in, etc. Only used on desktop codecs for now, because of
1119*4882a593Smuzhiyun 	 * surround sound support.
1120*4882a593Smuzhiyun 	 */
1121*4882a593Smuzhiyun 	bool use_alt_functions;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/*
1124*4882a593Smuzhiyun 	 * Whether or not to use alt controls:	volume effect sliders, EQ
1125*4882a593Smuzhiyun 	 * presets, smart volume presets, and new control names with FX prefix.
1126*4882a593Smuzhiyun 	 * Renames PlayEnhancement and CrystalVoice too.
1127*4882a593Smuzhiyun 	 */
1128*4882a593Smuzhiyun 	bool use_alt_controls;
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun /*
1132*4882a593Smuzhiyun  * CA0132 quirks table
1133*4882a593Smuzhiyun  */
1134*4882a593Smuzhiyun enum {
1135*4882a593Smuzhiyun 	QUIRK_NONE,
1136*4882a593Smuzhiyun 	QUIRK_ALIENWARE,
1137*4882a593Smuzhiyun 	QUIRK_ALIENWARE_M17XR4,
1138*4882a593Smuzhiyun 	QUIRK_SBZ,
1139*4882a593Smuzhiyun 	QUIRK_ZXR,
1140*4882a593Smuzhiyun 	QUIRK_ZXR_DBPRO,
1141*4882a593Smuzhiyun 	QUIRK_R3DI,
1142*4882a593Smuzhiyun 	QUIRK_R3D,
1143*4882a593Smuzhiyun 	QUIRK_AE5,
1144*4882a593Smuzhiyun 	QUIRK_AE7,
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun #ifdef CONFIG_PCI
1148*4882a593Smuzhiyun #define ca0132_quirk(spec)		((spec)->quirk)
1149*4882a593Smuzhiyun #define ca0132_use_pci_mmio(spec)	((spec)->use_pci_mmio)
1150*4882a593Smuzhiyun #define ca0132_use_alt_functions(spec)	((spec)->use_alt_functions)
1151*4882a593Smuzhiyun #define ca0132_use_alt_controls(spec)	((spec)->use_alt_controls)
1152*4882a593Smuzhiyun #else
1153*4882a593Smuzhiyun #define ca0132_quirk(spec)		({ (void)(spec); QUIRK_NONE; })
1154*4882a593Smuzhiyun #define ca0132_use_alt_functions(spec)	({ (void)(spec); false; })
1155*4882a593Smuzhiyun #define ca0132_use_pci_mmio(spec)	({ (void)(spec); false; })
1156*4882a593Smuzhiyun #define ca0132_use_alt_controls(spec)	({ (void)(spec); false; })
1157*4882a593Smuzhiyun #endif
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun static const struct hda_pintbl alienware_pincfgs[] = {
1160*4882a593Smuzhiyun 	{ 0x0b, 0x90170110 }, /* Builtin Speaker */
1161*4882a593Smuzhiyun 	{ 0x0c, 0x411111f0 }, /* N/A */
1162*4882a593Smuzhiyun 	{ 0x0d, 0x411111f0 }, /* N/A */
1163*4882a593Smuzhiyun 	{ 0x0e, 0x411111f0 }, /* N/A */
1164*4882a593Smuzhiyun 	{ 0x0f, 0x0321101f }, /* HP */
1165*4882a593Smuzhiyun 	{ 0x10, 0x411111f0 }, /* Headset?  disabled for now */
1166*4882a593Smuzhiyun 	{ 0x11, 0x03a11021 }, /* Mic */
1167*4882a593Smuzhiyun 	{ 0x12, 0xd5a30140 }, /* Builtin Mic */
1168*4882a593Smuzhiyun 	{ 0x13, 0x411111f0 }, /* N/A */
1169*4882a593Smuzhiyun 	{ 0x18, 0x411111f0 }, /* N/A */
1170*4882a593Smuzhiyun 	{}
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun /* Sound Blaster Z pin configs taken from Windows Driver */
1174*4882a593Smuzhiyun static const struct hda_pintbl sbz_pincfgs[] = {
1175*4882a593Smuzhiyun 	{ 0x0b, 0x01017010 }, /* Port G -- Lineout FRONT L/R */
1176*4882a593Smuzhiyun 	{ 0x0c, 0x014510f0 }, /* SPDIF Out 1 */
1177*4882a593Smuzhiyun 	{ 0x0d, 0x014510f0 }, /* Digital Out */
1178*4882a593Smuzhiyun 	{ 0x0e, 0x01c510f0 }, /* SPDIF In */
1179*4882a593Smuzhiyun 	{ 0x0f, 0x0221701f }, /* Port A -- BackPanel HP */
1180*4882a593Smuzhiyun 	{ 0x10, 0x01017012 }, /* Port D -- Center/LFE or FP Hp */
1181*4882a593Smuzhiyun 	{ 0x11, 0x01017014 }, /* Port B -- LineMicIn2 / Rear L/R */
1182*4882a593Smuzhiyun 	{ 0x12, 0x01a170f0 }, /* Port C -- LineIn1 */
1183*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 }, /* What U Hear In*/
1184*4882a593Smuzhiyun 	{ 0x18, 0x50d000f0 }, /* N/A */
1185*4882a593Smuzhiyun 	{}
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun /* Sound Blaster ZxR pin configs taken from Windows Driver */
1189*4882a593Smuzhiyun static const struct hda_pintbl zxr_pincfgs[] = {
1190*4882a593Smuzhiyun 	{ 0x0b, 0x01047110 }, /* Port G -- Lineout FRONT L/R */
1191*4882a593Smuzhiyun 	{ 0x0c, 0x414510f0 }, /* SPDIF Out 1 - Disabled*/
1192*4882a593Smuzhiyun 	{ 0x0d, 0x014510f0 }, /* Digital Out */
1193*4882a593Smuzhiyun 	{ 0x0e, 0x41c520f0 }, /* SPDIF In - Disabled*/
1194*4882a593Smuzhiyun 	{ 0x0f, 0x0122711f }, /* Port A -- BackPanel HP */
1195*4882a593Smuzhiyun 	{ 0x10, 0x01017111 }, /* Port D -- Center/LFE */
1196*4882a593Smuzhiyun 	{ 0x11, 0x01017114 }, /* Port B -- LineMicIn2 / Rear L/R */
1197*4882a593Smuzhiyun 	{ 0x12, 0x01a271f0 }, /* Port C -- LineIn1 */
1198*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 }, /* What U Hear In*/
1199*4882a593Smuzhiyun 	{ 0x18, 0x50d000f0 }, /* N/A */
1200*4882a593Smuzhiyun 	{}
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun /* Recon3D pin configs taken from Windows Driver */
1204*4882a593Smuzhiyun static const struct hda_pintbl r3d_pincfgs[] = {
1205*4882a593Smuzhiyun 	{ 0x0b, 0x01014110 }, /* Port G -- Lineout FRONT L/R */
1206*4882a593Smuzhiyun 	{ 0x0c, 0x014510f0 }, /* SPDIF Out 1 */
1207*4882a593Smuzhiyun 	{ 0x0d, 0x014510f0 }, /* Digital Out */
1208*4882a593Smuzhiyun 	{ 0x0e, 0x01c520f0 }, /* SPDIF In */
1209*4882a593Smuzhiyun 	{ 0x0f, 0x0221401f }, /* Port A -- BackPanel HP */
1210*4882a593Smuzhiyun 	{ 0x10, 0x01016011 }, /* Port D -- Center/LFE or FP Hp */
1211*4882a593Smuzhiyun 	{ 0x11, 0x01011014 }, /* Port B -- LineMicIn2 / Rear L/R */
1212*4882a593Smuzhiyun 	{ 0x12, 0x02a090f0 }, /* Port C -- LineIn1 */
1213*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 }, /* What U Hear In*/
1214*4882a593Smuzhiyun 	{ 0x18, 0x50d000f0 }, /* N/A */
1215*4882a593Smuzhiyun 	{}
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun /* Sound Blaster AE-5 pin configs taken from Windows Driver */
1219*4882a593Smuzhiyun static const struct hda_pintbl ae5_pincfgs[] = {
1220*4882a593Smuzhiyun 	{ 0x0b, 0x01017010 }, /* Port G -- Lineout FRONT L/R */
1221*4882a593Smuzhiyun 	{ 0x0c, 0x014510f0 }, /* SPDIF Out 1 */
1222*4882a593Smuzhiyun 	{ 0x0d, 0x014510f0 }, /* Digital Out */
1223*4882a593Smuzhiyun 	{ 0x0e, 0x01c510f0 }, /* SPDIF In */
1224*4882a593Smuzhiyun 	{ 0x0f, 0x01017114 }, /* Port A -- Rear L/R. */
1225*4882a593Smuzhiyun 	{ 0x10, 0x01017012 }, /* Port D -- Center/LFE or FP Hp */
1226*4882a593Smuzhiyun 	{ 0x11, 0x012170ff }, /* Port B -- LineMicIn2 / Rear Headphone */
1227*4882a593Smuzhiyun 	{ 0x12, 0x01a170f0 }, /* Port C -- LineIn1 */
1228*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 }, /* What U Hear In*/
1229*4882a593Smuzhiyun 	{ 0x18, 0x50d000f0 }, /* N/A */
1230*4882a593Smuzhiyun 	{}
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun /* Recon3D integrated pin configs taken from Windows Driver */
1234*4882a593Smuzhiyun static const struct hda_pintbl r3di_pincfgs[] = {
1235*4882a593Smuzhiyun 	{ 0x0b, 0x01014110 }, /* Port G -- Lineout FRONT L/R */
1236*4882a593Smuzhiyun 	{ 0x0c, 0x014510f0 }, /* SPDIF Out 1 */
1237*4882a593Smuzhiyun 	{ 0x0d, 0x014510f0 }, /* Digital Out */
1238*4882a593Smuzhiyun 	{ 0x0e, 0x41c520f0 }, /* SPDIF In */
1239*4882a593Smuzhiyun 	{ 0x0f, 0x0221401f }, /* Port A -- BackPanel HP */
1240*4882a593Smuzhiyun 	{ 0x10, 0x01016011 }, /* Port D -- Center/LFE or FP Hp */
1241*4882a593Smuzhiyun 	{ 0x11, 0x01011014 }, /* Port B -- LineMicIn2 / Rear L/R */
1242*4882a593Smuzhiyun 	{ 0x12, 0x02a090f0 }, /* Port C -- LineIn1 */
1243*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 }, /* What U Hear In*/
1244*4882a593Smuzhiyun 	{ 0x18, 0x500000f0 }, /* N/A */
1245*4882a593Smuzhiyun 	{}
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun static const struct hda_pintbl ae7_pincfgs[] = {
1249*4882a593Smuzhiyun 	{ 0x0b, 0x01017010 },
1250*4882a593Smuzhiyun 	{ 0x0c, 0x014510f0 },
1251*4882a593Smuzhiyun 	{ 0x0d, 0x414510f0 },
1252*4882a593Smuzhiyun 	{ 0x0e, 0x01c520f0 },
1253*4882a593Smuzhiyun 	{ 0x0f, 0x01017114 },
1254*4882a593Smuzhiyun 	{ 0x10, 0x01017011 },
1255*4882a593Smuzhiyun 	{ 0x11, 0x018170ff },
1256*4882a593Smuzhiyun 	{ 0x12, 0x01a170f0 },
1257*4882a593Smuzhiyun 	{ 0x13, 0x908700f0 },
1258*4882a593Smuzhiyun 	{ 0x18, 0x500000f0 },
1259*4882a593Smuzhiyun 	{}
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static const struct snd_pci_quirk ca0132_quirks[] = {
1263*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1028, 0x057b, "Alienware M17x R4", QUIRK_ALIENWARE_M17XR4),
1264*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1028, 0x0685, "Alienware 15 2015", QUIRK_ALIENWARE),
1265*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1028, 0x0688, "Alienware 17 2015", QUIRK_ALIENWARE),
1266*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1028, 0x0708, "Alienware 15 R2 2016", QUIRK_ALIENWARE),
1267*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0010, "Sound Blaster Z", QUIRK_SBZ),
1268*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0023, "Sound Blaster Z", QUIRK_SBZ),
1269*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0027, "Sound Blaster Z", QUIRK_SBZ),
1270*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0033, "Sound Blaster ZxR", QUIRK_SBZ),
1271*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1458, 0xA016, "Recon3Di", QUIRK_R3DI),
1272*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1458, 0xA026, "Gigabyte G1.Sniper Z97", QUIRK_R3DI),
1273*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1458, 0xA036, "Gigabyte GA-Z170X-Gaming 7", QUIRK_R3DI),
1274*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x3842, 0x1038, "EVGA X99 Classified", QUIRK_R3DI),
1275*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x3842, 0x1055, "EVGA Z390 DARK", QUIRK_R3DI),
1276*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0013, "Recon3D", QUIRK_R3D),
1277*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0018, "Recon3D", QUIRK_R3D),
1278*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0051, "Sound Blaster AE-5", QUIRK_AE5),
1279*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0191, "Sound Blaster AE-5 Plus", QUIRK_AE5),
1280*4882a593Smuzhiyun 	SND_PCI_QUIRK(0x1102, 0x0081, "Sound Blaster AE-7", QUIRK_AE7),
1281*4882a593Smuzhiyun 	{}
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun /* Output selection quirk info structures. */
1285*4882a593Smuzhiyun #define MAX_QUIRK_MMIO_GPIO_SET_VALS 3
1286*4882a593Smuzhiyun #define MAX_QUIRK_SCP_SET_VALS 2
1287*4882a593Smuzhiyun struct ca0132_alt_out_set_info {
1288*4882a593Smuzhiyun 	unsigned int dac2port; /* ParamID 0x0d value. */
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	bool has_hda_gpio;
1291*4882a593Smuzhiyun 	char hda_gpio_pin;
1292*4882a593Smuzhiyun 	char hda_gpio_set;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	unsigned int mmio_gpio_count;
1295*4882a593Smuzhiyun 	char mmio_gpio_pin[MAX_QUIRK_MMIO_GPIO_SET_VALS];
1296*4882a593Smuzhiyun 	char mmio_gpio_set[MAX_QUIRK_MMIO_GPIO_SET_VALS];
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	unsigned int scp_cmds_count;
1299*4882a593Smuzhiyun 	unsigned int scp_cmd_mid[MAX_QUIRK_SCP_SET_VALS];
1300*4882a593Smuzhiyun 	unsigned int scp_cmd_req[MAX_QUIRK_SCP_SET_VALS];
1301*4882a593Smuzhiyun 	unsigned int scp_cmd_val[MAX_QUIRK_SCP_SET_VALS];
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	bool has_chipio_write;
1304*4882a593Smuzhiyun 	unsigned int chipio_write_addr;
1305*4882a593Smuzhiyun 	unsigned int chipio_write_data;
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun struct ca0132_alt_out_set_quirk_data {
1309*4882a593Smuzhiyun 	int quirk_id;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	bool has_headphone_gain;
1312*4882a593Smuzhiyun 	bool is_ae_series;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	struct ca0132_alt_out_set_info out_set_info[NUM_OF_OUTPUTS];
1315*4882a593Smuzhiyun };
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun static const struct ca0132_alt_out_set_quirk_data quirk_out_set_data[] = {
1318*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_R3DI,
1319*4882a593Smuzhiyun 	  .has_headphone_gain = false,
1320*4882a593Smuzhiyun 	  .is_ae_series       = false,
1321*4882a593Smuzhiyun 	  .out_set_info = {
1322*4882a593Smuzhiyun 		/* Speakers. */
1323*4882a593Smuzhiyun 		{ .dac2port         = 0x24,
1324*4882a593Smuzhiyun 		  .has_hda_gpio     = true,
1325*4882a593Smuzhiyun 		  .hda_gpio_pin     = 2,
1326*4882a593Smuzhiyun 		  .hda_gpio_set     = 1,
1327*4882a593Smuzhiyun 		  .mmio_gpio_count  = 0,
1328*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1329*4882a593Smuzhiyun 		  .has_chipio_write = false,
1330*4882a593Smuzhiyun 		},
1331*4882a593Smuzhiyun 		/* Headphones. */
1332*4882a593Smuzhiyun 		{ .dac2port         = 0x21,
1333*4882a593Smuzhiyun 		  .has_hda_gpio     = true,
1334*4882a593Smuzhiyun 		  .hda_gpio_pin     = 2,
1335*4882a593Smuzhiyun 		  .hda_gpio_set     = 0,
1336*4882a593Smuzhiyun 		  .mmio_gpio_count  = 0,
1337*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1338*4882a593Smuzhiyun 		  .has_chipio_write = false,
1339*4882a593Smuzhiyun 		} },
1340*4882a593Smuzhiyun 	},
1341*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_R3D,
1342*4882a593Smuzhiyun 	  .has_headphone_gain = false,
1343*4882a593Smuzhiyun 	  .is_ae_series       = false,
1344*4882a593Smuzhiyun 	  .out_set_info = {
1345*4882a593Smuzhiyun 		/* Speakers. */
1346*4882a593Smuzhiyun 		{ .dac2port         = 0x24,
1347*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1348*4882a593Smuzhiyun 		  .mmio_gpio_count  = 1,
1349*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 1 },
1350*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 1 },
1351*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1352*4882a593Smuzhiyun 		  .has_chipio_write = false,
1353*4882a593Smuzhiyun 		},
1354*4882a593Smuzhiyun 		/* Headphones. */
1355*4882a593Smuzhiyun 		{ .dac2port         = 0x21,
1356*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1357*4882a593Smuzhiyun 		  .mmio_gpio_count  = 1,
1358*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 1 },
1359*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 0 },
1360*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1361*4882a593Smuzhiyun 		  .has_chipio_write = false,
1362*4882a593Smuzhiyun 		} },
1363*4882a593Smuzhiyun 	},
1364*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_SBZ,
1365*4882a593Smuzhiyun 	  .has_headphone_gain = false,
1366*4882a593Smuzhiyun 	  .is_ae_series       = false,
1367*4882a593Smuzhiyun 	  .out_set_info = {
1368*4882a593Smuzhiyun 		/* Speakers. */
1369*4882a593Smuzhiyun 		{ .dac2port         = 0x18,
1370*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1371*4882a593Smuzhiyun 		  .mmio_gpio_count  = 3,
1372*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 7, 4, 1 },
1373*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 0, 1, 1 },
1374*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1375*4882a593Smuzhiyun 		  .has_chipio_write = false, },
1376*4882a593Smuzhiyun 		/* Headphones. */
1377*4882a593Smuzhiyun 		{ .dac2port         = 0x12,
1378*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1379*4882a593Smuzhiyun 		  .mmio_gpio_count  = 3,
1380*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 7, 4, 1 },
1381*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 1, 1, 0 },
1382*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1383*4882a593Smuzhiyun 		  .has_chipio_write = false,
1384*4882a593Smuzhiyun 		} },
1385*4882a593Smuzhiyun 	},
1386*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_ZXR,
1387*4882a593Smuzhiyun 	  .has_headphone_gain = true,
1388*4882a593Smuzhiyun 	  .is_ae_series       = false,
1389*4882a593Smuzhiyun 	  .out_set_info = {
1390*4882a593Smuzhiyun 		/* Speakers. */
1391*4882a593Smuzhiyun 		{ .dac2port         = 0x24,
1392*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1393*4882a593Smuzhiyun 		  .mmio_gpio_count  = 3,
1394*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 2, 3, 5 },
1395*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 1, 1, 0 },
1396*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1397*4882a593Smuzhiyun 		  .has_chipio_write = false,
1398*4882a593Smuzhiyun 		},
1399*4882a593Smuzhiyun 		/* Headphones. */
1400*4882a593Smuzhiyun 		{ .dac2port         = 0x21,
1401*4882a593Smuzhiyun 		  .has_hda_gpio     = false,
1402*4882a593Smuzhiyun 		  .mmio_gpio_count  = 3,
1403*4882a593Smuzhiyun 		  .mmio_gpio_pin    = { 2, 3, 5 },
1404*4882a593Smuzhiyun 		  .mmio_gpio_set    = { 0, 1, 1 },
1405*4882a593Smuzhiyun 		  .scp_cmds_count   = 0,
1406*4882a593Smuzhiyun 		  .has_chipio_write = false,
1407*4882a593Smuzhiyun 		} },
1408*4882a593Smuzhiyun 	},
1409*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_AE5,
1410*4882a593Smuzhiyun 	  .has_headphone_gain = true,
1411*4882a593Smuzhiyun 	  .is_ae_series       = true,
1412*4882a593Smuzhiyun 	  .out_set_info = {
1413*4882a593Smuzhiyun 		/* Speakers. */
1414*4882a593Smuzhiyun 		{ .dac2port          = 0xa4,
1415*4882a593Smuzhiyun 		  .has_hda_gpio      = false,
1416*4882a593Smuzhiyun 		  .mmio_gpio_count   = 0,
1417*4882a593Smuzhiyun 		  .scp_cmds_count    = 2,
1418*4882a593Smuzhiyun 		  .scp_cmd_mid       = { 0x96, 0x96 },
1419*4882a593Smuzhiyun 		  .scp_cmd_req       = { SPEAKER_TUNING_FRONT_LEFT_INVERT,
1420*4882a593Smuzhiyun 					 SPEAKER_TUNING_FRONT_RIGHT_INVERT },
1421*4882a593Smuzhiyun 		  .scp_cmd_val       = { FLOAT_ZERO, FLOAT_ZERO },
1422*4882a593Smuzhiyun 		  .has_chipio_write  = true,
1423*4882a593Smuzhiyun 		  .chipio_write_addr = 0x0018b03c,
1424*4882a593Smuzhiyun 		  .chipio_write_data = 0x00000012
1425*4882a593Smuzhiyun 		},
1426*4882a593Smuzhiyun 		/* Headphones. */
1427*4882a593Smuzhiyun 		{ .dac2port          = 0xa1,
1428*4882a593Smuzhiyun 		  .has_hda_gpio      = false,
1429*4882a593Smuzhiyun 		  .mmio_gpio_count   = 0,
1430*4882a593Smuzhiyun 		  .scp_cmds_count    = 2,
1431*4882a593Smuzhiyun 		  .scp_cmd_mid       = { 0x96, 0x96 },
1432*4882a593Smuzhiyun 		  .scp_cmd_req       = { SPEAKER_TUNING_FRONT_LEFT_INVERT,
1433*4882a593Smuzhiyun 					 SPEAKER_TUNING_FRONT_RIGHT_INVERT },
1434*4882a593Smuzhiyun 		  .scp_cmd_val       = { FLOAT_ONE, FLOAT_ONE },
1435*4882a593Smuzhiyun 		  .has_chipio_write  = true,
1436*4882a593Smuzhiyun 		  .chipio_write_addr = 0x0018b03c,
1437*4882a593Smuzhiyun 		  .chipio_write_data = 0x00000012
1438*4882a593Smuzhiyun 		} },
1439*4882a593Smuzhiyun 	},
1440*4882a593Smuzhiyun 	{ .quirk_id = QUIRK_AE7,
1441*4882a593Smuzhiyun 	  .has_headphone_gain = true,
1442*4882a593Smuzhiyun 	  .is_ae_series       = true,
1443*4882a593Smuzhiyun 	  .out_set_info = {
1444*4882a593Smuzhiyun 		/* Speakers. */
1445*4882a593Smuzhiyun 		{ .dac2port          = 0x58,
1446*4882a593Smuzhiyun 		  .has_hda_gpio      = false,
1447*4882a593Smuzhiyun 		  .mmio_gpio_count   = 1,
1448*4882a593Smuzhiyun 		  .mmio_gpio_pin     = { 0 },
1449*4882a593Smuzhiyun 		  .mmio_gpio_set     = { 1 },
1450*4882a593Smuzhiyun 		  .scp_cmds_count    = 2,
1451*4882a593Smuzhiyun 		  .scp_cmd_mid       = { 0x96, 0x96 },
1452*4882a593Smuzhiyun 		  .scp_cmd_req       = { SPEAKER_TUNING_FRONT_LEFT_INVERT,
1453*4882a593Smuzhiyun 					 SPEAKER_TUNING_FRONT_RIGHT_INVERT },
1454*4882a593Smuzhiyun 		  .scp_cmd_val       = { FLOAT_ZERO, FLOAT_ZERO },
1455*4882a593Smuzhiyun 		  .has_chipio_write  = true,
1456*4882a593Smuzhiyun 		  .chipio_write_addr = 0x0018b03c,
1457*4882a593Smuzhiyun 		  .chipio_write_data = 0x00000000
1458*4882a593Smuzhiyun 		},
1459*4882a593Smuzhiyun 		/* Headphones. */
1460*4882a593Smuzhiyun 		{ .dac2port          = 0x58,
1461*4882a593Smuzhiyun 		  .has_hda_gpio      = false,
1462*4882a593Smuzhiyun 		  .mmio_gpio_count   = 1,
1463*4882a593Smuzhiyun 		  .mmio_gpio_pin     = { 0 },
1464*4882a593Smuzhiyun 		  .mmio_gpio_set     = { 1 },
1465*4882a593Smuzhiyun 		  .scp_cmds_count    = 2,
1466*4882a593Smuzhiyun 		  .scp_cmd_mid       = { 0x96, 0x96 },
1467*4882a593Smuzhiyun 		  .scp_cmd_req       = { SPEAKER_TUNING_FRONT_LEFT_INVERT,
1468*4882a593Smuzhiyun 					 SPEAKER_TUNING_FRONT_RIGHT_INVERT },
1469*4882a593Smuzhiyun 		  .scp_cmd_val       = { FLOAT_ONE, FLOAT_ONE },
1470*4882a593Smuzhiyun 		  .has_chipio_write  = true,
1471*4882a593Smuzhiyun 		  .chipio_write_addr = 0x0018b03c,
1472*4882a593Smuzhiyun 		  .chipio_write_data = 0x00000010
1473*4882a593Smuzhiyun 		} },
1474*4882a593Smuzhiyun 	}
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun /*
1478*4882a593Smuzhiyun  * CA0132 codec access
1479*4882a593Smuzhiyun  */
codec_send_command(struct hda_codec * codec,hda_nid_t nid,unsigned int verb,unsigned int parm,unsigned int * res)1480*4882a593Smuzhiyun static unsigned int codec_send_command(struct hda_codec *codec, hda_nid_t nid,
1481*4882a593Smuzhiyun 		unsigned int verb, unsigned int parm, unsigned int *res)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun 	unsigned int response;
1484*4882a593Smuzhiyun 	response = snd_hda_codec_read(codec, nid, 0, verb, parm);
1485*4882a593Smuzhiyun 	*res = response;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	return ((response == -1) ? -1 : 0);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun 
codec_set_converter_format(struct hda_codec * codec,hda_nid_t nid,unsigned short converter_format,unsigned int * res)1490*4882a593Smuzhiyun static int codec_set_converter_format(struct hda_codec *codec, hda_nid_t nid,
1491*4882a593Smuzhiyun 		unsigned short converter_format, unsigned int *res)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	return codec_send_command(codec, nid, VENDOR_CHIPIO_STREAM_FORMAT,
1494*4882a593Smuzhiyun 				converter_format & 0xffff, res);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun 
codec_set_converter_stream_channel(struct hda_codec * codec,hda_nid_t nid,unsigned char stream,unsigned char channel,unsigned int * res)1497*4882a593Smuzhiyun static int codec_set_converter_stream_channel(struct hda_codec *codec,
1498*4882a593Smuzhiyun 				hda_nid_t nid, unsigned char stream,
1499*4882a593Smuzhiyun 				unsigned char channel, unsigned int *res)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun 	unsigned char converter_stream_channel = 0;
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	converter_stream_channel = (stream << 4) | (channel & 0x0f);
1504*4882a593Smuzhiyun 	return codec_send_command(codec, nid, AC_VERB_SET_CHANNEL_STREAMID,
1505*4882a593Smuzhiyun 				converter_stream_channel, res);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun /* Chip access helper function */
chipio_send(struct hda_codec * codec,unsigned int reg,unsigned int data)1509*4882a593Smuzhiyun static int chipio_send(struct hda_codec *codec,
1510*4882a593Smuzhiyun 		       unsigned int reg,
1511*4882a593Smuzhiyun 		       unsigned int data)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	unsigned int res;
1514*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/* send bits of data specified by reg */
1517*4882a593Smuzhiyun 	do {
1518*4882a593Smuzhiyun 		res = snd_hda_codec_read(codec, WIDGET_CHIP_CTRL, 0,
1519*4882a593Smuzhiyun 					 reg, data);
1520*4882a593Smuzhiyun 		if (res == VENDOR_STATUS_CHIPIO_OK)
1521*4882a593Smuzhiyun 			return 0;
1522*4882a593Smuzhiyun 		msleep(20);
1523*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	return -EIO;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun /*
1529*4882a593Smuzhiyun  * Write chip address through the vendor widget -- NOT protected by the Mutex!
1530*4882a593Smuzhiyun  */
chipio_write_address(struct hda_codec * codec,unsigned int chip_addx)1531*4882a593Smuzhiyun static int chipio_write_address(struct hda_codec *codec,
1532*4882a593Smuzhiyun 				unsigned int chip_addx)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1535*4882a593Smuzhiyun 	int res;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	if (spec->curr_chip_addx == chip_addx)
1538*4882a593Smuzhiyun 			return 0;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	/* send low 16 bits of the address */
1541*4882a593Smuzhiyun 	res = chipio_send(codec, VENDOR_CHIPIO_ADDRESS_LOW,
1542*4882a593Smuzhiyun 			  chip_addx & 0xffff);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	if (res != -EIO) {
1545*4882a593Smuzhiyun 		/* send high 16 bits of the address */
1546*4882a593Smuzhiyun 		res = chipio_send(codec, VENDOR_CHIPIO_ADDRESS_HIGH,
1547*4882a593Smuzhiyun 				  chip_addx >> 16);
1548*4882a593Smuzhiyun 	}
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	spec->curr_chip_addx = (res < 0) ? ~0U : chip_addx;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	return res;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun /*
1556*4882a593Smuzhiyun  * Write data through the vendor widget -- NOT protected by the Mutex!
1557*4882a593Smuzhiyun  */
chipio_write_data(struct hda_codec * codec,unsigned int data)1558*4882a593Smuzhiyun static int chipio_write_data(struct hda_codec *codec, unsigned int data)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1561*4882a593Smuzhiyun 	int res;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	/* send low 16 bits of the data */
1564*4882a593Smuzhiyun 	res = chipio_send(codec, VENDOR_CHIPIO_DATA_LOW, data & 0xffff);
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	if (res != -EIO) {
1567*4882a593Smuzhiyun 		/* send high 16 bits of the data */
1568*4882a593Smuzhiyun 		res = chipio_send(codec, VENDOR_CHIPIO_DATA_HIGH,
1569*4882a593Smuzhiyun 				  data >> 16);
1570*4882a593Smuzhiyun 	}
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	/*If no error encountered, automatically increment the address
1573*4882a593Smuzhiyun 	as per chip behaviour*/
1574*4882a593Smuzhiyun 	spec->curr_chip_addx = (res != -EIO) ?
1575*4882a593Smuzhiyun 					(spec->curr_chip_addx + 4) : ~0U;
1576*4882a593Smuzhiyun 	return res;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun /*
1580*4882a593Smuzhiyun  * Write multiple data through the vendor widget -- NOT protected by the Mutex!
1581*4882a593Smuzhiyun  */
chipio_write_data_multiple(struct hda_codec * codec,const u32 * data,unsigned int count)1582*4882a593Smuzhiyun static int chipio_write_data_multiple(struct hda_codec *codec,
1583*4882a593Smuzhiyun 				      const u32 *data,
1584*4882a593Smuzhiyun 				      unsigned int count)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun 	int status = 0;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	if (data == NULL) {
1589*4882a593Smuzhiyun 		codec_dbg(codec, "chipio_write_data null ptr\n");
1590*4882a593Smuzhiyun 		return -EINVAL;
1591*4882a593Smuzhiyun 	}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	while ((count-- != 0) && (status == 0))
1594*4882a593Smuzhiyun 		status = chipio_write_data(codec, *data++);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	return status;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun /*
1601*4882a593Smuzhiyun  * Read data through the vendor widget -- NOT protected by the Mutex!
1602*4882a593Smuzhiyun  */
chipio_read_data(struct hda_codec * codec,unsigned int * data)1603*4882a593Smuzhiyun static int chipio_read_data(struct hda_codec *codec, unsigned int *data)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1606*4882a593Smuzhiyun 	int res;
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	/* post read */
1609*4882a593Smuzhiyun 	res = chipio_send(codec, VENDOR_CHIPIO_HIC_POST_READ, 0);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (res != -EIO) {
1612*4882a593Smuzhiyun 		/* read status */
1613*4882a593Smuzhiyun 		res = chipio_send(codec, VENDOR_CHIPIO_STATUS, 0);
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (res != -EIO) {
1617*4882a593Smuzhiyun 		/* read data */
1618*4882a593Smuzhiyun 		*data = snd_hda_codec_read(codec, WIDGET_CHIP_CTRL, 0,
1619*4882a593Smuzhiyun 					   VENDOR_CHIPIO_HIC_READ_DATA,
1620*4882a593Smuzhiyun 					   0);
1621*4882a593Smuzhiyun 	}
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/*If no error encountered, automatically increment the address
1624*4882a593Smuzhiyun 	as per chip behaviour*/
1625*4882a593Smuzhiyun 	spec->curr_chip_addx = (res != -EIO) ?
1626*4882a593Smuzhiyun 					(spec->curr_chip_addx + 4) : ~0U;
1627*4882a593Smuzhiyun 	return res;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun /*
1631*4882a593Smuzhiyun  * Write given value to the given address through the chip I/O widget.
1632*4882a593Smuzhiyun  * protected by the Mutex
1633*4882a593Smuzhiyun  */
chipio_write(struct hda_codec * codec,unsigned int chip_addx,const unsigned int data)1634*4882a593Smuzhiyun static int chipio_write(struct hda_codec *codec,
1635*4882a593Smuzhiyun 		unsigned int chip_addx, const unsigned int data)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1638*4882a593Smuzhiyun 	int err;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	/* write the address, and if successful proceed to write data */
1643*4882a593Smuzhiyun 	err = chipio_write_address(codec, chip_addx);
1644*4882a593Smuzhiyun 	if (err < 0)
1645*4882a593Smuzhiyun 		goto exit;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	err = chipio_write_data(codec, data);
1648*4882a593Smuzhiyun 	if (err < 0)
1649*4882a593Smuzhiyun 		goto exit;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun exit:
1652*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
1653*4882a593Smuzhiyun 	return err;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun /*
1657*4882a593Smuzhiyun  * Write given value to the given address through the chip I/O widget.
1658*4882a593Smuzhiyun  * not protected by the Mutex
1659*4882a593Smuzhiyun  */
chipio_write_no_mutex(struct hda_codec * codec,unsigned int chip_addx,const unsigned int data)1660*4882a593Smuzhiyun static int chipio_write_no_mutex(struct hda_codec *codec,
1661*4882a593Smuzhiyun 		unsigned int chip_addx, const unsigned int data)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun 	int err;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	/* write the address, and if successful proceed to write data */
1667*4882a593Smuzhiyun 	err = chipio_write_address(codec, chip_addx);
1668*4882a593Smuzhiyun 	if (err < 0)
1669*4882a593Smuzhiyun 		goto exit;
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	err = chipio_write_data(codec, data);
1672*4882a593Smuzhiyun 	if (err < 0)
1673*4882a593Smuzhiyun 		goto exit;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun exit:
1676*4882a593Smuzhiyun 	return err;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun /*
1680*4882a593Smuzhiyun  * Write multiple values to the given address through the chip I/O widget.
1681*4882a593Smuzhiyun  * protected by the Mutex
1682*4882a593Smuzhiyun  */
chipio_write_multiple(struct hda_codec * codec,u32 chip_addx,const u32 * data,unsigned int count)1683*4882a593Smuzhiyun static int chipio_write_multiple(struct hda_codec *codec,
1684*4882a593Smuzhiyun 				 u32 chip_addx,
1685*4882a593Smuzhiyun 				 const u32 *data,
1686*4882a593Smuzhiyun 				 unsigned int count)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1689*4882a593Smuzhiyun 	int status;
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
1692*4882a593Smuzhiyun 	status = chipio_write_address(codec, chip_addx);
1693*4882a593Smuzhiyun 	if (status < 0)
1694*4882a593Smuzhiyun 		goto error;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	status = chipio_write_data_multiple(codec, data, count);
1697*4882a593Smuzhiyun error:
1698*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	return status;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun /*
1704*4882a593Smuzhiyun  * Read the given address through the chip I/O widget
1705*4882a593Smuzhiyun  * protected by the Mutex
1706*4882a593Smuzhiyun  */
chipio_read(struct hda_codec * codec,unsigned int chip_addx,unsigned int * data)1707*4882a593Smuzhiyun static int chipio_read(struct hda_codec *codec,
1708*4882a593Smuzhiyun 		unsigned int chip_addx, unsigned int *data)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1711*4882a593Smuzhiyun 	int err;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* write the address, and if successful proceed to write data */
1716*4882a593Smuzhiyun 	err = chipio_write_address(codec, chip_addx);
1717*4882a593Smuzhiyun 	if (err < 0)
1718*4882a593Smuzhiyun 		goto exit;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	err = chipio_read_data(codec, data);
1721*4882a593Smuzhiyun 	if (err < 0)
1722*4882a593Smuzhiyun 		goto exit;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun exit:
1725*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
1726*4882a593Smuzhiyun 	return err;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun /*
1730*4882a593Smuzhiyun  * Set chip control flags through the chip I/O widget.
1731*4882a593Smuzhiyun  */
chipio_set_control_flag(struct hda_codec * codec,enum control_flag_id flag_id,bool flag_state)1732*4882a593Smuzhiyun static void chipio_set_control_flag(struct hda_codec *codec,
1733*4882a593Smuzhiyun 				    enum control_flag_id flag_id,
1734*4882a593Smuzhiyun 				    bool flag_state)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun 	unsigned int val;
1737*4882a593Smuzhiyun 	unsigned int flag_bit;
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	flag_bit = (flag_state ? 1 : 0);
1740*4882a593Smuzhiyun 	val = (flag_bit << 7) | (flag_id);
1741*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1742*4882a593Smuzhiyun 			    VENDOR_CHIPIO_FLAG_SET, val);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun /*
1746*4882a593Smuzhiyun  * Set chip parameters through the chip I/O widget.
1747*4882a593Smuzhiyun  */
chipio_set_control_param(struct hda_codec * codec,enum control_param_id param_id,int param_val)1748*4882a593Smuzhiyun static void chipio_set_control_param(struct hda_codec *codec,
1749*4882a593Smuzhiyun 		enum control_param_id param_id, int param_val)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1752*4882a593Smuzhiyun 	int val;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	if ((param_id < 32) && (param_val < 8)) {
1755*4882a593Smuzhiyun 		val = (param_val << 5) | (param_id);
1756*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1757*4882a593Smuzhiyun 				    VENDOR_CHIPIO_PARAM_SET, val);
1758*4882a593Smuzhiyun 	} else {
1759*4882a593Smuzhiyun 		mutex_lock(&spec->chipio_mutex);
1760*4882a593Smuzhiyun 		if (chipio_send(codec, VENDOR_CHIPIO_STATUS, 0) == 0) {
1761*4882a593Smuzhiyun 			snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1762*4882a593Smuzhiyun 					    VENDOR_CHIPIO_PARAM_EX_ID_SET,
1763*4882a593Smuzhiyun 					    param_id);
1764*4882a593Smuzhiyun 			snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1765*4882a593Smuzhiyun 					    VENDOR_CHIPIO_PARAM_EX_VALUE_SET,
1766*4882a593Smuzhiyun 					    param_val);
1767*4882a593Smuzhiyun 		}
1768*4882a593Smuzhiyun 		mutex_unlock(&spec->chipio_mutex);
1769*4882a593Smuzhiyun 	}
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun /*
1773*4882a593Smuzhiyun  * Set chip parameters through the chip I/O widget. NO MUTEX.
1774*4882a593Smuzhiyun  */
chipio_set_control_param_no_mutex(struct hda_codec * codec,enum control_param_id param_id,int param_val)1775*4882a593Smuzhiyun static void chipio_set_control_param_no_mutex(struct hda_codec *codec,
1776*4882a593Smuzhiyun 		enum control_param_id param_id, int param_val)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun 	int val;
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if ((param_id < 32) && (param_val < 8)) {
1781*4882a593Smuzhiyun 		val = (param_val << 5) | (param_id);
1782*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1783*4882a593Smuzhiyun 				    VENDOR_CHIPIO_PARAM_SET, val);
1784*4882a593Smuzhiyun 	} else {
1785*4882a593Smuzhiyun 		if (chipio_send(codec, VENDOR_CHIPIO_STATUS, 0) == 0) {
1786*4882a593Smuzhiyun 			snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1787*4882a593Smuzhiyun 					    VENDOR_CHIPIO_PARAM_EX_ID_SET,
1788*4882a593Smuzhiyun 					    param_id);
1789*4882a593Smuzhiyun 			snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1790*4882a593Smuzhiyun 					    VENDOR_CHIPIO_PARAM_EX_VALUE_SET,
1791*4882a593Smuzhiyun 					    param_val);
1792*4882a593Smuzhiyun 		}
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun /*
1796*4882a593Smuzhiyun  * Connect stream to a source point, and then connect
1797*4882a593Smuzhiyun  * that source point to a destination point.
1798*4882a593Smuzhiyun  */
chipio_set_stream_source_dest(struct hda_codec * codec,int streamid,int source_point,int dest_point)1799*4882a593Smuzhiyun static void chipio_set_stream_source_dest(struct hda_codec *codec,
1800*4882a593Smuzhiyun 				int streamid, int source_point, int dest_point)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1803*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_ID, streamid);
1804*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1805*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_SOURCE_CONN_POINT, source_point);
1806*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1807*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_DEST_CONN_POINT, dest_point);
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun /*
1811*4882a593Smuzhiyun  * Set number of channels in the selected stream.
1812*4882a593Smuzhiyun  */
chipio_set_stream_channels(struct hda_codec * codec,int streamid,unsigned int channels)1813*4882a593Smuzhiyun static void chipio_set_stream_channels(struct hda_codec *codec,
1814*4882a593Smuzhiyun 				int streamid, unsigned int channels)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1817*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_ID, streamid);
1818*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1819*4882a593Smuzhiyun 			CONTROL_PARAM_STREAMS_CHANNELS, channels);
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun /*
1823*4882a593Smuzhiyun  * Enable/Disable audio stream.
1824*4882a593Smuzhiyun  */
chipio_set_stream_control(struct hda_codec * codec,int streamid,int enable)1825*4882a593Smuzhiyun static void chipio_set_stream_control(struct hda_codec *codec,
1826*4882a593Smuzhiyun 				int streamid, int enable)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1829*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_ID, streamid);
1830*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1831*4882a593Smuzhiyun 			CONTROL_PARAM_STREAM_CONTROL, enable);
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun /*
1836*4882a593Smuzhiyun  * Set sampling rate of the connection point. NO MUTEX.
1837*4882a593Smuzhiyun  */
chipio_set_conn_rate_no_mutex(struct hda_codec * codec,int connid,enum ca0132_sample_rate rate)1838*4882a593Smuzhiyun static void chipio_set_conn_rate_no_mutex(struct hda_codec *codec,
1839*4882a593Smuzhiyun 				int connid, enum ca0132_sample_rate rate)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1842*4882a593Smuzhiyun 			CONTROL_PARAM_CONN_POINT_ID, connid);
1843*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec,
1844*4882a593Smuzhiyun 			CONTROL_PARAM_CONN_POINT_SAMPLE_RATE, rate);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun /*
1848*4882a593Smuzhiyun  * Set sampling rate of the connection point.
1849*4882a593Smuzhiyun  */
chipio_set_conn_rate(struct hda_codec * codec,int connid,enum ca0132_sample_rate rate)1850*4882a593Smuzhiyun static void chipio_set_conn_rate(struct hda_codec *codec,
1851*4882a593Smuzhiyun 				int connid, enum ca0132_sample_rate rate)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_CONN_POINT_ID, connid);
1854*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_CONN_POINT_SAMPLE_RATE,
1855*4882a593Smuzhiyun 				 rate);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun /*
1859*4882a593Smuzhiyun  * Writes to the 8051's internal address space directly instead of indirectly,
1860*4882a593Smuzhiyun  * giving access to the special function registers located at addresses
1861*4882a593Smuzhiyun  * 0x80-0xFF.
1862*4882a593Smuzhiyun  */
chipio_8051_write_direct(struct hda_codec * codec,unsigned int addr,unsigned int data)1863*4882a593Smuzhiyun static void chipio_8051_write_direct(struct hda_codec *codec,
1864*4882a593Smuzhiyun 		unsigned int addr, unsigned int data)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun 	unsigned int verb;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	verb = VENDOR_CHIPIO_8051_WRITE_DIRECT | data;
1869*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, verb, addr);
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun /*
1873*4882a593Smuzhiyun  * Enable clocks.
1874*4882a593Smuzhiyun  */
chipio_enable_clocks(struct hda_codec * codec)1875*4882a593Smuzhiyun static void chipio_enable_clocks(struct hda_codec *codec)
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
1880*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1881*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0);
1882*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1883*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xff);
1884*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1885*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 5);
1886*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1887*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0x0b);
1888*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1889*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 6);
1890*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
1891*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xff);
1892*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun /*
1896*4882a593Smuzhiyun  * CA0132 DSP IO stuffs
1897*4882a593Smuzhiyun  */
dspio_send(struct hda_codec * codec,unsigned int reg,unsigned int data)1898*4882a593Smuzhiyun static int dspio_send(struct hda_codec *codec, unsigned int reg,
1899*4882a593Smuzhiyun 		      unsigned int data)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun 	int res;
1902*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	/* send bits of data specified by reg to dsp */
1905*4882a593Smuzhiyun 	do {
1906*4882a593Smuzhiyun 		res = snd_hda_codec_read(codec, WIDGET_DSP_CTRL, 0, reg, data);
1907*4882a593Smuzhiyun 		if ((res >= 0) && (res != VENDOR_STATUS_DSPIO_BUSY))
1908*4882a593Smuzhiyun 			return res;
1909*4882a593Smuzhiyun 		msleep(20);
1910*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	return -EIO;
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun /*
1916*4882a593Smuzhiyun  * Wait for DSP to be ready for commands
1917*4882a593Smuzhiyun  */
dspio_write_wait(struct hda_codec * codec)1918*4882a593Smuzhiyun static void dspio_write_wait(struct hda_codec *codec)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun 	int status;
1921*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	do {
1924*4882a593Smuzhiyun 		status = snd_hda_codec_read(codec, WIDGET_DSP_CTRL, 0,
1925*4882a593Smuzhiyun 						VENDOR_DSPIO_STATUS, 0);
1926*4882a593Smuzhiyun 		if ((status == VENDOR_STATUS_DSPIO_OK) ||
1927*4882a593Smuzhiyun 		    (status == VENDOR_STATUS_DSPIO_SCP_RESPONSE_QUEUE_EMPTY))
1928*4882a593Smuzhiyun 			break;
1929*4882a593Smuzhiyun 		msleep(1);
1930*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun /*
1934*4882a593Smuzhiyun  * Write SCP data to DSP
1935*4882a593Smuzhiyun  */
dspio_write(struct hda_codec * codec,unsigned int scp_data)1936*4882a593Smuzhiyun static int dspio_write(struct hda_codec *codec, unsigned int scp_data)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
1939*4882a593Smuzhiyun 	int status;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	dspio_write_wait(codec);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
1944*4882a593Smuzhiyun 	status = dspio_send(codec, VENDOR_DSPIO_SCP_WRITE_DATA_LOW,
1945*4882a593Smuzhiyun 			    scp_data & 0xffff);
1946*4882a593Smuzhiyun 	if (status < 0)
1947*4882a593Smuzhiyun 		goto error;
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	status = dspio_send(codec, VENDOR_DSPIO_SCP_WRITE_DATA_HIGH,
1950*4882a593Smuzhiyun 				    scp_data >> 16);
1951*4882a593Smuzhiyun 	if (status < 0)
1952*4882a593Smuzhiyun 		goto error;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	/* OK, now check if the write itself has executed*/
1955*4882a593Smuzhiyun 	status = snd_hda_codec_read(codec, WIDGET_DSP_CTRL, 0,
1956*4882a593Smuzhiyun 				    VENDOR_DSPIO_STATUS, 0);
1957*4882a593Smuzhiyun error:
1958*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	return (status == VENDOR_STATUS_DSPIO_SCP_COMMAND_QUEUE_FULL) ?
1961*4882a593Smuzhiyun 			-EIO : 0;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun /*
1965*4882a593Smuzhiyun  * Write multiple SCP data to DSP
1966*4882a593Smuzhiyun  */
dspio_write_multiple(struct hda_codec * codec,unsigned int * buffer,unsigned int size)1967*4882a593Smuzhiyun static int dspio_write_multiple(struct hda_codec *codec,
1968*4882a593Smuzhiyun 				unsigned int *buffer, unsigned int size)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	int status = 0;
1971*4882a593Smuzhiyun 	unsigned int count;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	if (buffer == NULL)
1974*4882a593Smuzhiyun 		return -EINVAL;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	count = 0;
1977*4882a593Smuzhiyun 	while (count < size) {
1978*4882a593Smuzhiyun 		status = dspio_write(codec, *buffer++);
1979*4882a593Smuzhiyun 		if (status != 0)
1980*4882a593Smuzhiyun 			break;
1981*4882a593Smuzhiyun 		count++;
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	return status;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun 
dspio_read(struct hda_codec * codec,unsigned int * data)1987*4882a593Smuzhiyun static int dspio_read(struct hda_codec *codec, unsigned int *data)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun 	int status;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	status = dspio_send(codec, VENDOR_DSPIO_SCP_POST_READ_DATA, 0);
1992*4882a593Smuzhiyun 	if (status == -EIO)
1993*4882a593Smuzhiyun 		return status;
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	status = dspio_send(codec, VENDOR_DSPIO_STATUS, 0);
1996*4882a593Smuzhiyun 	if (status == -EIO ||
1997*4882a593Smuzhiyun 	    status == VENDOR_STATUS_DSPIO_SCP_RESPONSE_QUEUE_EMPTY)
1998*4882a593Smuzhiyun 		return -EIO;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	*data = snd_hda_codec_read(codec, WIDGET_DSP_CTRL, 0,
2001*4882a593Smuzhiyun 				   VENDOR_DSPIO_SCP_READ_DATA, 0);
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	return 0;
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun 
dspio_read_multiple(struct hda_codec * codec,unsigned int * buffer,unsigned int * buf_size,unsigned int size_count)2006*4882a593Smuzhiyun static int dspio_read_multiple(struct hda_codec *codec, unsigned int *buffer,
2007*4882a593Smuzhiyun 			       unsigned int *buf_size, unsigned int size_count)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun 	int status = 0;
2010*4882a593Smuzhiyun 	unsigned int size = *buf_size;
2011*4882a593Smuzhiyun 	unsigned int count;
2012*4882a593Smuzhiyun 	unsigned int skip_count;
2013*4882a593Smuzhiyun 	unsigned int dummy;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	if (buffer == NULL)
2016*4882a593Smuzhiyun 		return -1;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	count = 0;
2019*4882a593Smuzhiyun 	while (count < size && count < size_count) {
2020*4882a593Smuzhiyun 		status = dspio_read(codec, buffer++);
2021*4882a593Smuzhiyun 		if (status != 0)
2022*4882a593Smuzhiyun 			break;
2023*4882a593Smuzhiyun 		count++;
2024*4882a593Smuzhiyun 	}
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	skip_count = count;
2027*4882a593Smuzhiyun 	if (status == 0) {
2028*4882a593Smuzhiyun 		while (skip_count < size) {
2029*4882a593Smuzhiyun 			status = dspio_read(codec, &dummy);
2030*4882a593Smuzhiyun 			if (status != 0)
2031*4882a593Smuzhiyun 				break;
2032*4882a593Smuzhiyun 			skip_count++;
2033*4882a593Smuzhiyun 		}
2034*4882a593Smuzhiyun 	}
2035*4882a593Smuzhiyun 	*buf_size = count;
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	return status;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun /*
2041*4882a593Smuzhiyun  * Construct the SCP header using corresponding fields
2042*4882a593Smuzhiyun  */
2043*4882a593Smuzhiyun static inline unsigned int
make_scp_header(unsigned int target_id,unsigned int source_id,unsigned int get_flag,unsigned int req,unsigned int device_flag,unsigned int resp_flag,unsigned int error_flag,unsigned int data_size)2044*4882a593Smuzhiyun make_scp_header(unsigned int target_id, unsigned int source_id,
2045*4882a593Smuzhiyun 		unsigned int get_flag, unsigned int req,
2046*4882a593Smuzhiyun 		unsigned int device_flag, unsigned int resp_flag,
2047*4882a593Smuzhiyun 		unsigned int error_flag, unsigned int data_size)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun 	unsigned int header = 0;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	header = (data_size & 0x1f) << 27;
2052*4882a593Smuzhiyun 	header |= (error_flag & 0x01) << 26;
2053*4882a593Smuzhiyun 	header |= (resp_flag & 0x01) << 25;
2054*4882a593Smuzhiyun 	header |= (device_flag & 0x01) << 24;
2055*4882a593Smuzhiyun 	header |= (req & 0x7f) << 17;
2056*4882a593Smuzhiyun 	header |= (get_flag & 0x01) << 16;
2057*4882a593Smuzhiyun 	header |= (source_id & 0xff) << 8;
2058*4882a593Smuzhiyun 	header |= target_id & 0xff;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	return header;
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun /*
2064*4882a593Smuzhiyun  * Extract corresponding fields from SCP header
2065*4882a593Smuzhiyun  */
2066*4882a593Smuzhiyun static inline void
extract_scp_header(unsigned int header,unsigned int * target_id,unsigned int * source_id,unsigned int * get_flag,unsigned int * req,unsigned int * device_flag,unsigned int * resp_flag,unsigned int * error_flag,unsigned int * data_size)2067*4882a593Smuzhiyun extract_scp_header(unsigned int header,
2068*4882a593Smuzhiyun 		   unsigned int *target_id, unsigned int *source_id,
2069*4882a593Smuzhiyun 		   unsigned int *get_flag, unsigned int *req,
2070*4882a593Smuzhiyun 		   unsigned int *device_flag, unsigned int *resp_flag,
2071*4882a593Smuzhiyun 		   unsigned int *error_flag, unsigned int *data_size)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun 	if (data_size)
2074*4882a593Smuzhiyun 		*data_size = (header >> 27) & 0x1f;
2075*4882a593Smuzhiyun 	if (error_flag)
2076*4882a593Smuzhiyun 		*error_flag = (header >> 26) & 0x01;
2077*4882a593Smuzhiyun 	if (resp_flag)
2078*4882a593Smuzhiyun 		*resp_flag = (header >> 25) & 0x01;
2079*4882a593Smuzhiyun 	if (device_flag)
2080*4882a593Smuzhiyun 		*device_flag = (header >> 24) & 0x01;
2081*4882a593Smuzhiyun 	if (req)
2082*4882a593Smuzhiyun 		*req = (header >> 17) & 0x7f;
2083*4882a593Smuzhiyun 	if (get_flag)
2084*4882a593Smuzhiyun 		*get_flag = (header >> 16) & 0x01;
2085*4882a593Smuzhiyun 	if (source_id)
2086*4882a593Smuzhiyun 		*source_id = (header >> 8) & 0xff;
2087*4882a593Smuzhiyun 	if (target_id)
2088*4882a593Smuzhiyun 		*target_id = header & 0xff;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun #define SCP_MAX_DATA_WORDS  (16)
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun /* Structure to contain any SCP message */
2094*4882a593Smuzhiyun struct scp_msg {
2095*4882a593Smuzhiyun 	unsigned int hdr;
2096*4882a593Smuzhiyun 	unsigned int data[SCP_MAX_DATA_WORDS];
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun 
dspio_clear_response_queue(struct hda_codec * codec)2099*4882a593Smuzhiyun static void dspio_clear_response_queue(struct hda_codec *codec)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
2102*4882a593Smuzhiyun 	unsigned int dummy = 0;
2103*4882a593Smuzhiyun 	int status;
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	/* clear all from the response queue */
2106*4882a593Smuzhiyun 	do {
2107*4882a593Smuzhiyun 		status = dspio_read(codec, &dummy);
2108*4882a593Smuzhiyun 	} while (status == 0 && time_before(jiffies, timeout));
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun 
dspio_get_response_data(struct hda_codec * codec)2111*4882a593Smuzhiyun static int dspio_get_response_data(struct hda_codec *codec)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
2114*4882a593Smuzhiyun 	unsigned int data = 0;
2115*4882a593Smuzhiyun 	unsigned int count;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	if (dspio_read(codec, &data) < 0)
2118*4882a593Smuzhiyun 		return -EIO;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	if ((data & 0x00ffffff) == spec->wait_scp_header) {
2121*4882a593Smuzhiyun 		spec->scp_resp_header = data;
2122*4882a593Smuzhiyun 		spec->scp_resp_count = data >> 27;
2123*4882a593Smuzhiyun 		count = spec->wait_num_data;
2124*4882a593Smuzhiyun 		dspio_read_multiple(codec, spec->scp_resp_data,
2125*4882a593Smuzhiyun 				    &spec->scp_resp_count, count);
2126*4882a593Smuzhiyun 		return 0;
2127*4882a593Smuzhiyun 	}
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	return -EIO;
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun /*
2133*4882a593Smuzhiyun  * Send SCP message to DSP
2134*4882a593Smuzhiyun  */
dspio_send_scp_message(struct hda_codec * codec,unsigned char * send_buf,unsigned int send_buf_size,unsigned char * return_buf,unsigned int return_buf_size,unsigned int * bytes_returned)2135*4882a593Smuzhiyun static int dspio_send_scp_message(struct hda_codec *codec,
2136*4882a593Smuzhiyun 				  unsigned char *send_buf,
2137*4882a593Smuzhiyun 				  unsigned int send_buf_size,
2138*4882a593Smuzhiyun 				  unsigned char *return_buf,
2139*4882a593Smuzhiyun 				  unsigned int return_buf_size,
2140*4882a593Smuzhiyun 				  unsigned int *bytes_returned)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
2143*4882a593Smuzhiyun 	int status = -1;
2144*4882a593Smuzhiyun 	unsigned int scp_send_size = 0;
2145*4882a593Smuzhiyun 	unsigned int total_size;
2146*4882a593Smuzhiyun 	bool waiting_for_resp = false;
2147*4882a593Smuzhiyun 	unsigned int header;
2148*4882a593Smuzhiyun 	struct scp_msg *ret_msg;
2149*4882a593Smuzhiyun 	unsigned int resp_src_id, resp_target_id;
2150*4882a593Smuzhiyun 	unsigned int data_size, src_id, target_id, get_flag, device_flag;
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	if (bytes_returned)
2153*4882a593Smuzhiyun 		*bytes_returned = 0;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	/* get scp header from buffer */
2156*4882a593Smuzhiyun 	header = *((unsigned int *)send_buf);
2157*4882a593Smuzhiyun 	extract_scp_header(header, &target_id, &src_id, &get_flag, NULL,
2158*4882a593Smuzhiyun 			   &device_flag, NULL, NULL, &data_size);
2159*4882a593Smuzhiyun 	scp_send_size = data_size + 1;
2160*4882a593Smuzhiyun 	total_size = (scp_send_size * 4);
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	if (send_buf_size < total_size)
2163*4882a593Smuzhiyun 		return -EINVAL;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	if (get_flag || device_flag) {
2166*4882a593Smuzhiyun 		if (!return_buf || return_buf_size < 4 || !bytes_returned)
2167*4882a593Smuzhiyun 			return -EINVAL;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 		spec->wait_scp_header = *((unsigned int *)send_buf);
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 		/* swap source id with target id */
2172*4882a593Smuzhiyun 		resp_target_id = src_id;
2173*4882a593Smuzhiyun 		resp_src_id = target_id;
2174*4882a593Smuzhiyun 		spec->wait_scp_header &= 0xffff0000;
2175*4882a593Smuzhiyun 		spec->wait_scp_header |= (resp_src_id << 8) | (resp_target_id);
2176*4882a593Smuzhiyun 		spec->wait_num_data = return_buf_size/sizeof(unsigned int) - 1;
2177*4882a593Smuzhiyun 		spec->wait_scp = 1;
2178*4882a593Smuzhiyun 		waiting_for_resp = true;
2179*4882a593Smuzhiyun 	}
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	status = dspio_write_multiple(codec, (unsigned int *)send_buf,
2182*4882a593Smuzhiyun 				      scp_send_size);
2183*4882a593Smuzhiyun 	if (status < 0) {
2184*4882a593Smuzhiyun 		spec->wait_scp = 0;
2185*4882a593Smuzhiyun 		return status;
2186*4882a593Smuzhiyun 	}
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	if (waiting_for_resp) {
2189*4882a593Smuzhiyun 		unsigned long timeout = jiffies + msecs_to_jiffies(1000);
2190*4882a593Smuzhiyun 		memset(return_buf, 0, return_buf_size);
2191*4882a593Smuzhiyun 		do {
2192*4882a593Smuzhiyun 			msleep(20);
2193*4882a593Smuzhiyun 		} while (spec->wait_scp && time_before(jiffies, timeout));
2194*4882a593Smuzhiyun 		waiting_for_resp = false;
2195*4882a593Smuzhiyun 		if (!spec->wait_scp) {
2196*4882a593Smuzhiyun 			ret_msg = (struct scp_msg *)return_buf;
2197*4882a593Smuzhiyun 			memcpy(&ret_msg->hdr, &spec->scp_resp_header, 4);
2198*4882a593Smuzhiyun 			memcpy(&ret_msg->data, spec->scp_resp_data,
2199*4882a593Smuzhiyun 			       spec->wait_num_data);
2200*4882a593Smuzhiyun 			*bytes_returned = (spec->scp_resp_count + 1) * 4;
2201*4882a593Smuzhiyun 			status = 0;
2202*4882a593Smuzhiyun 		} else {
2203*4882a593Smuzhiyun 			status = -EIO;
2204*4882a593Smuzhiyun 		}
2205*4882a593Smuzhiyun 		spec->wait_scp = 0;
2206*4882a593Smuzhiyun 	}
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	return status;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun /**
2212*4882a593Smuzhiyun  * Prepare and send the SCP message to DSP
2213*4882a593Smuzhiyun  * @codec: the HDA codec
2214*4882a593Smuzhiyun  * @mod_id: ID of the DSP module to send the command
2215*4882a593Smuzhiyun  * @src_id: ID of the source
2216*4882a593Smuzhiyun  * @req: ID of request to send to the DSP module
2217*4882a593Smuzhiyun  * @dir: SET or GET
2218*4882a593Smuzhiyun  * @data: pointer to the data to send with the request, request specific
2219*4882a593Smuzhiyun  * @len: length of the data, in bytes
2220*4882a593Smuzhiyun  * @reply: point to the buffer to hold data returned for a reply
2221*4882a593Smuzhiyun  * @reply_len: length of the reply buffer returned from GET
2222*4882a593Smuzhiyun  *
2223*4882a593Smuzhiyun  * Returns zero or a negative error code.
2224*4882a593Smuzhiyun  */
dspio_scp(struct hda_codec * codec,int mod_id,int src_id,int req,int dir,const void * data,unsigned int len,void * reply,unsigned int * reply_len)2225*4882a593Smuzhiyun static int dspio_scp(struct hda_codec *codec,
2226*4882a593Smuzhiyun 		int mod_id, int src_id, int req, int dir, const void *data,
2227*4882a593Smuzhiyun 		unsigned int len, void *reply, unsigned int *reply_len)
2228*4882a593Smuzhiyun {
2229*4882a593Smuzhiyun 	int status = 0;
2230*4882a593Smuzhiyun 	struct scp_msg scp_send, scp_reply;
2231*4882a593Smuzhiyun 	unsigned int ret_bytes, send_size, ret_size;
2232*4882a593Smuzhiyun 	unsigned int send_get_flag, reply_resp_flag, reply_error_flag;
2233*4882a593Smuzhiyun 	unsigned int reply_data_size;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	memset(&scp_send, 0, sizeof(scp_send));
2236*4882a593Smuzhiyun 	memset(&scp_reply, 0, sizeof(scp_reply));
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	if ((len != 0 && data == NULL) || (len > SCP_MAX_DATA_WORDS))
2239*4882a593Smuzhiyun 		return -EINVAL;
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	if (dir == SCP_GET && reply == NULL) {
2242*4882a593Smuzhiyun 		codec_dbg(codec, "dspio_scp get but has no buffer\n");
2243*4882a593Smuzhiyun 		return -EINVAL;
2244*4882a593Smuzhiyun 	}
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	if (reply != NULL && (reply_len == NULL || (*reply_len == 0))) {
2247*4882a593Smuzhiyun 		codec_dbg(codec, "dspio_scp bad resp buf len parms\n");
2248*4882a593Smuzhiyun 		return -EINVAL;
2249*4882a593Smuzhiyun 	}
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	scp_send.hdr = make_scp_header(mod_id, src_id, (dir == SCP_GET), req,
2252*4882a593Smuzhiyun 				       0, 0, 0, len/sizeof(unsigned int));
2253*4882a593Smuzhiyun 	if (data != NULL && len > 0) {
2254*4882a593Smuzhiyun 		len = min((unsigned int)(sizeof(scp_send.data)), len);
2255*4882a593Smuzhiyun 		memcpy(scp_send.data, data, len);
2256*4882a593Smuzhiyun 	}
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	ret_bytes = 0;
2259*4882a593Smuzhiyun 	send_size = sizeof(unsigned int) + len;
2260*4882a593Smuzhiyun 	status = dspio_send_scp_message(codec, (unsigned char *)&scp_send,
2261*4882a593Smuzhiyun 					send_size, (unsigned char *)&scp_reply,
2262*4882a593Smuzhiyun 					sizeof(scp_reply), &ret_bytes);
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	if (status < 0) {
2265*4882a593Smuzhiyun 		codec_dbg(codec, "dspio_scp: send scp msg failed\n");
2266*4882a593Smuzhiyun 		return status;
2267*4882a593Smuzhiyun 	}
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	/* extract send and reply headers members */
2270*4882a593Smuzhiyun 	extract_scp_header(scp_send.hdr, NULL, NULL, &send_get_flag,
2271*4882a593Smuzhiyun 			   NULL, NULL, NULL, NULL, NULL);
2272*4882a593Smuzhiyun 	extract_scp_header(scp_reply.hdr, NULL, NULL, NULL, NULL, NULL,
2273*4882a593Smuzhiyun 			   &reply_resp_flag, &reply_error_flag,
2274*4882a593Smuzhiyun 			   &reply_data_size);
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	if (!send_get_flag)
2277*4882a593Smuzhiyun 		return 0;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	if (reply_resp_flag && !reply_error_flag) {
2280*4882a593Smuzhiyun 		ret_size = (ret_bytes - sizeof(scp_reply.hdr))
2281*4882a593Smuzhiyun 					/ sizeof(unsigned int);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 		if (*reply_len < ret_size*sizeof(unsigned int)) {
2284*4882a593Smuzhiyun 			codec_dbg(codec, "reply too long for buf\n");
2285*4882a593Smuzhiyun 			return -EINVAL;
2286*4882a593Smuzhiyun 		} else if (ret_size != reply_data_size) {
2287*4882a593Smuzhiyun 			codec_dbg(codec, "RetLen and HdrLen .NE.\n");
2288*4882a593Smuzhiyun 			return -EINVAL;
2289*4882a593Smuzhiyun 		} else if (!reply) {
2290*4882a593Smuzhiyun 			codec_dbg(codec, "NULL reply\n");
2291*4882a593Smuzhiyun 			return -EINVAL;
2292*4882a593Smuzhiyun 		} else {
2293*4882a593Smuzhiyun 			*reply_len = ret_size*sizeof(unsigned int);
2294*4882a593Smuzhiyun 			memcpy(reply, scp_reply.data, *reply_len);
2295*4882a593Smuzhiyun 		}
2296*4882a593Smuzhiyun 	} else {
2297*4882a593Smuzhiyun 		codec_dbg(codec, "reply ill-formed or errflag set\n");
2298*4882a593Smuzhiyun 		return -EIO;
2299*4882a593Smuzhiyun 	}
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	return status;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun /*
2305*4882a593Smuzhiyun  * Set DSP parameters
2306*4882a593Smuzhiyun  */
dspio_set_param(struct hda_codec * codec,int mod_id,int src_id,int req,const void * data,unsigned int len)2307*4882a593Smuzhiyun static int dspio_set_param(struct hda_codec *codec, int mod_id,
2308*4882a593Smuzhiyun 			int src_id, int req, const void *data, unsigned int len)
2309*4882a593Smuzhiyun {
2310*4882a593Smuzhiyun 	return dspio_scp(codec, mod_id, src_id, req, SCP_SET, data, len, NULL,
2311*4882a593Smuzhiyun 			NULL);
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun 
dspio_set_uint_param(struct hda_codec * codec,int mod_id,int req,const unsigned int data)2314*4882a593Smuzhiyun static int dspio_set_uint_param(struct hda_codec *codec, int mod_id,
2315*4882a593Smuzhiyun 			int req, const unsigned int data)
2316*4882a593Smuzhiyun {
2317*4882a593Smuzhiyun 	return dspio_set_param(codec, mod_id, 0x20, req, &data,
2318*4882a593Smuzhiyun 			sizeof(unsigned int));
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun 
dspio_set_uint_param_no_source(struct hda_codec * codec,int mod_id,int req,const unsigned int data)2321*4882a593Smuzhiyun static int dspio_set_uint_param_no_source(struct hda_codec *codec, int mod_id,
2322*4882a593Smuzhiyun 			int req, const unsigned int data)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun 	return dspio_set_param(codec, mod_id, 0x00, req, &data,
2325*4882a593Smuzhiyun 			sizeof(unsigned int));
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun /*
2329*4882a593Smuzhiyun  * Allocate a DSP DMA channel via an SCP message
2330*4882a593Smuzhiyun  */
dspio_alloc_dma_chan(struct hda_codec * codec,unsigned int * dma_chan)2331*4882a593Smuzhiyun static int dspio_alloc_dma_chan(struct hda_codec *codec, unsigned int *dma_chan)
2332*4882a593Smuzhiyun {
2333*4882a593Smuzhiyun 	int status = 0;
2334*4882a593Smuzhiyun 	unsigned int size = sizeof(dma_chan);
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 	codec_dbg(codec, "     dspio_alloc_dma_chan() -- begin\n");
2337*4882a593Smuzhiyun 	status = dspio_scp(codec, MASTERCONTROL, 0x20,
2338*4882a593Smuzhiyun 			MASTERCONTROL_ALLOC_DMA_CHAN, SCP_GET, NULL, 0,
2339*4882a593Smuzhiyun 			dma_chan, &size);
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	if (status < 0) {
2342*4882a593Smuzhiyun 		codec_dbg(codec, "dspio_alloc_dma_chan: SCP Failed\n");
2343*4882a593Smuzhiyun 		return status;
2344*4882a593Smuzhiyun 	}
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if ((*dma_chan + 1) == 0) {
2347*4882a593Smuzhiyun 		codec_dbg(codec, "no free dma channels to allocate\n");
2348*4882a593Smuzhiyun 		return -EBUSY;
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	codec_dbg(codec, "dspio_alloc_dma_chan: chan=%d\n", *dma_chan);
2352*4882a593Smuzhiyun 	codec_dbg(codec, "     dspio_alloc_dma_chan() -- complete\n");
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	return status;
2355*4882a593Smuzhiyun }
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun /*
2358*4882a593Smuzhiyun  * Free a DSP DMA via an SCP message
2359*4882a593Smuzhiyun  */
dspio_free_dma_chan(struct hda_codec * codec,unsigned int dma_chan)2360*4882a593Smuzhiyun static int dspio_free_dma_chan(struct hda_codec *codec, unsigned int dma_chan)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun 	int status = 0;
2363*4882a593Smuzhiyun 	unsigned int dummy = 0;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	codec_dbg(codec, "     dspio_free_dma_chan() -- begin\n");
2366*4882a593Smuzhiyun 	codec_dbg(codec, "dspio_free_dma_chan: chan=%d\n", dma_chan);
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	status = dspio_scp(codec, MASTERCONTROL, 0x20,
2369*4882a593Smuzhiyun 			MASTERCONTROL_ALLOC_DMA_CHAN, SCP_SET, &dma_chan,
2370*4882a593Smuzhiyun 			sizeof(dma_chan), NULL, &dummy);
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	if (status < 0) {
2373*4882a593Smuzhiyun 		codec_dbg(codec, "dspio_free_dma_chan: SCP Failed\n");
2374*4882a593Smuzhiyun 		return status;
2375*4882a593Smuzhiyun 	}
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 	codec_dbg(codec, "     dspio_free_dma_chan() -- complete\n");
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 	return status;
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun /*
2383*4882a593Smuzhiyun  * (Re)start the DSP
2384*4882a593Smuzhiyun  */
dsp_set_run_state(struct hda_codec * codec)2385*4882a593Smuzhiyun static int dsp_set_run_state(struct hda_codec *codec)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun 	unsigned int dbg_ctrl_reg;
2388*4882a593Smuzhiyun 	unsigned int halt_state;
2389*4882a593Smuzhiyun 	int err;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 	err = chipio_read(codec, DSP_DBGCNTL_INST_OFFSET, &dbg_ctrl_reg);
2392*4882a593Smuzhiyun 	if (err < 0)
2393*4882a593Smuzhiyun 		return err;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	halt_state = (dbg_ctrl_reg & DSP_DBGCNTL_STATE_MASK) >>
2396*4882a593Smuzhiyun 		      DSP_DBGCNTL_STATE_LOBIT;
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	if (halt_state != 0) {
2399*4882a593Smuzhiyun 		dbg_ctrl_reg &= ~((halt_state << DSP_DBGCNTL_SS_LOBIT) &
2400*4882a593Smuzhiyun 				  DSP_DBGCNTL_SS_MASK);
2401*4882a593Smuzhiyun 		err = chipio_write(codec, DSP_DBGCNTL_INST_OFFSET,
2402*4882a593Smuzhiyun 				   dbg_ctrl_reg);
2403*4882a593Smuzhiyun 		if (err < 0)
2404*4882a593Smuzhiyun 			return err;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		dbg_ctrl_reg |= (halt_state << DSP_DBGCNTL_EXEC_LOBIT) &
2407*4882a593Smuzhiyun 				DSP_DBGCNTL_EXEC_MASK;
2408*4882a593Smuzhiyun 		err = chipio_write(codec, DSP_DBGCNTL_INST_OFFSET,
2409*4882a593Smuzhiyun 				   dbg_ctrl_reg);
2410*4882a593Smuzhiyun 		if (err < 0)
2411*4882a593Smuzhiyun 			return err;
2412*4882a593Smuzhiyun 	}
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	return 0;
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun /*
2418*4882a593Smuzhiyun  * Reset the DSP
2419*4882a593Smuzhiyun  */
dsp_reset(struct hda_codec * codec)2420*4882a593Smuzhiyun static int dsp_reset(struct hda_codec *codec)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun 	unsigned int res;
2423*4882a593Smuzhiyun 	int retry = 20;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	codec_dbg(codec, "dsp_reset\n");
2426*4882a593Smuzhiyun 	do {
2427*4882a593Smuzhiyun 		res = dspio_send(codec, VENDOR_DSPIO_DSP_INIT, 0);
2428*4882a593Smuzhiyun 		retry--;
2429*4882a593Smuzhiyun 	} while (res == -EIO && retry);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	if (!retry) {
2432*4882a593Smuzhiyun 		codec_dbg(codec, "dsp_reset timeout\n");
2433*4882a593Smuzhiyun 		return -EIO;
2434*4882a593Smuzhiyun 	}
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 	return 0;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun /*
2440*4882a593Smuzhiyun  * Convert chip address to DSP address
2441*4882a593Smuzhiyun  */
dsp_chip_to_dsp_addx(unsigned int chip_addx,bool * code,bool * yram)2442*4882a593Smuzhiyun static unsigned int dsp_chip_to_dsp_addx(unsigned int chip_addx,
2443*4882a593Smuzhiyun 					bool *code, bool *yram)
2444*4882a593Smuzhiyun {
2445*4882a593Smuzhiyun 	*code = *yram = false;
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	if (UC_RANGE(chip_addx, 1)) {
2448*4882a593Smuzhiyun 		*code = true;
2449*4882a593Smuzhiyun 		return UC_OFF(chip_addx);
2450*4882a593Smuzhiyun 	} else if (X_RANGE_ALL(chip_addx, 1)) {
2451*4882a593Smuzhiyun 		return X_OFF(chip_addx);
2452*4882a593Smuzhiyun 	} else if (Y_RANGE_ALL(chip_addx, 1)) {
2453*4882a593Smuzhiyun 		*yram = true;
2454*4882a593Smuzhiyun 		return Y_OFF(chip_addx);
2455*4882a593Smuzhiyun 	}
2456*4882a593Smuzhiyun 
2457*4882a593Smuzhiyun 	return INVALID_CHIP_ADDRESS;
2458*4882a593Smuzhiyun }
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun /*
2461*4882a593Smuzhiyun  * Check if the DSP DMA is active
2462*4882a593Smuzhiyun  */
dsp_is_dma_active(struct hda_codec * codec,unsigned int dma_chan)2463*4882a593Smuzhiyun static bool dsp_is_dma_active(struct hda_codec *codec, unsigned int dma_chan)
2464*4882a593Smuzhiyun {
2465*4882a593Smuzhiyun 	unsigned int dma_chnlstart_reg;
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	chipio_read(codec, DSPDMAC_CHNLSTART_INST_OFFSET, &dma_chnlstart_reg);
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	return ((dma_chnlstart_reg & (1 <<
2470*4882a593Smuzhiyun 			(DSPDMAC_CHNLSTART_EN_LOBIT + dma_chan))) != 0);
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun 
dsp_dma_setup_common(struct hda_codec * codec,unsigned int chip_addx,unsigned int dma_chan,unsigned int port_map_mask,bool ovly)2473*4882a593Smuzhiyun static int dsp_dma_setup_common(struct hda_codec *codec,
2474*4882a593Smuzhiyun 				unsigned int chip_addx,
2475*4882a593Smuzhiyun 				unsigned int dma_chan,
2476*4882a593Smuzhiyun 				unsigned int port_map_mask,
2477*4882a593Smuzhiyun 				bool ovly)
2478*4882a593Smuzhiyun {
2479*4882a593Smuzhiyun 	int status = 0;
2480*4882a593Smuzhiyun 	unsigned int chnl_prop;
2481*4882a593Smuzhiyun 	unsigned int dsp_addx;
2482*4882a593Smuzhiyun 	unsigned int active;
2483*4882a593Smuzhiyun 	bool code, yram;
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_setup_common() -- Begin ---------\n");
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	if (dma_chan >= DSPDMAC_DMA_CFG_CHANNEL_COUNT) {
2488*4882a593Smuzhiyun 		codec_dbg(codec, "dma chan num invalid\n");
2489*4882a593Smuzhiyun 		return -EINVAL;
2490*4882a593Smuzhiyun 	}
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	if (dsp_is_dma_active(codec, dma_chan)) {
2493*4882a593Smuzhiyun 		codec_dbg(codec, "dma already active\n");
2494*4882a593Smuzhiyun 		return -EBUSY;
2495*4882a593Smuzhiyun 	}
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	dsp_addx = dsp_chip_to_dsp_addx(chip_addx, &code, &yram);
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if (dsp_addx == INVALID_CHIP_ADDRESS) {
2500*4882a593Smuzhiyun 		codec_dbg(codec, "invalid chip addr\n");
2501*4882a593Smuzhiyun 		return -ENXIO;
2502*4882a593Smuzhiyun 	}
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	chnl_prop = DSPDMAC_CHNLPROP_AC_MASK;
2505*4882a593Smuzhiyun 	active = 0;
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup_common()    start reg pgm\n");
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (ovly) {
2510*4882a593Smuzhiyun 		status = chipio_read(codec, DSPDMAC_CHNLPROP_INST_OFFSET,
2511*4882a593Smuzhiyun 				     &chnl_prop);
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 		if (status < 0) {
2514*4882a593Smuzhiyun 			codec_dbg(codec, "read CHNLPROP Reg fail\n");
2515*4882a593Smuzhiyun 			return status;
2516*4882a593Smuzhiyun 		}
2517*4882a593Smuzhiyun 		codec_dbg(codec, "dsp_dma_setup_common() Read CHNLPROP\n");
2518*4882a593Smuzhiyun 	}
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	if (!code)
2521*4882a593Smuzhiyun 		chnl_prop &= ~(1 << (DSPDMAC_CHNLPROP_MSPCE_LOBIT + dma_chan));
2522*4882a593Smuzhiyun 	else
2523*4882a593Smuzhiyun 		chnl_prop |=  (1 << (DSPDMAC_CHNLPROP_MSPCE_LOBIT + dma_chan));
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun 	chnl_prop &= ~(1 << (DSPDMAC_CHNLPROP_DCON_LOBIT + dma_chan));
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_CHNLPROP_INST_OFFSET, chnl_prop);
2528*4882a593Smuzhiyun 	if (status < 0) {
2529*4882a593Smuzhiyun 		codec_dbg(codec, "write CHNLPROP Reg fail\n");
2530*4882a593Smuzhiyun 		return status;
2531*4882a593Smuzhiyun 	}
2532*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup_common()    Write CHNLPROP\n");
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	if (ovly) {
2535*4882a593Smuzhiyun 		status = chipio_read(codec, DSPDMAC_ACTIVE_INST_OFFSET,
2536*4882a593Smuzhiyun 				     &active);
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 		if (status < 0) {
2539*4882a593Smuzhiyun 			codec_dbg(codec, "read ACTIVE Reg fail\n");
2540*4882a593Smuzhiyun 			return status;
2541*4882a593Smuzhiyun 		}
2542*4882a593Smuzhiyun 		codec_dbg(codec, "dsp_dma_setup_common() Read ACTIVE\n");
2543*4882a593Smuzhiyun 	}
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	active &= (~(1 << (DSPDMAC_ACTIVE_AAR_LOBIT + dma_chan))) &
2546*4882a593Smuzhiyun 		DSPDMAC_ACTIVE_AAR_MASK;
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_ACTIVE_INST_OFFSET, active);
2549*4882a593Smuzhiyun 	if (status < 0) {
2550*4882a593Smuzhiyun 		codec_dbg(codec, "write ACTIVE Reg fail\n");
2551*4882a593Smuzhiyun 		return status;
2552*4882a593Smuzhiyun 	}
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup_common()    Write ACTIVE\n");
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_AUDCHSEL_INST_OFFSET(dma_chan),
2557*4882a593Smuzhiyun 			      port_map_mask);
2558*4882a593Smuzhiyun 	if (status < 0) {
2559*4882a593Smuzhiyun 		codec_dbg(codec, "write AUDCHSEL Reg fail\n");
2560*4882a593Smuzhiyun 		return status;
2561*4882a593Smuzhiyun 	}
2562*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup_common()    Write AUDCHSEL\n");
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_IRQCNT_INST_OFFSET(dma_chan),
2565*4882a593Smuzhiyun 			DSPDMAC_IRQCNT_BICNT_MASK | DSPDMAC_IRQCNT_CICNT_MASK);
2566*4882a593Smuzhiyun 	if (status < 0) {
2567*4882a593Smuzhiyun 		codec_dbg(codec, "write IRQCNT Reg fail\n");
2568*4882a593Smuzhiyun 		return status;
2569*4882a593Smuzhiyun 	}
2570*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup_common()    Write IRQCNT\n");
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	codec_dbg(codec,
2573*4882a593Smuzhiyun 		   "ChipA=0x%x,DspA=0x%x,dmaCh=%u, "
2574*4882a593Smuzhiyun 		   "CHSEL=0x%x,CHPROP=0x%x,Active=0x%x\n",
2575*4882a593Smuzhiyun 		   chip_addx, dsp_addx, dma_chan,
2576*4882a593Smuzhiyun 		   port_map_mask, chnl_prop, active);
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_setup_common() -- Complete ------\n");
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	return 0;
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun /*
2584*4882a593Smuzhiyun  * Setup the DSP DMA per-transfer-specific registers
2585*4882a593Smuzhiyun  */
dsp_dma_setup(struct hda_codec * codec,unsigned int chip_addx,unsigned int count,unsigned int dma_chan)2586*4882a593Smuzhiyun static int dsp_dma_setup(struct hda_codec *codec,
2587*4882a593Smuzhiyun 			unsigned int chip_addx,
2588*4882a593Smuzhiyun 			unsigned int count,
2589*4882a593Smuzhiyun 			unsigned int dma_chan)
2590*4882a593Smuzhiyun {
2591*4882a593Smuzhiyun 	int status = 0;
2592*4882a593Smuzhiyun 	bool code, yram;
2593*4882a593Smuzhiyun 	unsigned int dsp_addx;
2594*4882a593Smuzhiyun 	unsigned int addr_field;
2595*4882a593Smuzhiyun 	unsigned int incr_field;
2596*4882a593Smuzhiyun 	unsigned int base_cnt;
2597*4882a593Smuzhiyun 	unsigned int cur_cnt;
2598*4882a593Smuzhiyun 	unsigned int dma_cfg = 0;
2599*4882a593Smuzhiyun 	unsigned int adr_ofs = 0;
2600*4882a593Smuzhiyun 	unsigned int xfr_cnt = 0;
2601*4882a593Smuzhiyun 	const unsigned int max_dma_count = 1 << (DSPDMAC_XFRCNT_BCNT_HIBIT -
2602*4882a593Smuzhiyun 						DSPDMAC_XFRCNT_BCNT_LOBIT + 1);
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_setup() -- Begin ---------\n");
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	if (count > max_dma_count) {
2607*4882a593Smuzhiyun 		codec_dbg(codec, "count too big\n");
2608*4882a593Smuzhiyun 		return -EINVAL;
2609*4882a593Smuzhiyun 	}
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun 	dsp_addx = dsp_chip_to_dsp_addx(chip_addx, &code, &yram);
2612*4882a593Smuzhiyun 	if (dsp_addx == INVALID_CHIP_ADDRESS) {
2613*4882a593Smuzhiyun 		codec_dbg(codec, "invalid chip addr\n");
2614*4882a593Smuzhiyun 		return -ENXIO;
2615*4882a593Smuzhiyun 	}
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup()    start reg pgm\n");
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	addr_field = dsp_addx << DSPDMAC_DMACFG_DBADR_LOBIT;
2620*4882a593Smuzhiyun 	incr_field   = 0;
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	if (!code) {
2623*4882a593Smuzhiyun 		addr_field <<= 1;
2624*4882a593Smuzhiyun 		if (yram)
2625*4882a593Smuzhiyun 			addr_field |= (1 << DSPDMAC_DMACFG_DBADR_LOBIT);
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 		incr_field  = (1 << DSPDMAC_DMACFG_AINCR_LOBIT);
2628*4882a593Smuzhiyun 	}
2629*4882a593Smuzhiyun 
2630*4882a593Smuzhiyun 	dma_cfg = addr_field + incr_field;
2631*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_DMACFG_INST_OFFSET(dma_chan),
2632*4882a593Smuzhiyun 				dma_cfg);
2633*4882a593Smuzhiyun 	if (status < 0) {
2634*4882a593Smuzhiyun 		codec_dbg(codec, "write DMACFG Reg fail\n");
2635*4882a593Smuzhiyun 		return status;
2636*4882a593Smuzhiyun 	}
2637*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup()    Write DMACFG\n");
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	adr_ofs = (count - 1) << (DSPDMAC_DSPADROFS_BOFS_LOBIT +
2640*4882a593Smuzhiyun 							(code ? 0 : 1));
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_DSPADROFS_INST_OFFSET(dma_chan),
2643*4882a593Smuzhiyun 				adr_ofs);
2644*4882a593Smuzhiyun 	if (status < 0) {
2645*4882a593Smuzhiyun 		codec_dbg(codec, "write DSPADROFS Reg fail\n");
2646*4882a593Smuzhiyun 		return status;
2647*4882a593Smuzhiyun 	}
2648*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup()    Write DSPADROFS\n");
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	base_cnt = (count - 1) << DSPDMAC_XFRCNT_BCNT_LOBIT;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	cur_cnt  = (count - 1) << DSPDMAC_XFRCNT_CCNT_LOBIT;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	xfr_cnt = base_cnt | cur_cnt;
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	status = chipio_write(codec,
2657*4882a593Smuzhiyun 				DSPDMAC_XFRCNT_INST_OFFSET(dma_chan), xfr_cnt);
2658*4882a593Smuzhiyun 	if (status < 0) {
2659*4882a593Smuzhiyun 		codec_dbg(codec, "write XFRCNT Reg fail\n");
2660*4882a593Smuzhiyun 		return status;
2661*4882a593Smuzhiyun 	}
2662*4882a593Smuzhiyun 	codec_dbg(codec, "   dsp_dma_setup()    Write XFRCNT\n");
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	codec_dbg(codec,
2665*4882a593Smuzhiyun 		   "ChipA=0x%x, cnt=0x%x, DMACFG=0x%x, "
2666*4882a593Smuzhiyun 		   "ADROFS=0x%x, XFRCNT=0x%x\n",
2667*4882a593Smuzhiyun 		   chip_addx, count, dma_cfg, adr_ofs, xfr_cnt);
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_setup() -- Complete ---------\n");
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun 	return 0;
2672*4882a593Smuzhiyun }
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun /*
2675*4882a593Smuzhiyun  * Start the DSP DMA
2676*4882a593Smuzhiyun  */
dsp_dma_start(struct hda_codec * codec,unsigned int dma_chan,bool ovly)2677*4882a593Smuzhiyun static int dsp_dma_start(struct hda_codec *codec,
2678*4882a593Smuzhiyun 			 unsigned int dma_chan, bool ovly)
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun 	unsigned int reg = 0;
2681*4882a593Smuzhiyun 	int status = 0;
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_start() -- Begin ---------\n");
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	if (ovly) {
2686*4882a593Smuzhiyun 		status = chipio_read(codec,
2687*4882a593Smuzhiyun 				     DSPDMAC_CHNLSTART_INST_OFFSET, &reg);
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 		if (status < 0) {
2690*4882a593Smuzhiyun 			codec_dbg(codec, "read CHNLSTART reg fail\n");
2691*4882a593Smuzhiyun 			return status;
2692*4882a593Smuzhiyun 		}
2693*4882a593Smuzhiyun 		codec_dbg(codec, "-- dsp_dma_start()    Read CHNLSTART\n");
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 		reg &= ~(DSPDMAC_CHNLSTART_EN_MASK |
2696*4882a593Smuzhiyun 				DSPDMAC_CHNLSTART_DIS_MASK);
2697*4882a593Smuzhiyun 	}
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_CHNLSTART_INST_OFFSET,
2700*4882a593Smuzhiyun 			reg | (1 << (dma_chan + DSPDMAC_CHNLSTART_EN_LOBIT)));
2701*4882a593Smuzhiyun 	if (status < 0) {
2702*4882a593Smuzhiyun 		codec_dbg(codec, "write CHNLSTART reg fail\n");
2703*4882a593Smuzhiyun 		return status;
2704*4882a593Smuzhiyun 	}
2705*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_start() -- Complete ---------\n");
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	return status;
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun /*
2711*4882a593Smuzhiyun  * Stop the DSP DMA
2712*4882a593Smuzhiyun  */
dsp_dma_stop(struct hda_codec * codec,unsigned int dma_chan,bool ovly)2713*4882a593Smuzhiyun static int dsp_dma_stop(struct hda_codec *codec,
2714*4882a593Smuzhiyun 			unsigned int dma_chan, bool ovly)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun 	unsigned int reg = 0;
2717*4882a593Smuzhiyun 	int status = 0;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_stop() -- Begin ---------\n");
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	if (ovly) {
2722*4882a593Smuzhiyun 		status = chipio_read(codec,
2723*4882a593Smuzhiyun 				     DSPDMAC_CHNLSTART_INST_OFFSET, &reg);
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 		if (status < 0) {
2726*4882a593Smuzhiyun 			codec_dbg(codec, "read CHNLSTART reg fail\n");
2727*4882a593Smuzhiyun 			return status;
2728*4882a593Smuzhiyun 		}
2729*4882a593Smuzhiyun 		codec_dbg(codec, "-- dsp_dma_stop()    Read CHNLSTART\n");
2730*4882a593Smuzhiyun 		reg &= ~(DSPDMAC_CHNLSTART_EN_MASK |
2731*4882a593Smuzhiyun 				DSPDMAC_CHNLSTART_DIS_MASK);
2732*4882a593Smuzhiyun 	}
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	status = chipio_write(codec, DSPDMAC_CHNLSTART_INST_OFFSET,
2735*4882a593Smuzhiyun 			reg | (1 << (dma_chan + DSPDMAC_CHNLSTART_DIS_LOBIT)));
2736*4882a593Smuzhiyun 	if (status < 0) {
2737*4882a593Smuzhiyun 		codec_dbg(codec, "write CHNLSTART reg fail\n");
2738*4882a593Smuzhiyun 		return status;
2739*4882a593Smuzhiyun 	}
2740*4882a593Smuzhiyun 	codec_dbg(codec, "-- dsp_dma_stop() -- Complete ---------\n");
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	return status;
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun /**
2746*4882a593Smuzhiyun  * Allocate router ports
2747*4882a593Smuzhiyun  *
2748*4882a593Smuzhiyun  * @codec: the HDA codec
2749*4882a593Smuzhiyun  * @num_chans: number of channels in the stream
2750*4882a593Smuzhiyun  * @ports_per_channel: number of ports per channel
2751*4882a593Smuzhiyun  * @start_device: start device
2752*4882a593Smuzhiyun  * @port_map: pointer to the port list to hold the allocated ports
2753*4882a593Smuzhiyun  *
2754*4882a593Smuzhiyun  * Returns zero or a negative error code.
2755*4882a593Smuzhiyun  */
dsp_allocate_router_ports(struct hda_codec * codec,unsigned int num_chans,unsigned int ports_per_channel,unsigned int start_device,unsigned int * port_map)2756*4882a593Smuzhiyun static int dsp_allocate_router_ports(struct hda_codec *codec,
2757*4882a593Smuzhiyun 				     unsigned int num_chans,
2758*4882a593Smuzhiyun 				     unsigned int ports_per_channel,
2759*4882a593Smuzhiyun 				     unsigned int start_device,
2760*4882a593Smuzhiyun 				     unsigned int *port_map)
2761*4882a593Smuzhiyun {
2762*4882a593Smuzhiyun 	int status = 0;
2763*4882a593Smuzhiyun 	int res;
2764*4882a593Smuzhiyun 	u8 val;
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	status = chipio_send(codec, VENDOR_CHIPIO_STATUS, 0);
2767*4882a593Smuzhiyun 	if (status < 0)
2768*4882a593Smuzhiyun 		return status;
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	val = start_device << 6;
2771*4882a593Smuzhiyun 	val |= (ports_per_channel - 1) << 4;
2772*4882a593Smuzhiyun 	val |= num_chans - 1;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
2775*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PORT_ALLOC_CONFIG_SET,
2776*4882a593Smuzhiyun 			    val);
2777*4882a593Smuzhiyun 
2778*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
2779*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PORT_ALLOC_SET,
2780*4882a593Smuzhiyun 			    MEM_CONNID_DSP);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	status = chipio_send(codec, VENDOR_CHIPIO_STATUS, 0);
2783*4882a593Smuzhiyun 	if (status < 0)
2784*4882a593Smuzhiyun 		return status;
2785*4882a593Smuzhiyun 
2786*4882a593Smuzhiyun 	res = snd_hda_codec_read(codec, WIDGET_CHIP_CTRL, 0,
2787*4882a593Smuzhiyun 				VENDOR_CHIPIO_PORT_ALLOC_GET, 0);
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	*port_map = res;
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun 	return (res < 0) ? res : 0;
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun /*
2795*4882a593Smuzhiyun  * Free router ports
2796*4882a593Smuzhiyun  */
dsp_free_router_ports(struct hda_codec * codec)2797*4882a593Smuzhiyun static int dsp_free_router_ports(struct hda_codec *codec)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun 	int status = 0;
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	status = chipio_send(codec, VENDOR_CHIPIO_STATUS, 0);
2802*4882a593Smuzhiyun 	if (status < 0)
2803*4882a593Smuzhiyun 		return status;
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
2806*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PORT_FREE_SET,
2807*4882a593Smuzhiyun 			    MEM_CONNID_DSP);
2808*4882a593Smuzhiyun 
2809*4882a593Smuzhiyun 	status = chipio_send(codec, VENDOR_CHIPIO_STATUS, 0);
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	return status;
2812*4882a593Smuzhiyun }
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun /*
2815*4882a593Smuzhiyun  * Allocate DSP ports for the download stream
2816*4882a593Smuzhiyun  */
dsp_allocate_ports(struct hda_codec * codec,unsigned int num_chans,unsigned int rate_multi,unsigned int * port_map)2817*4882a593Smuzhiyun static int dsp_allocate_ports(struct hda_codec *codec,
2818*4882a593Smuzhiyun 			unsigned int num_chans,
2819*4882a593Smuzhiyun 			unsigned int rate_multi, unsigned int *port_map)
2820*4882a593Smuzhiyun {
2821*4882a593Smuzhiyun 	int status;
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	codec_dbg(codec, "     dsp_allocate_ports() -- begin\n");
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	if ((rate_multi != 1) && (rate_multi != 2) && (rate_multi != 4)) {
2826*4882a593Smuzhiyun 		codec_dbg(codec, "bad rate multiple\n");
2827*4882a593Smuzhiyun 		return -EINVAL;
2828*4882a593Smuzhiyun 	}
2829*4882a593Smuzhiyun 
2830*4882a593Smuzhiyun 	status = dsp_allocate_router_ports(codec, num_chans,
2831*4882a593Smuzhiyun 					   rate_multi, 0, port_map);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	codec_dbg(codec, "     dsp_allocate_ports() -- complete\n");
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	return status;
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun 
dsp_allocate_ports_format(struct hda_codec * codec,const unsigned short fmt,unsigned int * port_map)2838*4882a593Smuzhiyun static int dsp_allocate_ports_format(struct hda_codec *codec,
2839*4882a593Smuzhiyun 			const unsigned short fmt,
2840*4882a593Smuzhiyun 			unsigned int *port_map)
2841*4882a593Smuzhiyun {
2842*4882a593Smuzhiyun 	int status;
2843*4882a593Smuzhiyun 	unsigned int num_chans;
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	unsigned int sample_rate_div = ((get_hdafmt_rate(fmt) >> 0) & 3) + 1;
2846*4882a593Smuzhiyun 	unsigned int sample_rate_mul = ((get_hdafmt_rate(fmt) >> 3) & 3) + 1;
2847*4882a593Smuzhiyun 	unsigned int rate_multi = sample_rate_mul / sample_rate_div;
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	if ((rate_multi != 1) && (rate_multi != 2) && (rate_multi != 4)) {
2850*4882a593Smuzhiyun 		codec_dbg(codec, "bad rate multiple\n");
2851*4882a593Smuzhiyun 		return -EINVAL;
2852*4882a593Smuzhiyun 	}
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	num_chans = get_hdafmt_chs(fmt) + 1;
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 	status = dsp_allocate_ports(codec, num_chans, rate_multi, port_map);
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun 	return status;
2859*4882a593Smuzhiyun }
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun /*
2862*4882a593Smuzhiyun  * free DSP ports
2863*4882a593Smuzhiyun  */
dsp_free_ports(struct hda_codec * codec)2864*4882a593Smuzhiyun static int dsp_free_ports(struct hda_codec *codec)
2865*4882a593Smuzhiyun {
2866*4882a593Smuzhiyun 	int status;
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	codec_dbg(codec, "     dsp_free_ports() -- begin\n");
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	status = dsp_free_router_ports(codec);
2871*4882a593Smuzhiyun 	if (status < 0) {
2872*4882a593Smuzhiyun 		codec_dbg(codec, "free router ports fail\n");
2873*4882a593Smuzhiyun 		return status;
2874*4882a593Smuzhiyun 	}
2875*4882a593Smuzhiyun 	codec_dbg(codec, "     dsp_free_ports() -- complete\n");
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 	return status;
2878*4882a593Smuzhiyun }
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun /*
2881*4882a593Smuzhiyun  *  HDA DMA engine stuffs for DSP code download
2882*4882a593Smuzhiyun  */
2883*4882a593Smuzhiyun struct dma_engine {
2884*4882a593Smuzhiyun 	struct hda_codec *codec;
2885*4882a593Smuzhiyun 	unsigned short m_converter_format;
2886*4882a593Smuzhiyun 	struct snd_dma_buffer *dmab;
2887*4882a593Smuzhiyun 	unsigned int buf_size;
2888*4882a593Smuzhiyun };
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun enum dma_state {
2892*4882a593Smuzhiyun 	DMA_STATE_STOP  = 0,
2893*4882a593Smuzhiyun 	DMA_STATE_RUN   = 1
2894*4882a593Smuzhiyun };
2895*4882a593Smuzhiyun 
dma_convert_to_hda_format(struct hda_codec * codec,unsigned int sample_rate,unsigned short channels,unsigned short * hda_format)2896*4882a593Smuzhiyun static int dma_convert_to_hda_format(struct hda_codec *codec,
2897*4882a593Smuzhiyun 		unsigned int sample_rate,
2898*4882a593Smuzhiyun 		unsigned short channels,
2899*4882a593Smuzhiyun 		unsigned short *hda_format)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun 	unsigned int format_val;
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	format_val = snd_hdac_calc_stream_format(sample_rate,
2904*4882a593Smuzhiyun 				channels, SNDRV_PCM_FORMAT_S32_LE, 32, 0);
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun 	if (hda_format)
2907*4882a593Smuzhiyun 		*hda_format = (unsigned short)format_val;
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	return 0;
2910*4882a593Smuzhiyun }
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun /*
2913*4882a593Smuzhiyun  *  Reset DMA for DSP download
2914*4882a593Smuzhiyun  */
dma_reset(struct dma_engine * dma)2915*4882a593Smuzhiyun static int dma_reset(struct dma_engine *dma)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun 	struct hda_codec *codec = dma->codec;
2918*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
2919*4882a593Smuzhiyun 	int status;
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	if (dma->dmab->area)
2922*4882a593Smuzhiyun 		snd_hda_codec_load_dsp_cleanup(codec, dma->dmab);
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	status = snd_hda_codec_load_dsp_prepare(codec,
2925*4882a593Smuzhiyun 			dma->m_converter_format,
2926*4882a593Smuzhiyun 			dma->buf_size,
2927*4882a593Smuzhiyun 			dma->dmab);
2928*4882a593Smuzhiyun 	if (status < 0)
2929*4882a593Smuzhiyun 		return status;
2930*4882a593Smuzhiyun 	spec->dsp_stream_id = status;
2931*4882a593Smuzhiyun 	return 0;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun 
dma_set_state(struct dma_engine * dma,enum dma_state state)2934*4882a593Smuzhiyun static int dma_set_state(struct dma_engine *dma, enum dma_state state)
2935*4882a593Smuzhiyun {
2936*4882a593Smuzhiyun 	bool cmd;
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun 	switch (state) {
2939*4882a593Smuzhiyun 	case DMA_STATE_STOP:
2940*4882a593Smuzhiyun 		cmd = false;
2941*4882a593Smuzhiyun 		break;
2942*4882a593Smuzhiyun 	case DMA_STATE_RUN:
2943*4882a593Smuzhiyun 		cmd = true;
2944*4882a593Smuzhiyun 		break;
2945*4882a593Smuzhiyun 	default:
2946*4882a593Smuzhiyun 		return 0;
2947*4882a593Smuzhiyun 	}
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	snd_hda_codec_load_dsp_trigger(dma->codec, cmd);
2950*4882a593Smuzhiyun 	return 0;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun 
dma_get_buffer_size(struct dma_engine * dma)2953*4882a593Smuzhiyun static unsigned int dma_get_buffer_size(struct dma_engine *dma)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	return dma->dmab->bytes;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun 
dma_get_buffer_addr(struct dma_engine * dma)2958*4882a593Smuzhiyun static unsigned char *dma_get_buffer_addr(struct dma_engine *dma)
2959*4882a593Smuzhiyun {
2960*4882a593Smuzhiyun 	return dma->dmab->area;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun 
dma_xfer(struct dma_engine * dma,const unsigned int * data,unsigned int count)2963*4882a593Smuzhiyun static int dma_xfer(struct dma_engine *dma,
2964*4882a593Smuzhiyun 		const unsigned int *data,
2965*4882a593Smuzhiyun 		unsigned int count)
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun 	memcpy(dma->dmab->area, data, count);
2968*4882a593Smuzhiyun 	return 0;
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun 
dma_get_converter_format(struct dma_engine * dma,unsigned short * format)2971*4882a593Smuzhiyun static void dma_get_converter_format(
2972*4882a593Smuzhiyun 		struct dma_engine *dma,
2973*4882a593Smuzhiyun 		unsigned short *format)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun 	if (format)
2976*4882a593Smuzhiyun 		*format = dma->m_converter_format;
2977*4882a593Smuzhiyun }
2978*4882a593Smuzhiyun 
dma_get_stream_id(struct dma_engine * dma)2979*4882a593Smuzhiyun static unsigned int dma_get_stream_id(struct dma_engine *dma)
2980*4882a593Smuzhiyun {
2981*4882a593Smuzhiyun 	struct ca0132_spec *spec = dma->codec->spec;
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 	return spec->dsp_stream_id;
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun struct dsp_image_seg {
2987*4882a593Smuzhiyun 	u32 magic;
2988*4882a593Smuzhiyun 	u32 chip_addr;
2989*4882a593Smuzhiyun 	u32 count;
2990*4882a593Smuzhiyun 	u32 data[];
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun static const u32 g_magic_value = 0x4c46584d;
2994*4882a593Smuzhiyun static const u32 g_chip_addr_magic_value = 0xFFFFFF01;
2995*4882a593Smuzhiyun 
is_valid(const struct dsp_image_seg * p)2996*4882a593Smuzhiyun static bool is_valid(const struct dsp_image_seg *p)
2997*4882a593Smuzhiyun {
2998*4882a593Smuzhiyun 	return p->magic == g_magic_value;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun 
is_hci_prog_list_seg(const struct dsp_image_seg * p)3001*4882a593Smuzhiyun static bool is_hci_prog_list_seg(const struct dsp_image_seg *p)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun 	return g_chip_addr_magic_value == p->chip_addr;
3004*4882a593Smuzhiyun }
3005*4882a593Smuzhiyun 
is_last(const struct dsp_image_seg * p)3006*4882a593Smuzhiyun static bool is_last(const struct dsp_image_seg *p)
3007*4882a593Smuzhiyun {
3008*4882a593Smuzhiyun 	return p->count == 0;
3009*4882a593Smuzhiyun }
3010*4882a593Smuzhiyun 
dsp_sizeof(const struct dsp_image_seg * p)3011*4882a593Smuzhiyun static size_t dsp_sizeof(const struct dsp_image_seg *p)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun 	return struct_size(p, data, p->count);
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun 
get_next_seg_ptr(const struct dsp_image_seg * p)3016*4882a593Smuzhiyun static const struct dsp_image_seg *get_next_seg_ptr(
3017*4882a593Smuzhiyun 				const struct dsp_image_seg *p)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun 	return (struct dsp_image_seg *)((unsigned char *)(p) + dsp_sizeof(p));
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun /*
3023*4882a593Smuzhiyun  * CA0132 chip DSP transfer stuffs.  For DSP download.
3024*4882a593Smuzhiyun  */
3025*4882a593Smuzhiyun #define INVALID_DMA_CHANNEL (~0U)
3026*4882a593Smuzhiyun 
3027*4882a593Smuzhiyun /*
3028*4882a593Smuzhiyun  * Program a list of address/data pairs via the ChipIO widget.
3029*4882a593Smuzhiyun  * The segment data is in the format of successive pairs of words.
3030*4882a593Smuzhiyun  * These are repeated as indicated by the segment's count field.
3031*4882a593Smuzhiyun  */
dspxfr_hci_write(struct hda_codec * codec,const struct dsp_image_seg * fls)3032*4882a593Smuzhiyun static int dspxfr_hci_write(struct hda_codec *codec,
3033*4882a593Smuzhiyun 			const struct dsp_image_seg *fls)
3034*4882a593Smuzhiyun {
3035*4882a593Smuzhiyun 	int status;
3036*4882a593Smuzhiyun 	const u32 *data;
3037*4882a593Smuzhiyun 	unsigned int count;
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	if (fls == NULL || fls->chip_addr != g_chip_addr_magic_value) {
3040*4882a593Smuzhiyun 		codec_dbg(codec, "hci_write invalid params\n");
3041*4882a593Smuzhiyun 		return -EINVAL;
3042*4882a593Smuzhiyun 	}
3043*4882a593Smuzhiyun 
3044*4882a593Smuzhiyun 	count = fls->count;
3045*4882a593Smuzhiyun 	data = (u32 *)(fls->data);
3046*4882a593Smuzhiyun 	while (count >= 2) {
3047*4882a593Smuzhiyun 		status = chipio_write(codec, data[0], data[1]);
3048*4882a593Smuzhiyun 		if (status < 0) {
3049*4882a593Smuzhiyun 			codec_dbg(codec, "hci_write chipio failed\n");
3050*4882a593Smuzhiyun 			return status;
3051*4882a593Smuzhiyun 		}
3052*4882a593Smuzhiyun 		count -= 2;
3053*4882a593Smuzhiyun 		data  += 2;
3054*4882a593Smuzhiyun 	}
3055*4882a593Smuzhiyun 	return 0;
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun /**
3059*4882a593Smuzhiyun  * Write a block of data into DSP code or data RAM using pre-allocated
3060*4882a593Smuzhiyun  * DMA engine.
3061*4882a593Smuzhiyun  *
3062*4882a593Smuzhiyun  * @codec: the HDA codec
3063*4882a593Smuzhiyun  * @fls: pointer to a fast load image
3064*4882a593Smuzhiyun  * @reloc: Relocation address for loading single-segment overlays, or 0 for
3065*4882a593Smuzhiyun  *	   no relocation
3066*4882a593Smuzhiyun  * @dma_engine: pointer to DMA engine to be used for DSP download
3067*4882a593Smuzhiyun  * @dma_chan: The number of DMA channels used for DSP download
3068*4882a593Smuzhiyun  * @port_map_mask: port mapping
3069*4882a593Smuzhiyun  * @ovly: TRUE if overlay format is required
3070*4882a593Smuzhiyun  *
3071*4882a593Smuzhiyun  * Returns zero or a negative error code.
3072*4882a593Smuzhiyun  */
dspxfr_one_seg(struct hda_codec * codec,const struct dsp_image_seg * fls,unsigned int reloc,struct dma_engine * dma_engine,unsigned int dma_chan,unsigned int port_map_mask,bool ovly)3073*4882a593Smuzhiyun static int dspxfr_one_seg(struct hda_codec *codec,
3074*4882a593Smuzhiyun 			const struct dsp_image_seg *fls,
3075*4882a593Smuzhiyun 			unsigned int reloc,
3076*4882a593Smuzhiyun 			struct dma_engine *dma_engine,
3077*4882a593Smuzhiyun 			unsigned int dma_chan,
3078*4882a593Smuzhiyun 			unsigned int port_map_mask,
3079*4882a593Smuzhiyun 			bool ovly)
3080*4882a593Smuzhiyun {
3081*4882a593Smuzhiyun 	int status = 0;
3082*4882a593Smuzhiyun 	bool comm_dma_setup_done = false;
3083*4882a593Smuzhiyun 	const unsigned int *data;
3084*4882a593Smuzhiyun 	unsigned int chip_addx;
3085*4882a593Smuzhiyun 	unsigned int words_to_write;
3086*4882a593Smuzhiyun 	unsigned int buffer_size_words;
3087*4882a593Smuzhiyun 	unsigned char *buffer_addx;
3088*4882a593Smuzhiyun 	unsigned short hda_format;
3089*4882a593Smuzhiyun 	unsigned int sample_rate_div;
3090*4882a593Smuzhiyun 	unsigned int sample_rate_mul;
3091*4882a593Smuzhiyun 	unsigned int num_chans;
3092*4882a593Smuzhiyun 	unsigned int hda_frame_size_words;
3093*4882a593Smuzhiyun 	unsigned int remainder_words;
3094*4882a593Smuzhiyun 	const u32 *data_remainder;
3095*4882a593Smuzhiyun 	u32 chip_addx_remainder;
3096*4882a593Smuzhiyun 	unsigned int run_size_words;
3097*4882a593Smuzhiyun 	const struct dsp_image_seg *hci_write = NULL;
3098*4882a593Smuzhiyun 	unsigned long timeout;
3099*4882a593Smuzhiyun 	bool dma_active;
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	if (fls == NULL)
3102*4882a593Smuzhiyun 		return -EINVAL;
3103*4882a593Smuzhiyun 	if (is_hci_prog_list_seg(fls)) {
3104*4882a593Smuzhiyun 		hci_write = fls;
3105*4882a593Smuzhiyun 		fls = get_next_seg_ptr(fls);
3106*4882a593Smuzhiyun 	}
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	if (hci_write && (!fls || is_last(fls))) {
3109*4882a593Smuzhiyun 		codec_dbg(codec, "hci_write\n");
3110*4882a593Smuzhiyun 		return dspxfr_hci_write(codec, hci_write);
3111*4882a593Smuzhiyun 	}
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	if (fls == NULL || dma_engine == NULL || port_map_mask == 0) {
3114*4882a593Smuzhiyun 		codec_dbg(codec, "Invalid Params\n");
3115*4882a593Smuzhiyun 		return -EINVAL;
3116*4882a593Smuzhiyun 	}
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	data = fls->data;
3119*4882a593Smuzhiyun 	chip_addx = fls->chip_addr;
3120*4882a593Smuzhiyun 	words_to_write = fls->count;
3121*4882a593Smuzhiyun 
3122*4882a593Smuzhiyun 	if (!words_to_write)
3123*4882a593Smuzhiyun 		return hci_write ? dspxfr_hci_write(codec, hci_write) : 0;
3124*4882a593Smuzhiyun 	if (reloc)
3125*4882a593Smuzhiyun 		chip_addx = (chip_addx & (0xFFFF0000 << 2)) + (reloc << 2);
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	if (!UC_RANGE(chip_addx, words_to_write) &&
3128*4882a593Smuzhiyun 	    !X_RANGE_ALL(chip_addx, words_to_write) &&
3129*4882a593Smuzhiyun 	    !Y_RANGE_ALL(chip_addx, words_to_write)) {
3130*4882a593Smuzhiyun 		codec_dbg(codec, "Invalid chip_addx Params\n");
3131*4882a593Smuzhiyun 		return -EINVAL;
3132*4882a593Smuzhiyun 	}
3133*4882a593Smuzhiyun 
3134*4882a593Smuzhiyun 	buffer_size_words = (unsigned int)dma_get_buffer_size(dma_engine) /
3135*4882a593Smuzhiyun 					sizeof(u32);
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	buffer_addx = dma_get_buffer_addr(dma_engine);
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	if (buffer_addx == NULL) {
3140*4882a593Smuzhiyun 		codec_dbg(codec, "dma_engine buffer NULL\n");
3141*4882a593Smuzhiyun 		return -EINVAL;
3142*4882a593Smuzhiyun 	}
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	dma_get_converter_format(dma_engine, &hda_format);
3145*4882a593Smuzhiyun 	sample_rate_div = ((get_hdafmt_rate(hda_format) >> 0) & 3) + 1;
3146*4882a593Smuzhiyun 	sample_rate_mul = ((get_hdafmt_rate(hda_format) >> 3) & 3) + 1;
3147*4882a593Smuzhiyun 	num_chans = get_hdafmt_chs(hda_format) + 1;
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun 	hda_frame_size_words = ((sample_rate_div == 0) ? 0 :
3150*4882a593Smuzhiyun 			(num_chans * sample_rate_mul / sample_rate_div));
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun 	if (hda_frame_size_words == 0) {
3153*4882a593Smuzhiyun 		codec_dbg(codec, "frmsz zero\n");
3154*4882a593Smuzhiyun 		return -EINVAL;
3155*4882a593Smuzhiyun 	}
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	buffer_size_words = min(buffer_size_words,
3158*4882a593Smuzhiyun 				(unsigned int)(UC_RANGE(chip_addx, 1) ?
3159*4882a593Smuzhiyun 				65536 : 32768));
3160*4882a593Smuzhiyun 	buffer_size_words -= buffer_size_words % hda_frame_size_words;
3161*4882a593Smuzhiyun 	codec_dbg(codec,
3162*4882a593Smuzhiyun 		   "chpadr=0x%08x frmsz=%u nchan=%u "
3163*4882a593Smuzhiyun 		   "rate_mul=%u div=%u bufsz=%u\n",
3164*4882a593Smuzhiyun 		   chip_addx, hda_frame_size_words, num_chans,
3165*4882a593Smuzhiyun 		   sample_rate_mul, sample_rate_div, buffer_size_words);
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 	if (buffer_size_words < hda_frame_size_words) {
3168*4882a593Smuzhiyun 		codec_dbg(codec, "dspxfr_one_seg:failed\n");
3169*4882a593Smuzhiyun 		return -EINVAL;
3170*4882a593Smuzhiyun 	}
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	remainder_words = words_to_write % hda_frame_size_words;
3173*4882a593Smuzhiyun 	data_remainder = data;
3174*4882a593Smuzhiyun 	chip_addx_remainder = chip_addx;
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 	data += remainder_words;
3177*4882a593Smuzhiyun 	chip_addx += remainder_words*sizeof(u32);
3178*4882a593Smuzhiyun 	words_to_write -= remainder_words;
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	while (words_to_write != 0) {
3181*4882a593Smuzhiyun 		run_size_words = min(buffer_size_words, words_to_write);
3182*4882a593Smuzhiyun 		codec_dbg(codec, "dspxfr (seg loop)cnt=%u rs=%u remainder=%u\n",
3183*4882a593Smuzhiyun 			    words_to_write, run_size_words, remainder_words);
3184*4882a593Smuzhiyun 		dma_xfer(dma_engine, data, run_size_words*sizeof(u32));
3185*4882a593Smuzhiyun 		if (!comm_dma_setup_done) {
3186*4882a593Smuzhiyun 			status = dsp_dma_stop(codec, dma_chan, ovly);
3187*4882a593Smuzhiyun 			if (status < 0)
3188*4882a593Smuzhiyun 				return status;
3189*4882a593Smuzhiyun 			status = dsp_dma_setup_common(codec, chip_addx,
3190*4882a593Smuzhiyun 						dma_chan, port_map_mask, ovly);
3191*4882a593Smuzhiyun 			if (status < 0)
3192*4882a593Smuzhiyun 				return status;
3193*4882a593Smuzhiyun 			comm_dma_setup_done = true;
3194*4882a593Smuzhiyun 		}
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 		status = dsp_dma_setup(codec, chip_addx,
3197*4882a593Smuzhiyun 						run_size_words, dma_chan);
3198*4882a593Smuzhiyun 		if (status < 0)
3199*4882a593Smuzhiyun 			return status;
3200*4882a593Smuzhiyun 		status = dsp_dma_start(codec, dma_chan, ovly);
3201*4882a593Smuzhiyun 		if (status < 0)
3202*4882a593Smuzhiyun 			return status;
3203*4882a593Smuzhiyun 		if (!dsp_is_dma_active(codec, dma_chan)) {
3204*4882a593Smuzhiyun 			codec_dbg(codec, "dspxfr:DMA did not start\n");
3205*4882a593Smuzhiyun 			return -EIO;
3206*4882a593Smuzhiyun 		}
3207*4882a593Smuzhiyun 		status = dma_set_state(dma_engine, DMA_STATE_RUN);
3208*4882a593Smuzhiyun 		if (status < 0)
3209*4882a593Smuzhiyun 			return status;
3210*4882a593Smuzhiyun 		if (remainder_words != 0) {
3211*4882a593Smuzhiyun 			status = chipio_write_multiple(codec,
3212*4882a593Smuzhiyun 						chip_addx_remainder,
3213*4882a593Smuzhiyun 						data_remainder,
3214*4882a593Smuzhiyun 						remainder_words);
3215*4882a593Smuzhiyun 			if (status < 0)
3216*4882a593Smuzhiyun 				return status;
3217*4882a593Smuzhiyun 			remainder_words = 0;
3218*4882a593Smuzhiyun 		}
3219*4882a593Smuzhiyun 		if (hci_write) {
3220*4882a593Smuzhiyun 			status = dspxfr_hci_write(codec, hci_write);
3221*4882a593Smuzhiyun 			if (status < 0)
3222*4882a593Smuzhiyun 				return status;
3223*4882a593Smuzhiyun 			hci_write = NULL;
3224*4882a593Smuzhiyun 		}
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 		timeout = jiffies + msecs_to_jiffies(2000);
3227*4882a593Smuzhiyun 		do {
3228*4882a593Smuzhiyun 			dma_active = dsp_is_dma_active(codec, dma_chan);
3229*4882a593Smuzhiyun 			if (!dma_active)
3230*4882a593Smuzhiyun 				break;
3231*4882a593Smuzhiyun 			msleep(20);
3232*4882a593Smuzhiyun 		} while (time_before(jiffies, timeout));
3233*4882a593Smuzhiyun 		if (dma_active)
3234*4882a593Smuzhiyun 			break;
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun 		codec_dbg(codec, "+++++ DMA complete\n");
3237*4882a593Smuzhiyun 		dma_set_state(dma_engine, DMA_STATE_STOP);
3238*4882a593Smuzhiyun 		status = dma_reset(dma_engine);
3239*4882a593Smuzhiyun 
3240*4882a593Smuzhiyun 		if (status < 0)
3241*4882a593Smuzhiyun 			return status;
3242*4882a593Smuzhiyun 
3243*4882a593Smuzhiyun 		data += run_size_words;
3244*4882a593Smuzhiyun 		chip_addx += run_size_words*sizeof(u32);
3245*4882a593Smuzhiyun 		words_to_write -= run_size_words;
3246*4882a593Smuzhiyun 	}
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	if (remainder_words != 0) {
3249*4882a593Smuzhiyun 		status = chipio_write_multiple(codec, chip_addx_remainder,
3250*4882a593Smuzhiyun 					data_remainder, remainder_words);
3251*4882a593Smuzhiyun 	}
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 	return status;
3254*4882a593Smuzhiyun }
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun /**
3257*4882a593Smuzhiyun  * Write the entire DSP image of a DSP code/data overlay to DSP memories
3258*4882a593Smuzhiyun  *
3259*4882a593Smuzhiyun  * @codec: the HDA codec
3260*4882a593Smuzhiyun  * @fls_data: pointer to a fast load image
3261*4882a593Smuzhiyun  * @reloc: Relocation address for loading single-segment overlays, or 0 for
3262*4882a593Smuzhiyun  *	   no relocation
3263*4882a593Smuzhiyun  * @sample_rate: sampling rate of the stream used for DSP download
3264*4882a593Smuzhiyun  * @channels: channels of the stream used for DSP download
3265*4882a593Smuzhiyun  * @ovly: TRUE if overlay format is required
3266*4882a593Smuzhiyun  *
3267*4882a593Smuzhiyun  * Returns zero or a negative error code.
3268*4882a593Smuzhiyun  */
dspxfr_image(struct hda_codec * codec,const struct dsp_image_seg * fls_data,unsigned int reloc,unsigned int sample_rate,unsigned short channels,bool ovly)3269*4882a593Smuzhiyun static int dspxfr_image(struct hda_codec *codec,
3270*4882a593Smuzhiyun 			const struct dsp_image_seg *fls_data,
3271*4882a593Smuzhiyun 			unsigned int reloc,
3272*4882a593Smuzhiyun 			unsigned int sample_rate,
3273*4882a593Smuzhiyun 			unsigned short channels,
3274*4882a593Smuzhiyun 			bool ovly)
3275*4882a593Smuzhiyun {
3276*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3277*4882a593Smuzhiyun 	int status;
3278*4882a593Smuzhiyun 	unsigned short hda_format = 0;
3279*4882a593Smuzhiyun 	unsigned int response;
3280*4882a593Smuzhiyun 	unsigned char stream_id = 0;
3281*4882a593Smuzhiyun 	struct dma_engine *dma_engine;
3282*4882a593Smuzhiyun 	unsigned int dma_chan;
3283*4882a593Smuzhiyun 	unsigned int port_map_mask;
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	if (fls_data == NULL)
3286*4882a593Smuzhiyun 		return -EINVAL;
3287*4882a593Smuzhiyun 
3288*4882a593Smuzhiyun 	dma_engine = kzalloc(sizeof(*dma_engine), GFP_KERNEL);
3289*4882a593Smuzhiyun 	if (!dma_engine)
3290*4882a593Smuzhiyun 		return -ENOMEM;
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun 	dma_engine->dmab = kzalloc(sizeof(*dma_engine->dmab), GFP_KERNEL);
3293*4882a593Smuzhiyun 	if (!dma_engine->dmab) {
3294*4882a593Smuzhiyun 		kfree(dma_engine);
3295*4882a593Smuzhiyun 		return -ENOMEM;
3296*4882a593Smuzhiyun 	}
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 	dma_engine->codec = codec;
3299*4882a593Smuzhiyun 	dma_convert_to_hda_format(codec, sample_rate, channels, &hda_format);
3300*4882a593Smuzhiyun 	dma_engine->m_converter_format = hda_format;
3301*4882a593Smuzhiyun 	dma_engine->buf_size = (ovly ? DSP_DMA_WRITE_BUFLEN_OVLY :
3302*4882a593Smuzhiyun 			DSP_DMA_WRITE_BUFLEN_INIT) * 2;
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun 	dma_chan = ovly ? INVALID_DMA_CHANNEL : 0;
3305*4882a593Smuzhiyun 
3306*4882a593Smuzhiyun 	status = codec_set_converter_format(codec, WIDGET_CHIP_CTRL,
3307*4882a593Smuzhiyun 					hda_format, &response);
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	if (status < 0) {
3310*4882a593Smuzhiyun 		codec_dbg(codec, "set converter format fail\n");
3311*4882a593Smuzhiyun 		goto exit;
3312*4882a593Smuzhiyun 	}
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	status = snd_hda_codec_load_dsp_prepare(codec,
3315*4882a593Smuzhiyun 				dma_engine->m_converter_format,
3316*4882a593Smuzhiyun 				dma_engine->buf_size,
3317*4882a593Smuzhiyun 				dma_engine->dmab);
3318*4882a593Smuzhiyun 	if (status < 0)
3319*4882a593Smuzhiyun 		goto exit;
3320*4882a593Smuzhiyun 	spec->dsp_stream_id = status;
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 	if (ovly) {
3323*4882a593Smuzhiyun 		status = dspio_alloc_dma_chan(codec, &dma_chan);
3324*4882a593Smuzhiyun 		if (status < 0) {
3325*4882a593Smuzhiyun 			codec_dbg(codec, "alloc dmachan fail\n");
3326*4882a593Smuzhiyun 			dma_chan = INVALID_DMA_CHANNEL;
3327*4882a593Smuzhiyun 			goto exit;
3328*4882a593Smuzhiyun 		}
3329*4882a593Smuzhiyun 	}
3330*4882a593Smuzhiyun 
3331*4882a593Smuzhiyun 	port_map_mask = 0;
3332*4882a593Smuzhiyun 	status = dsp_allocate_ports_format(codec, hda_format,
3333*4882a593Smuzhiyun 					&port_map_mask);
3334*4882a593Smuzhiyun 	if (status < 0) {
3335*4882a593Smuzhiyun 		codec_dbg(codec, "alloc ports fail\n");
3336*4882a593Smuzhiyun 		goto exit;
3337*4882a593Smuzhiyun 	}
3338*4882a593Smuzhiyun 
3339*4882a593Smuzhiyun 	stream_id = dma_get_stream_id(dma_engine);
3340*4882a593Smuzhiyun 	status = codec_set_converter_stream_channel(codec,
3341*4882a593Smuzhiyun 			WIDGET_CHIP_CTRL, stream_id, 0, &response);
3342*4882a593Smuzhiyun 	if (status < 0) {
3343*4882a593Smuzhiyun 		codec_dbg(codec, "set stream chan fail\n");
3344*4882a593Smuzhiyun 		goto exit;
3345*4882a593Smuzhiyun 	}
3346*4882a593Smuzhiyun 
3347*4882a593Smuzhiyun 	while ((fls_data != NULL) && !is_last(fls_data)) {
3348*4882a593Smuzhiyun 		if (!is_valid(fls_data)) {
3349*4882a593Smuzhiyun 			codec_dbg(codec, "FLS check fail\n");
3350*4882a593Smuzhiyun 			status = -EINVAL;
3351*4882a593Smuzhiyun 			goto exit;
3352*4882a593Smuzhiyun 		}
3353*4882a593Smuzhiyun 		status = dspxfr_one_seg(codec, fls_data, reloc,
3354*4882a593Smuzhiyun 					dma_engine, dma_chan,
3355*4882a593Smuzhiyun 					port_map_mask, ovly);
3356*4882a593Smuzhiyun 		if (status < 0)
3357*4882a593Smuzhiyun 			break;
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 		if (is_hci_prog_list_seg(fls_data))
3360*4882a593Smuzhiyun 			fls_data = get_next_seg_ptr(fls_data);
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 		if ((fls_data != NULL) && !is_last(fls_data))
3363*4882a593Smuzhiyun 			fls_data = get_next_seg_ptr(fls_data);
3364*4882a593Smuzhiyun 	}
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	if (port_map_mask != 0)
3367*4882a593Smuzhiyun 		status = dsp_free_ports(codec);
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	if (status < 0)
3370*4882a593Smuzhiyun 		goto exit;
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun 	status = codec_set_converter_stream_channel(codec,
3373*4882a593Smuzhiyun 				WIDGET_CHIP_CTRL, 0, 0, &response);
3374*4882a593Smuzhiyun 
3375*4882a593Smuzhiyun exit:
3376*4882a593Smuzhiyun 	if (ovly && (dma_chan != INVALID_DMA_CHANNEL))
3377*4882a593Smuzhiyun 		dspio_free_dma_chan(codec, dma_chan);
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	if (dma_engine->dmab->area)
3380*4882a593Smuzhiyun 		snd_hda_codec_load_dsp_cleanup(codec, dma_engine->dmab);
3381*4882a593Smuzhiyun 	kfree(dma_engine->dmab);
3382*4882a593Smuzhiyun 	kfree(dma_engine);
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	return status;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun 
3387*4882a593Smuzhiyun /*
3388*4882a593Smuzhiyun  * CA0132 DSP download stuffs.
3389*4882a593Smuzhiyun  */
dspload_post_setup(struct hda_codec * codec)3390*4882a593Smuzhiyun static void dspload_post_setup(struct hda_codec *codec)
3391*4882a593Smuzhiyun {
3392*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3393*4882a593Smuzhiyun 	codec_dbg(codec, "---- dspload_post_setup ------\n");
3394*4882a593Smuzhiyun 	if (!ca0132_use_alt_functions(spec)) {
3395*4882a593Smuzhiyun 		/*set DSP speaker to 2.0 configuration*/
3396*4882a593Smuzhiyun 		chipio_write(codec, XRAM_XRAM_INST_OFFSET(0x18), 0x08080080);
3397*4882a593Smuzhiyun 		chipio_write(codec, XRAM_XRAM_INST_OFFSET(0x19), 0x3f800000);
3398*4882a593Smuzhiyun 
3399*4882a593Smuzhiyun 		/*update write pointer*/
3400*4882a593Smuzhiyun 		chipio_write(codec, XRAM_XRAM_INST_OFFSET(0x29), 0x00000002);
3401*4882a593Smuzhiyun 	}
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun 
3404*4882a593Smuzhiyun /**
3405*4882a593Smuzhiyun  * dspload_image - Download DSP from a DSP Image Fast Load structure.
3406*4882a593Smuzhiyun  *
3407*4882a593Smuzhiyun  * @codec: the HDA codec
3408*4882a593Smuzhiyun  * @fls: pointer to a fast load image
3409*4882a593Smuzhiyun  * @ovly: TRUE if overlay format is required
3410*4882a593Smuzhiyun  * @reloc: Relocation address for loading single-segment overlays, or 0 for
3411*4882a593Smuzhiyun  *	   no relocation
3412*4882a593Smuzhiyun  * @autostart: TRUE if DSP starts after loading; ignored if ovly is TRUE
3413*4882a593Smuzhiyun  * @router_chans: number of audio router channels to be allocated (0 means use
3414*4882a593Smuzhiyun  *		  internal defaults; max is 32)
3415*4882a593Smuzhiyun  *
3416*4882a593Smuzhiyun  * Download DSP from a DSP Image Fast Load structure. This structure is a
3417*4882a593Smuzhiyun  * linear, non-constant sized element array of structures, each of which
3418*4882a593Smuzhiyun  * contain the count of the data to be loaded, the data itself, and the
3419*4882a593Smuzhiyun  * corresponding starting chip address of the starting data location.
3420*4882a593Smuzhiyun  * Returns zero or a negative error code.
3421*4882a593Smuzhiyun  */
dspload_image(struct hda_codec * codec,const struct dsp_image_seg * fls,bool ovly,unsigned int reloc,bool autostart,int router_chans)3422*4882a593Smuzhiyun static int dspload_image(struct hda_codec *codec,
3423*4882a593Smuzhiyun 			const struct dsp_image_seg *fls,
3424*4882a593Smuzhiyun 			bool ovly,
3425*4882a593Smuzhiyun 			unsigned int reloc,
3426*4882a593Smuzhiyun 			bool autostart,
3427*4882a593Smuzhiyun 			int router_chans)
3428*4882a593Smuzhiyun {
3429*4882a593Smuzhiyun 	int status = 0;
3430*4882a593Smuzhiyun 	unsigned int sample_rate;
3431*4882a593Smuzhiyun 	unsigned short channels;
3432*4882a593Smuzhiyun 
3433*4882a593Smuzhiyun 	codec_dbg(codec, "---- dspload_image begin ------\n");
3434*4882a593Smuzhiyun 	if (router_chans == 0) {
3435*4882a593Smuzhiyun 		if (!ovly)
3436*4882a593Smuzhiyun 			router_chans = DMA_TRANSFER_FRAME_SIZE_NWORDS;
3437*4882a593Smuzhiyun 		else
3438*4882a593Smuzhiyun 			router_chans = DMA_OVERLAY_FRAME_SIZE_NWORDS;
3439*4882a593Smuzhiyun 	}
3440*4882a593Smuzhiyun 
3441*4882a593Smuzhiyun 	sample_rate = 48000;
3442*4882a593Smuzhiyun 	channels = (unsigned short)router_chans;
3443*4882a593Smuzhiyun 
3444*4882a593Smuzhiyun 	while (channels > 16) {
3445*4882a593Smuzhiyun 		sample_rate *= 2;
3446*4882a593Smuzhiyun 		channels /= 2;
3447*4882a593Smuzhiyun 	}
3448*4882a593Smuzhiyun 
3449*4882a593Smuzhiyun 	do {
3450*4882a593Smuzhiyun 		codec_dbg(codec, "Ready to program DMA\n");
3451*4882a593Smuzhiyun 		if (!ovly)
3452*4882a593Smuzhiyun 			status = dsp_reset(codec);
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 		if (status < 0)
3455*4882a593Smuzhiyun 			break;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 		codec_dbg(codec, "dsp_reset() complete\n");
3458*4882a593Smuzhiyun 		status = dspxfr_image(codec, fls, reloc, sample_rate, channels,
3459*4882a593Smuzhiyun 				      ovly);
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun 		if (status < 0)
3462*4882a593Smuzhiyun 			break;
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun 		codec_dbg(codec, "dspxfr_image() complete\n");
3465*4882a593Smuzhiyun 		if (autostart && !ovly) {
3466*4882a593Smuzhiyun 			dspload_post_setup(codec);
3467*4882a593Smuzhiyun 			status = dsp_set_run_state(codec);
3468*4882a593Smuzhiyun 		}
3469*4882a593Smuzhiyun 
3470*4882a593Smuzhiyun 		codec_dbg(codec, "LOAD FINISHED\n");
3471*4882a593Smuzhiyun 	} while (0);
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	return status;
3474*4882a593Smuzhiyun }
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_CODEC_CA0132_DSP
dspload_is_loaded(struct hda_codec * codec)3477*4882a593Smuzhiyun static bool dspload_is_loaded(struct hda_codec *codec)
3478*4882a593Smuzhiyun {
3479*4882a593Smuzhiyun 	unsigned int data = 0;
3480*4882a593Smuzhiyun 	int status = 0;
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun 	status = chipio_read(codec, 0x40004, &data);
3483*4882a593Smuzhiyun 	if ((status < 0) || (data != 1))
3484*4882a593Smuzhiyun 		return false;
3485*4882a593Smuzhiyun 
3486*4882a593Smuzhiyun 	return true;
3487*4882a593Smuzhiyun }
3488*4882a593Smuzhiyun #else
3489*4882a593Smuzhiyun #define dspload_is_loaded(codec)	false
3490*4882a593Smuzhiyun #endif
3491*4882a593Smuzhiyun 
dspload_wait_loaded(struct hda_codec * codec)3492*4882a593Smuzhiyun static bool dspload_wait_loaded(struct hda_codec *codec)
3493*4882a593Smuzhiyun {
3494*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(2000);
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	do {
3497*4882a593Smuzhiyun 		if (dspload_is_loaded(codec)) {
3498*4882a593Smuzhiyun 			codec_info(codec, "ca0132 DSP downloaded and running\n");
3499*4882a593Smuzhiyun 			return true;
3500*4882a593Smuzhiyun 		}
3501*4882a593Smuzhiyun 		msleep(20);
3502*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
3503*4882a593Smuzhiyun 
3504*4882a593Smuzhiyun 	codec_err(codec, "ca0132 failed to download DSP\n");
3505*4882a593Smuzhiyun 	return false;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun /*
3509*4882a593Smuzhiyun  * ca0113 related functions. The ca0113 acts as the HDA bus for the pci-e
3510*4882a593Smuzhiyun  * based cards, and has a second mmio region, region2, that's used for special
3511*4882a593Smuzhiyun  * commands.
3512*4882a593Smuzhiyun  */
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun /*
3515*4882a593Smuzhiyun  * For cards with PCI-E region2 (Sound Blaster Z/ZxR, Recon3D, and AE-5)
3516*4882a593Smuzhiyun  * the mmio address 0x320 is used to set GPIO pins. The format for the data
3517*4882a593Smuzhiyun  * The first eight bits are just the number of the pin. So far, I've only seen
3518*4882a593Smuzhiyun  * this number go to 7.
3519*4882a593Smuzhiyun  * AE-5 note: The AE-5 seems to use pins 2 and 3 to somehow set the color value
3520*4882a593Smuzhiyun  * of the on-card LED. It seems to use pin 2 for data, then toggles 3 to on and
3521*4882a593Smuzhiyun  * then off to send that bit.
3522*4882a593Smuzhiyun  */
ca0113_mmio_gpio_set(struct hda_codec * codec,unsigned int gpio_pin,bool enable)3523*4882a593Smuzhiyun static void ca0113_mmio_gpio_set(struct hda_codec *codec, unsigned int gpio_pin,
3524*4882a593Smuzhiyun 		bool enable)
3525*4882a593Smuzhiyun {
3526*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3527*4882a593Smuzhiyun 	unsigned short gpio_data;
3528*4882a593Smuzhiyun 
3529*4882a593Smuzhiyun 	gpio_data = gpio_pin & 0xF;
3530*4882a593Smuzhiyun 	gpio_data |= ((enable << 8) & 0x100);
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun 	writew(gpio_data, spec->mem_base + 0x320);
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun /*
3536*4882a593Smuzhiyun  * Special pci region2 commands that are only used by the AE-5. They follow
3537*4882a593Smuzhiyun  * a set format, and require reads at certain points to seemingly 'clear'
3538*4882a593Smuzhiyun  * the response data. My first tests didn't do these reads, and would cause
3539*4882a593Smuzhiyun  * the card to get locked up until the memory was read. These commands
3540*4882a593Smuzhiyun  * seem to work with three distinct values that I've taken to calling group,
3541*4882a593Smuzhiyun  * target-id, and value.
3542*4882a593Smuzhiyun  */
ca0113_mmio_command_set(struct hda_codec * codec,unsigned int group,unsigned int target,unsigned int value)3543*4882a593Smuzhiyun static void ca0113_mmio_command_set(struct hda_codec *codec, unsigned int group,
3544*4882a593Smuzhiyun 		unsigned int target, unsigned int value)
3545*4882a593Smuzhiyun {
3546*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3547*4882a593Smuzhiyun 	unsigned int write_val;
3548*4882a593Smuzhiyun 
3549*4882a593Smuzhiyun 	writel(0x0000007e, spec->mem_base + 0x210);
3550*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3551*4882a593Smuzhiyun 	writel(0x0000005a, spec->mem_base + 0x210);
3552*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3553*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	writel(0x00800005, spec->mem_base + 0x20c);
3556*4882a593Smuzhiyun 	writel(group, spec->mem_base + 0x804);
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 	writel(0x00800005, spec->mem_base + 0x20c);
3559*4882a593Smuzhiyun 	write_val = (target & 0xff);
3560*4882a593Smuzhiyun 	write_val |= (value << 8);
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 	writel(write_val, spec->mem_base + 0x204);
3564*4882a593Smuzhiyun 	/*
3565*4882a593Smuzhiyun 	 * Need delay here or else it goes too fast and works inconsistently.
3566*4882a593Smuzhiyun 	 */
3567*4882a593Smuzhiyun 	msleep(20);
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 	readl(spec->mem_base + 0x860);
3570*4882a593Smuzhiyun 	readl(spec->mem_base + 0x854);
3571*4882a593Smuzhiyun 	readl(spec->mem_base + 0x840);
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	writel(0x00800004, spec->mem_base + 0x20c);
3574*4882a593Smuzhiyun 	writel(0x00000000, spec->mem_base + 0x210);
3575*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3576*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3577*4882a593Smuzhiyun }
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun /*
3580*4882a593Smuzhiyun  * This second type of command is used for setting the sound filter type.
3581*4882a593Smuzhiyun  */
ca0113_mmio_command_set_type2(struct hda_codec * codec,unsigned int group,unsigned int target,unsigned int value)3582*4882a593Smuzhiyun static void ca0113_mmio_command_set_type2(struct hda_codec *codec,
3583*4882a593Smuzhiyun 		unsigned int group, unsigned int target, unsigned int value)
3584*4882a593Smuzhiyun {
3585*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3586*4882a593Smuzhiyun 	unsigned int write_val;
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 	writel(0x0000007e, spec->mem_base + 0x210);
3589*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3590*4882a593Smuzhiyun 	writel(0x0000005a, spec->mem_base + 0x210);
3591*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3592*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun 	writel(0x00800003, spec->mem_base + 0x20c);
3595*4882a593Smuzhiyun 	writel(group, spec->mem_base + 0x804);
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	writel(0x00800005, spec->mem_base + 0x20c);
3598*4882a593Smuzhiyun 	write_val = (target & 0xff);
3599*4882a593Smuzhiyun 	write_val |= (value << 8);
3600*4882a593Smuzhiyun 
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun 	writel(write_val, spec->mem_base + 0x204);
3603*4882a593Smuzhiyun 	msleep(20);
3604*4882a593Smuzhiyun 	readl(spec->mem_base + 0x860);
3605*4882a593Smuzhiyun 	readl(spec->mem_base + 0x854);
3606*4882a593Smuzhiyun 	readl(spec->mem_base + 0x840);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	writel(0x00800004, spec->mem_base + 0x20c);
3609*4882a593Smuzhiyun 	writel(0x00000000, spec->mem_base + 0x210);
3610*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3611*4882a593Smuzhiyun 	readl(spec->mem_base + 0x210);
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun /*
3615*4882a593Smuzhiyun  * Setup GPIO for the other variants of Core3D.
3616*4882a593Smuzhiyun  */
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun /*
3619*4882a593Smuzhiyun  * Sets up the GPIO pins so that they are discoverable. If this isn't done,
3620*4882a593Smuzhiyun  * the card shows as having no GPIO pins.
3621*4882a593Smuzhiyun  */
ca0132_gpio_init(struct hda_codec * codec)3622*4882a593Smuzhiyun static void ca0132_gpio_init(struct hda_codec *codec)
3623*4882a593Smuzhiyun {
3624*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
3627*4882a593Smuzhiyun 	case QUIRK_SBZ:
3628*4882a593Smuzhiyun 	case QUIRK_AE5:
3629*4882a593Smuzhiyun 	case QUIRK_AE7:
3630*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
3631*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x53);
3632*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0, 0x790, 0x23);
3633*4882a593Smuzhiyun 		break;
3634*4882a593Smuzhiyun 	case QUIRK_R3DI:
3635*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
3636*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x5B);
3637*4882a593Smuzhiyun 		break;
3638*4882a593Smuzhiyun 	default:
3639*4882a593Smuzhiyun 		break;
3640*4882a593Smuzhiyun 	}
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun }
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun /* Sets the GPIO for audio output. */
ca0132_gpio_setup(struct hda_codec * codec)3645*4882a593Smuzhiyun static void ca0132_gpio_setup(struct hda_codec *codec)
3646*4882a593Smuzhiyun {
3647*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
3650*4882a593Smuzhiyun 	case QUIRK_SBZ:
3651*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3652*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DIRECTION, 0x07);
3653*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3654*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_MASK, 0x07);
3655*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3656*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, 0x04);
3657*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3658*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, 0x06);
3659*4882a593Smuzhiyun 		break;
3660*4882a593Smuzhiyun 	case QUIRK_R3DI:
3661*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3662*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DIRECTION, 0x1E);
3663*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3664*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_MASK, 0x1F);
3665*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
3666*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, 0x0C);
3667*4882a593Smuzhiyun 		break;
3668*4882a593Smuzhiyun 	default:
3669*4882a593Smuzhiyun 		break;
3670*4882a593Smuzhiyun 	}
3671*4882a593Smuzhiyun }
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun /*
3674*4882a593Smuzhiyun  * GPIO control functions for the Recon3D integrated.
3675*4882a593Smuzhiyun  */
3676*4882a593Smuzhiyun 
3677*4882a593Smuzhiyun enum r3di_gpio_bit {
3678*4882a593Smuzhiyun 	/* Bit 1 - Switch between front/rear mic. 0 = rear, 1 = front */
3679*4882a593Smuzhiyun 	R3DI_MIC_SELECT_BIT = 1,
3680*4882a593Smuzhiyun 	/* Bit 2 - Switch between headphone/line out. 0 = Headphone, 1 = Line */
3681*4882a593Smuzhiyun 	R3DI_OUT_SELECT_BIT = 2,
3682*4882a593Smuzhiyun 	/*
3683*4882a593Smuzhiyun 	 * I dunno what this actually does, but it stays on until the dsp
3684*4882a593Smuzhiyun 	 * is downloaded.
3685*4882a593Smuzhiyun 	 */
3686*4882a593Smuzhiyun 	R3DI_GPIO_DSP_DOWNLOADING = 3,
3687*4882a593Smuzhiyun 	/*
3688*4882a593Smuzhiyun 	 * Same as above, no clue what it does, but it comes on after the dsp
3689*4882a593Smuzhiyun 	 * is downloaded.
3690*4882a593Smuzhiyun 	 */
3691*4882a593Smuzhiyun 	R3DI_GPIO_DSP_DOWNLOADED = 4
3692*4882a593Smuzhiyun };
3693*4882a593Smuzhiyun 
3694*4882a593Smuzhiyun enum r3di_mic_select {
3695*4882a593Smuzhiyun 	/* Set GPIO bit 1 to 0 for rear mic */
3696*4882a593Smuzhiyun 	R3DI_REAR_MIC = 0,
3697*4882a593Smuzhiyun 	/* Set GPIO bit 1 to 1 for front microphone*/
3698*4882a593Smuzhiyun 	R3DI_FRONT_MIC = 1
3699*4882a593Smuzhiyun };
3700*4882a593Smuzhiyun 
3701*4882a593Smuzhiyun enum r3di_out_select {
3702*4882a593Smuzhiyun 	/* Set GPIO bit 2 to 0 for headphone */
3703*4882a593Smuzhiyun 	R3DI_HEADPHONE_OUT = 0,
3704*4882a593Smuzhiyun 	/* Set GPIO bit 2 to 1 for speaker */
3705*4882a593Smuzhiyun 	R3DI_LINE_OUT = 1
3706*4882a593Smuzhiyun };
3707*4882a593Smuzhiyun enum r3di_dsp_status {
3708*4882a593Smuzhiyun 	/* Set GPIO bit 3 to 1 until DSP is downloaded */
3709*4882a593Smuzhiyun 	R3DI_DSP_DOWNLOADING = 0,
3710*4882a593Smuzhiyun 	/* Set GPIO bit 4 to 1 once DSP is downloaded */
3711*4882a593Smuzhiyun 	R3DI_DSP_DOWNLOADED = 1
3712*4882a593Smuzhiyun };
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 
r3di_gpio_mic_set(struct hda_codec * codec,enum r3di_mic_select cur_mic)3715*4882a593Smuzhiyun static void r3di_gpio_mic_set(struct hda_codec *codec,
3716*4882a593Smuzhiyun 		enum r3di_mic_select cur_mic)
3717*4882a593Smuzhiyun {
3718*4882a593Smuzhiyun 	unsigned int cur_gpio;
3719*4882a593Smuzhiyun 
3720*4882a593Smuzhiyun 	/* Get the current GPIO Data setup */
3721*4882a593Smuzhiyun 	cur_gpio = snd_hda_codec_read(codec, 0x01, 0, AC_VERB_GET_GPIO_DATA, 0);
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun 	switch (cur_mic) {
3724*4882a593Smuzhiyun 	case R3DI_REAR_MIC:
3725*4882a593Smuzhiyun 		cur_gpio &= ~(1 << R3DI_MIC_SELECT_BIT);
3726*4882a593Smuzhiyun 		break;
3727*4882a593Smuzhiyun 	case R3DI_FRONT_MIC:
3728*4882a593Smuzhiyun 		cur_gpio |= (1 << R3DI_MIC_SELECT_BIT);
3729*4882a593Smuzhiyun 		break;
3730*4882a593Smuzhiyun 	}
3731*4882a593Smuzhiyun 	snd_hda_codec_write(codec, codec->core.afg, 0,
3732*4882a593Smuzhiyun 			    AC_VERB_SET_GPIO_DATA, cur_gpio);
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun 
r3di_gpio_dsp_status_set(struct hda_codec * codec,enum r3di_dsp_status dsp_status)3735*4882a593Smuzhiyun static void r3di_gpio_dsp_status_set(struct hda_codec *codec,
3736*4882a593Smuzhiyun 		enum r3di_dsp_status dsp_status)
3737*4882a593Smuzhiyun {
3738*4882a593Smuzhiyun 	unsigned int cur_gpio;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	/* Get the current GPIO Data setup */
3741*4882a593Smuzhiyun 	cur_gpio = snd_hda_codec_read(codec, 0x01, 0, AC_VERB_GET_GPIO_DATA, 0);
3742*4882a593Smuzhiyun 
3743*4882a593Smuzhiyun 	switch (dsp_status) {
3744*4882a593Smuzhiyun 	case R3DI_DSP_DOWNLOADING:
3745*4882a593Smuzhiyun 		cur_gpio |= (1 << R3DI_GPIO_DSP_DOWNLOADING);
3746*4882a593Smuzhiyun 		snd_hda_codec_write(codec, codec->core.afg, 0,
3747*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, cur_gpio);
3748*4882a593Smuzhiyun 		break;
3749*4882a593Smuzhiyun 	case R3DI_DSP_DOWNLOADED:
3750*4882a593Smuzhiyun 		/* Set DOWNLOADING bit to 0. */
3751*4882a593Smuzhiyun 		cur_gpio &= ~(1 << R3DI_GPIO_DSP_DOWNLOADING);
3752*4882a593Smuzhiyun 
3753*4882a593Smuzhiyun 		snd_hda_codec_write(codec, codec->core.afg, 0,
3754*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, cur_gpio);
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 		cur_gpio |= (1 << R3DI_GPIO_DSP_DOWNLOADED);
3757*4882a593Smuzhiyun 		break;
3758*4882a593Smuzhiyun 	}
3759*4882a593Smuzhiyun 
3760*4882a593Smuzhiyun 	snd_hda_codec_write(codec, codec->core.afg, 0,
3761*4882a593Smuzhiyun 			    AC_VERB_SET_GPIO_DATA, cur_gpio);
3762*4882a593Smuzhiyun }
3763*4882a593Smuzhiyun 
3764*4882a593Smuzhiyun /*
3765*4882a593Smuzhiyun  * PCM callbacks
3766*4882a593Smuzhiyun  */
ca0132_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3767*4882a593Smuzhiyun static int ca0132_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
3768*4882a593Smuzhiyun 			struct hda_codec *codec,
3769*4882a593Smuzhiyun 			unsigned int stream_tag,
3770*4882a593Smuzhiyun 			unsigned int format,
3771*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3772*4882a593Smuzhiyun {
3773*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3774*4882a593Smuzhiyun 
3775*4882a593Smuzhiyun 	snd_hda_codec_setup_stream(codec, spec->dacs[0], stream_tag, 0, format);
3776*4882a593Smuzhiyun 
3777*4882a593Smuzhiyun 	return 0;
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun 
ca0132_playback_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3780*4882a593Smuzhiyun static int ca0132_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
3781*4882a593Smuzhiyun 			struct hda_codec *codec,
3782*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3783*4882a593Smuzhiyun {
3784*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun 	if (spec->dsp_state == DSP_DOWNLOADING)
3787*4882a593Smuzhiyun 		return 0;
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun 	/*If Playback effects are on, allow stream some time to flush
3790*4882a593Smuzhiyun 	 *effects tail*/
3791*4882a593Smuzhiyun 	if (spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID])
3792*4882a593Smuzhiyun 		msleep(50);
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 	snd_hda_codec_cleanup_stream(codec, spec->dacs[0]);
3795*4882a593Smuzhiyun 
3796*4882a593Smuzhiyun 	return 0;
3797*4882a593Smuzhiyun }
3798*4882a593Smuzhiyun 
ca0132_playback_pcm_delay(struct hda_pcm_stream * info,struct hda_codec * codec,struct snd_pcm_substream * substream)3799*4882a593Smuzhiyun static unsigned int ca0132_playback_pcm_delay(struct hda_pcm_stream *info,
3800*4882a593Smuzhiyun 			struct hda_codec *codec,
3801*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3802*4882a593Smuzhiyun {
3803*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3804*4882a593Smuzhiyun 	unsigned int latency = DSP_PLAYBACK_INIT_LATENCY;
3805*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
3808*4882a593Smuzhiyun 		return 0;
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	/* Add latency if playback enhancement and either effect is enabled. */
3811*4882a593Smuzhiyun 	if (spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID]) {
3812*4882a593Smuzhiyun 		if ((spec->effects_switch[SURROUND - EFFECT_START_NID]) ||
3813*4882a593Smuzhiyun 		    (spec->effects_switch[DIALOG_PLUS - EFFECT_START_NID]))
3814*4882a593Smuzhiyun 			latency += DSP_PLAY_ENHANCEMENT_LATENCY;
3815*4882a593Smuzhiyun 	}
3816*4882a593Smuzhiyun 
3817*4882a593Smuzhiyun 	/* Applying Speaker EQ adds latency as well. */
3818*4882a593Smuzhiyun 	if (spec->cur_out_type == SPEAKER_OUT)
3819*4882a593Smuzhiyun 		latency += DSP_SPEAKER_OUT_LATENCY;
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	return (latency * runtime->rate) / 1000;
3822*4882a593Smuzhiyun }
3823*4882a593Smuzhiyun 
3824*4882a593Smuzhiyun /*
3825*4882a593Smuzhiyun  * Digital out
3826*4882a593Smuzhiyun  */
ca0132_dig_playback_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3827*4882a593Smuzhiyun static int ca0132_dig_playback_pcm_open(struct hda_pcm_stream *hinfo,
3828*4882a593Smuzhiyun 					struct hda_codec *codec,
3829*4882a593Smuzhiyun 					struct snd_pcm_substream *substream)
3830*4882a593Smuzhiyun {
3831*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3832*4882a593Smuzhiyun 	return snd_hda_multi_out_dig_open(codec, &spec->multiout);
3833*4882a593Smuzhiyun }
3834*4882a593Smuzhiyun 
ca0132_dig_playback_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3835*4882a593Smuzhiyun static int ca0132_dig_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
3836*4882a593Smuzhiyun 			struct hda_codec *codec,
3837*4882a593Smuzhiyun 			unsigned int stream_tag,
3838*4882a593Smuzhiyun 			unsigned int format,
3839*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3840*4882a593Smuzhiyun {
3841*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3842*4882a593Smuzhiyun 	return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
3843*4882a593Smuzhiyun 					     stream_tag, format, substream);
3844*4882a593Smuzhiyun }
3845*4882a593Smuzhiyun 
ca0132_dig_playback_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3846*4882a593Smuzhiyun static int ca0132_dig_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
3847*4882a593Smuzhiyun 			struct hda_codec *codec,
3848*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3849*4882a593Smuzhiyun {
3850*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3851*4882a593Smuzhiyun 	return snd_hda_multi_out_dig_cleanup(codec, &spec->multiout);
3852*4882a593Smuzhiyun }
3853*4882a593Smuzhiyun 
ca0132_dig_playback_pcm_close(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3854*4882a593Smuzhiyun static int ca0132_dig_playback_pcm_close(struct hda_pcm_stream *hinfo,
3855*4882a593Smuzhiyun 					 struct hda_codec *codec,
3856*4882a593Smuzhiyun 					 struct snd_pcm_substream *substream)
3857*4882a593Smuzhiyun {
3858*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3859*4882a593Smuzhiyun 	return snd_hda_multi_out_dig_close(codec, &spec->multiout);
3860*4882a593Smuzhiyun }
3861*4882a593Smuzhiyun 
3862*4882a593Smuzhiyun /*
3863*4882a593Smuzhiyun  * Analog capture
3864*4882a593Smuzhiyun  */
ca0132_capture_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)3865*4882a593Smuzhiyun static int ca0132_capture_pcm_prepare(struct hda_pcm_stream *hinfo,
3866*4882a593Smuzhiyun 					struct hda_codec *codec,
3867*4882a593Smuzhiyun 					unsigned int stream_tag,
3868*4882a593Smuzhiyun 					unsigned int format,
3869*4882a593Smuzhiyun 					struct snd_pcm_substream *substream)
3870*4882a593Smuzhiyun {
3871*4882a593Smuzhiyun 	snd_hda_codec_setup_stream(codec, hinfo->nid,
3872*4882a593Smuzhiyun 				   stream_tag, 0, format);
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun 	return 0;
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun 
ca0132_capture_pcm_cleanup(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)3877*4882a593Smuzhiyun static int ca0132_capture_pcm_cleanup(struct hda_pcm_stream *hinfo,
3878*4882a593Smuzhiyun 			struct hda_codec *codec,
3879*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3880*4882a593Smuzhiyun {
3881*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun 	if (spec->dsp_state == DSP_DOWNLOADING)
3884*4882a593Smuzhiyun 		return 0;
3885*4882a593Smuzhiyun 
3886*4882a593Smuzhiyun 	snd_hda_codec_cleanup_stream(codec, hinfo->nid);
3887*4882a593Smuzhiyun 	return 0;
3888*4882a593Smuzhiyun }
3889*4882a593Smuzhiyun 
ca0132_capture_pcm_delay(struct hda_pcm_stream * info,struct hda_codec * codec,struct snd_pcm_substream * substream)3890*4882a593Smuzhiyun static unsigned int ca0132_capture_pcm_delay(struct hda_pcm_stream *info,
3891*4882a593Smuzhiyun 			struct hda_codec *codec,
3892*4882a593Smuzhiyun 			struct snd_pcm_substream *substream)
3893*4882a593Smuzhiyun {
3894*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
3895*4882a593Smuzhiyun 	unsigned int latency = DSP_CAPTURE_INIT_LATENCY;
3896*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
3899*4882a593Smuzhiyun 		return 0;
3900*4882a593Smuzhiyun 
3901*4882a593Smuzhiyun 	if (spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID])
3902*4882a593Smuzhiyun 		latency += DSP_CRYSTAL_VOICE_LATENCY;
3903*4882a593Smuzhiyun 
3904*4882a593Smuzhiyun 	return (latency * runtime->rate) / 1000;
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun 
3907*4882a593Smuzhiyun /*
3908*4882a593Smuzhiyun  * Controls stuffs.
3909*4882a593Smuzhiyun  */
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun /*
3912*4882a593Smuzhiyun  * Mixer controls helpers.
3913*4882a593Smuzhiyun  */
3914*4882a593Smuzhiyun #define CA0132_CODEC_VOL_MONO(xname, nid, channel, dir) \
3915*4882a593Smuzhiyun 	{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3916*4882a593Smuzhiyun 	  .name = xname, \
3917*4882a593Smuzhiyun 	  .subdevice = HDA_SUBDEV_AMP_FLAG, \
3918*4882a593Smuzhiyun 	  .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3919*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
3920*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK, \
3921*4882a593Smuzhiyun 	  .info = ca0132_volume_info, \
3922*4882a593Smuzhiyun 	  .get = ca0132_volume_get, \
3923*4882a593Smuzhiyun 	  .put = ca0132_volume_put, \
3924*4882a593Smuzhiyun 	  .tlv = { .c = ca0132_volume_tlv }, \
3925*4882a593Smuzhiyun 	  .private_value = HDA_COMPOSE_AMP_VAL(nid, channel, 0, dir) }
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun /*
3928*4882a593Smuzhiyun  * Creates a mixer control that uses defaults of HDA_CODEC_VOL except for the
3929*4882a593Smuzhiyun  * volume put, which is used for setting the DSP volume. This was done because
3930*4882a593Smuzhiyun  * the ca0132 functions were taking too much time and causing lag.
3931*4882a593Smuzhiyun  */
3932*4882a593Smuzhiyun #define CA0132_ALT_CODEC_VOL_MONO(xname, nid, channel, dir) \
3933*4882a593Smuzhiyun 	{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3934*4882a593Smuzhiyun 	  .name = xname, \
3935*4882a593Smuzhiyun 	  .subdevice = HDA_SUBDEV_AMP_FLAG, \
3936*4882a593Smuzhiyun 	  .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3937*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
3938*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK, \
3939*4882a593Smuzhiyun 	  .info = snd_hda_mixer_amp_volume_info, \
3940*4882a593Smuzhiyun 	  .get = snd_hda_mixer_amp_volume_get, \
3941*4882a593Smuzhiyun 	  .put = ca0132_alt_volume_put, \
3942*4882a593Smuzhiyun 	  .tlv = { .c = snd_hda_mixer_amp_tlv }, \
3943*4882a593Smuzhiyun 	  .private_value = HDA_COMPOSE_AMP_VAL(nid, channel, 0, dir) }
3944*4882a593Smuzhiyun 
3945*4882a593Smuzhiyun #define CA0132_CODEC_MUTE_MONO(xname, nid, channel, dir) \
3946*4882a593Smuzhiyun 	{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3947*4882a593Smuzhiyun 	  .name = xname, \
3948*4882a593Smuzhiyun 	  .subdevice = HDA_SUBDEV_AMP_FLAG, \
3949*4882a593Smuzhiyun 	  .info = snd_hda_mixer_amp_switch_info, \
3950*4882a593Smuzhiyun 	  .get = ca0132_switch_get, \
3951*4882a593Smuzhiyun 	  .put = ca0132_switch_put, \
3952*4882a593Smuzhiyun 	  .private_value = HDA_COMPOSE_AMP_VAL(nid, channel, 0, dir) }
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun /* stereo */
3955*4882a593Smuzhiyun #define CA0132_CODEC_VOL(xname, nid, dir) \
3956*4882a593Smuzhiyun 	CA0132_CODEC_VOL_MONO(xname, nid, 3, dir)
3957*4882a593Smuzhiyun #define CA0132_ALT_CODEC_VOL(xname, nid, dir) \
3958*4882a593Smuzhiyun 	CA0132_ALT_CODEC_VOL_MONO(xname, nid, 3, dir)
3959*4882a593Smuzhiyun #define CA0132_CODEC_MUTE(xname, nid, dir) \
3960*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO(xname, nid, 3, dir)
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun /* lookup tables */
3963*4882a593Smuzhiyun /*
3964*4882a593Smuzhiyun  * Lookup table with decibel values for the DSP. When volume is changed in
3965*4882a593Smuzhiyun  * Windows, the DSP is also sent the dB value in floating point. In Windows,
3966*4882a593Smuzhiyun  * these values have decimal points, probably because the Windows driver
3967*4882a593Smuzhiyun  * actually uses floating point. We can't here, so I made a lookup table of
3968*4882a593Smuzhiyun  * values -90 to 9. -90 is the lowest decibel value for both the ADC's and the
3969*4882a593Smuzhiyun  * DAC's, and 9 is the maximum.
3970*4882a593Smuzhiyun  */
3971*4882a593Smuzhiyun static const unsigned int float_vol_db_lookup[] = {
3972*4882a593Smuzhiyun 0xC2B40000, 0xC2B20000, 0xC2B00000, 0xC2AE0000, 0xC2AC0000, 0xC2AA0000,
3973*4882a593Smuzhiyun 0xC2A80000, 0xC2A60000, 0xC2A40000, 0xC2A20000, 0xC2A00000, 0xC29E0000,
3974*4882a593Smuzhiyun 0xC29C0000, 0xC29A0000, 0xC2980000, 0xC2960000, 0xC2940000, 0xC2920000,
3975*4882a593Smuzhiyun 0xC2900000, 0xC28E0000, 0xC28C0000, 0xC28A0000, 0xC2880000, 0xC2860000,
3976*4882a593Smuzhiyun 0xC2840000, 0xC2820000, 0xC2800000, 0xC27C0000, 0xC2780000, 0xC2740000,
3977*4882a593Smuzhiyun 0xC2700000, 0xC26C0000, 0xC2680000, 0xC2640000, 0xC2600000, 0xC25C0000,
3978*4882a593Smuzhiyun 0xC2580000, 0xC2540000, 0xC2500000, 0xC24C0000, 0xC2480000, 0xC2440000,
3979*4882a593Smuzhiyun 0xC2400000, 0xC23C0000, 0xC2380000, 0xC2340000, 0xC2300000, 0xC22C0000,
3980*4882a593Smuzhiyun 0xC2280000, 0xC2240000, 0xC2200000, 0xC21C0000, 0xC2180000, 0xC2140000,
3981*4882a593Smuzhiyun 0xC2100000, 0xC20C0000, 0xC2080000, 0xC2040000, 0xC2000000, 0xC1F80000,
3982*4882a593Smuzhiyun 0xC1F00000, 0xC1E80000, 0xC1E00000, 0xC1D80000, 0xC1D00000, 0xC1C80000,
3983*4882a593Smuzhiyun 0xC1C00000, 0xC1B80000, 0xC1B00000, 0xC1A80000, 0xC1A00000, 0xC1980000,
3984*4882a593Smuzhiyun 0xC1900000, 0xC1880000, 0xC1800000, 0xC1700000, 0xC1600000, 0xC1500000,
3985*4882a593Smuzhiyun 0xC1400000, 0xC1300000, 0xC1200000, 0xC1100000, 0xC1000000, 0xC0E00000,
3986*4882a593Smuzhiyun 0xC0C00000, 0xC0A00000, 0xC0800000, 0xC0400000, 0xC0000000, 0xBF800000,
3987*4882a593Smuzhiyun 0x00000000, 0x3F800000, 0x40000000, 0x40400000, 0x40800000, 0x40A00000,
3988*4882a593Smuzhiyun 0x40C00000, 0x40E00000, 0x41000000, 0x41100000
3989*4882a593Smuzhiyun };
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun /*
3992*4882a593Smuzhiyun  * This table counts from float 0 to 1 in increments of .01, which is
3993*4882a593Smuzhiyun  * useful for a few different sliders.
3994*4882a593Smuzhiyun  */
3995*4882a593Smuzhiyun static const unsigned int float_zero_to_one_lookup[] = {
3996*4882a593Smuzhiyun 0x00000000, 0x3C23D70A, 0x3CA3D70A, 0x3CF5C28F, 0x3D23D70A, 0x3D4CCCCD,
3997*4882a593Smuzhiyun 0x3D75C28F, 0x3D8F5C29, 0x3DA3D70A, 0x3DB851EC, 0x3DCCCCCD, 0x3DE147AE,
3998*4882a593Smuzhiyun 0x3DF5C28F, 0x3E051EB8, 0x3E0F5C29, 0x3E19999A, 0x3E23D70A, 0x3E2E147B,
3999*4882a593Smuzhiyun 0x3E3851EC, 0x3E428F5C, 0x3E4CCCCD, 0x3E570A3D, 0x3E6147AE, 0x3E6B851F,
4000*4882a593Smuzhiyun 0x3E75C28F, 0x3E800000, 0x3E851EB8, 0x3E8A3D71, 0x3E8F5C29, 0x3E947AE1,
4001*4882a593Smuzhiyun 0x3E99999A, 0x3E9EB852, 0x3EA3D70A, 0x3EA8F5C3, 0x3EAE147B, 0x3EB33333,
4002*4882a593Smuzhiyun 0x3EB851EC, 0x3EBD70A4, 0x3EC28F5C, 0x3EC7AE14, 0x3ECCCCCD, 0x3ED1EB85,
4003*4882a593Smuzhiyun 0x3ED70A3D, 0x3EDC28F6, 0x3EE147AE, 0x3EE66666, 0x3EEB851F, 0x3EF0A3D7,
4004*4882a593Smuzhiyun 0x3EF5C28F, 0x3EFAE148, 0x3F000000, 0x3F028F5C, 0x3F051EB8, 0x3F07AE14,
4005*4882a593Smuzhiyun 0x3F0A3D71, 0x3F0CCCCD, 0x3F0F5C29, 0x3F11EB85, 0x3F147AE1, 0x3F170A3D,
4006*4882a593Smuzhiyun 0x3F19999A, 0x3F1C28F6, 0x3F1EB852, 0x3F2147AE, 0x3F23D70A, 0x3F266666,
4007*4882a593Smuzhiyun 0x3F28F5C3, 0x3F2B851F, 0x3F2E147B, 0x3F30A3D7, 0x3F333333, 0x3F35C28F,
4008*4882a593Smuzhiyun 0x3F3851EC, 0x3F3AE148, 0x3F3D70A4, 0x3F400000, 0x3F428F5C, 0x3F451EB8,
4009*4882a593Smuzhiyun 0x3F47AE14, 0x3F4A3D71, 0x3F4CCCCD, 0x3F4F5C29, 0x3F51EB85, 0x3F547AE1,
4010*4882a593Smuzhiyun 0x3F570A3D, 0x3F59999A, 0x3F5C28F6, 0x3F5EB852, 0x3F6147AE, 0x3F63D70A,
4011*4882a593Smuzhiyun 0x3F666666, 0x3F68F5C3, 0x3F6B851F, 0x3F6E147B, 0x3F70A3D7, 0x3F733333,
4012*4882a593Smuzhiyun 0x3F75C28F, 0x3F7851EC, 0x3F7AE148, 0x3F7D70A4, 0x3F800000
4013*4882a593Smuzhiyun };
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun /*
4016*4882a593Smuzhiyun  * This table counts from float 10 to 1000, which is the range of the x-bass
4017*4882a593Smuzhiyun  * crossover slider in Windows.
4018*4882a593Smuzhiyun  */
4019*4882a593Smuzhiyun static const unsigned int float_xbass_xover_lookup[] = {
4020*4882a593Smuzhiyun 0x41200000, 0x41A00000, 0x41F00000, 0x42200000, 0x42480000, 0x42700000,
4021*4882a593Smuzhiyun 0x428C0000, 0x42A00000, 0x42B40000, 0x42C80000, 0x42DC0000, 0x42F00000,
4022*4882a593Smuzhiyun 0x43020000, 0x430C0000, 0x43160000, 0x43200000, 0x432A0000, 0x43340000,
4023*4882a593Smuzhiyun 0x433E0000, 0x43480000, 0x43520000, 0x435C0000, 0x43660000, 0x43700000,
4024*4882a593Smuzhiyun 0x437A0000, 0x43820000, 0x43870000, 0x438C0000, 0x43910000, 0x43960000,
4025*4882a593Smuzhiyun 0x439B0000, 0x43A00000, 0x43A50000, 0x43AA0000, 0x43AF0000, 0x43B40000,
4026*4882a593Smuzhiyun 0x43B90000, 0x43BE0000, 0x43C30000, 0x43C80000, 0x43CD0000, 0x43D20000,
4027*4882a593Smuzhiyun 0x43D70000, 0x43DC0000, 0x43E10000, 0x43E60000, 0x43EB0000, 0x43F00000,
4028*4882a593Smuzhiyun 0x43F50000, 0x43FA0000, 0x43FF0000, 0x44020000, 0x44048000, 0x44070000,
4029*4882a593Smuzhiyun 0x44098000, 0x440C0000, 0x440E8000, 0x44110000, 0x44138000, 0x44160000,
4030*4882a593Smuzhiyun 0x44188000, 0x441B0000, 0x441D8000, 0x44200000, 0x44228000, 0x44250000,
4031*4882a593Smuzhiyun 0x44278000, 0x442A0000, 0x442C8000, 0x442F0000, 0x44318000, 0x44340000,
4032*4882a593Smuzhiyun 0x44368000, 0x44390000, 0x443B8000, 0x443E0000, 0x44408000, 0x44430000,
4033*4882a593Smuzhiyun 0x44458000, 0x44480000, 0x444A8000, 0x444D0000, 0x444F8000, 0x44520000,
4034*4882a593Smuzhiyun 0x44548000, 0x44570000, 0x44598000, 0x445C0000, 0x445E8000, 0x44610000,
4035*4882a593Smuzhiyun 0x44638000, 0x44660000, 0x44688000, 0x446B0000, 0x446D8000, 0x44700000,
4036*4882a593Smuzhiyun 0x44728000, 0x44750000, 0x44778000, 0x447A0000
4037*4882a593Smuzhiyun };
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun /* The following are for tuning of products */
4040*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
4041*4882a593Smuzhiyun 
4042*4882a593Smuzhiyun static const unsigned int voice_focus_vals_lookup[] = {
4043*4882a593Smuzhiyun 0x41A00000, 0x41A80000, 0x41B00000, 0x41B80000, 0x41C00000, 0x41C80000,
4044*4882a593Smuzhiyun 0x41D00000, 0x41D80000, 0x41E00000, 0x41E80000, 0x41F00000, 0x41F80000,
4045*4882a593Smuzhiyun 0x42000000, 0x42040000, 0x42080000, 0x420C0000, 0x42100000, 0x42140000,
4046*4882a593Smuzhiyun 0x42180000, 0x421C0000, 0x42200000, 0x42240000, 0x42280000, 0x422C0000,
4047*4882a593Smuzhiyun 0x42300000, 0x42340000, 0x42380000, 0x423C0000, 0x42400000, 0x42440000,
4048*4882a593Smuzhiyun 0x42480000, 0x424C0000, 0x42500000, 0x42540000, 0x42580000, 0x425C0000,
4049*4882a593Smuzhiyun 0x42600000, 0x42640000, 0x42680000, 0x426C0000, 0x42700000, 0x42740000,
4050*4882a593Smuzhiyun 0x42780000, 0x427C0000, 0x42800000, 0x42820000, 0x42840000, 0x42860000,
4051*4882a593Smuzhiyun 0x42880000, 0x428A0000, 0x428C0000, 0x428E0000, 0x42900000, 0x42920000,
4052*4882a593Smuzhiyun 0x42940000, 0x42960000, 0x42980000, 0x429A0000, 0x429C0000, 0x429E0000,
4053*4882a593Smuzhiyun 0x42A00000, 0x42A20000, 0x42A40000, 0x42A60000, 0x42A80000, 0x42AA0000,
4054*4882a593Smuzhiyun 0x42AC0000, 0x42AE0000, 0x42B00000, 0x42B20000, 0x42B40000, 0x42B60000,
4055*4882a593Smuzhiyun 0x42B80000, 0x42BA0000, 0x42BC0000, 0x42BE0000, 0x42C00000, 0x42C20000,
4056*4882a593Smuzhiyun 0x42C40000, 0x42C60000, 0x42C80000, 0x42CA0000, 0x42CC0000, 0x42CE0000,
4057*4882a593Smuzhiyun 0x42D00000, 0x42D20000, 0x42D40000, 0x42D60000, 0x42D80000, 0x42DA0000,
4058*4882a593Smuzhiyun 0x42DC0000, 0x42DE0000, 0x42E00000, 0x42E20000, 0x42E40000, 0x42E60000,
4059*4882a593Smuzhiyun 0x42E80000, 0x42EA0000, 0x42EC0000, 0x42EE0000, 0x42F00000, 0x42F20000,
4060*4882a593Smuzhiyun 0x42F40000, 0x42F60000, 0x42F80000, 0x42FA0000, 0x42FC0000, 0x42FE0000,
4061*4882a593Smuzhiyun 0x43000000, 0x43010000, 0x43020000, 0x43030000, 0x43040000, 0x43050000,
4062*4882a593Smuzhiyun 0x43060000, 0x43070000, 0x43080000, 0x43090000, 0x430A0000, 0x430B0000,
4063*4882a593Smuzhiyun 0x430C0000, 0x430D0000, 0x430E0000, 0x430F0000, 0x43100000, 0x43110000,
4064*4882a593Smuzhiyun 0x43120000, 0x43130000, 0x43140000, 0x43150000, 0x43160000, 0x43170000,
4065*4882a593Smuzhiyun 0x43180000, 0x43190000, 0x431A0000, 0x431B0000, 0x431C0000, 0x431D0000,
4066*4882a593Smuzhiyun 0x431E0000, 0x431F0000, 0x43200000, 0x43210000, 0x43220000, 0x43230000,
4067*4882a593Smuzhiyun 0x43240000, 0x43250000, 0x43260000, 0x43270000, 0x43280000, 0x43290000,
4068*4882a593Smuzhiyun 0x432A0000, 0x432B0000, 0x432C0000, 0x432D0000, 0x432E0000, 0x432F0000,
4069*4882a593Smuzhiyun 0x43300000, 0x43310000, 0x43320000, 0x43330000, 0x43340000
4070*4882a593Smuzhiyun };
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun static const unsigned int mic_svm_vals_lookup[] = {
4073*4882a593Smuzhiyun 0x00000000, 0x3C23D70A, 0x3CA3D70A, 0x3CF5C28F, 0x3D23D70A, 0x3D4CCCCD,
4074*4882a593Smuzhiyun 0x3D75C28F, 0x3D8F5C29, 0x3DA3D70A, 0x3DB851EC, 0x3DCCCCCD, 0x3DE147AE,
4075*4882a593Smuzhiyun 0x3DF5C28F, 0x3E051EB8, 0x3E0F5C29, 0x3E19999A, 0x3E23D70A, 0x3E2E147B,
4076*4882a593Smuzhiyun 0x3E3851EC, 0x3E428F5C, 0x3E4CCCCD, 0x3E570A3D, 0x3E6147AE, 0x3E6B851F,
4077*4882a593Smuzhiyun 0x3E75C28F, 0x3E800000, 0x3E851EB8, 0x3E8A3D71, 0x3E8F5C29, 0x3E947AE1,
4078*4882a593Smuzhiyun 0x3E99999A, 0x3E9EB852, 0x3EA3D70A, 0x3EA8F5C3, 0x3EAE147B, 0x3EB33333,
4079*4882a593Smuzhiyun 0x3EB851EC, 0x3EBD70A4, 0x3EC28F5C, 0x3EC7AE14, 0x3ECCCCCD, 0x3ED1EB85,
4080*4882a593Smuzhiyun 0x3ED70A3D, 0x3EDC28F6, 0x3EE147AE, 0x3EE66666, 0x3EEB851F, 0x3EF0A3D7,
4081*4882a593Smuzhiyun 0x3EF5C28F, 0x3EFAE148, 0x3F000000, 0x3F028F5C, 0x3F051EB8, 0x3F07AE14,
4082*4882a593Smuzhiyun 0x3F0A3D71, 0x3F0CCCCD, 0x3F0F5C29, 0x3F11EB85, 0x3F147AE1, 0x3F170A3D,
4083*4882a593Smuzhiyun 0x3F19999A, 0x3F1C28F6, 0x3F1EB852, 0x3F2147AE, 0x3F23D70A, 0x3F266666,
4084*4882a593Smuzhiyun 0x3F28F5C3, 0x3F2B851F, 0x3F2E147B, 0x3F30A3D7, 0x3F333333, 0x3F35C28F,
4085*4882a593Smuzhiyun 0x3F3851EC, 0x3F3AE148, 0x3F3D70A4, 0x3F400000, 0x3F428F5C, 0x3F451EB8,
4086*4882a593Smuzhiyun 0x3F47AE14, 0x3F4A3D71, 0x3F4CCCCD, 0x3F4F5C29, 0x3F51EB85, 0x3F547AE1,
4087*4882a593Smuzhiyun 0x3F570A3D, 0x3F59999A, 0x3F5C28F6, 0x3F5EB852, 0x3F6147AE, 0x3F63D70A,
4088*4882a593Smuzhiyun 0x3F666666, 0x3F68F5C3, 0x3F6B851F, 0x3F6E147B, 0x3F70A3D7, 0x3F733333,
4089*4882a593Smuzhiyun 0x3F75C28F, 0x3F7851EC, 0x3F7AE148, 0x3F7D70A4, 0x3F800000
4090*4882a593Smuzhiyun };
4091*4882a593Smuzhiyun 
4092*4882a593Smuzhiyun static const unsigned int equalizer_vals_lookup[] = {
4093*4882a593Smuzhiyun 0xC1C00000, 0xC1B80000, 0xC1B00000, 0xC1A80000, 0xC1A00000, 0xC1980000,
4094*4882a593Smuzhiyun 0xC1900000, 0xC1880000, 0xC1800000, 0xC1700000, 0xC1600000, 0xC1500000,
4095*4882a593Smuzhiyun 0xC1400000, 0xC1300000, 0xC1200000, 0xC1100000, 0xC1000000, 0xC0E00000,
4096*4882a593Smuzhiyun 0xC0C00000, 0xC0A00000, 0xC0800000, 0xC0400000, 0xC0000000, 0xBF800000,
4097*4882a593Smuzhiyun 0x00000000, 0x3F800000, 0x40000000, 0x40400000, 0x40800000, 0x40A00000,
4098*4882a593Smuzhiyun 0x40C00000, 0x40E00000, 0x41000000, 0x41100000, 0x41200000, 0x41300000,
4099*4882a593Smuzhiyun 0x41400000, 0x41500000, 0x41600000, 0x41700000, 0x41800000, 0x41880000,
4100*4882a593Smuzhiyun 0x41900000, 0x41980000, 0x41A00000, 0x41A80000, 0x41B00000, 0x41B80000,
4101*4882a593Smuzhiyun 0x41C00000
4102*4882a593Smuzhiyun };
4103*4882a593Smuzhiyun 
tuning_ctl_set(struct hda_codec * codec,hda_nid_t nid,const unsigned int * lookup,int idx)4104*4882a593Smuzhiyun static int tuning_ctl_set(struct hda_codec *codec, hda_nid_t nid,
4105*4882a593Smuzhiyun 			  const unsigned int *lookup, int idx)
4106*4882a593Smuzhiyun {
4107*4882a593Smuzhiyun 	int i = 0;
4108*4882a593Smuzhiyun 
4109*4882a593Smuzhiyun 	for (i = 0; i < TUNING_CTLS_COUNT; i++)
4110*4882a593Smuzhiyun 		if (nid == ca0132_tuning_ctls[i].nid)
4111*4882a593Smuzhiyun 			break;
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	snd_hda_power_up(codec);
4114*4882a593Smuzhiyun 	dspio_set_param(codec, ca0132_tuning_ctls[i].mid, 0x20,
4115*4882a593Smuzhiyun 			ca0132_tuning_ctls[i].req,
4116*4882a593Smuzhiyun 			&(lookup[idx]), sizeof(unsigned int));
4117*4882a593Smuzhiyun 	snd_hda_power_down(codec);
4118*4882a593Smuzhiyun 
4119*4882a593Smuzhiyun 	return 1;
4120*4882a593Smuzhiyun }
4121*4882a593Smuzhiyun 
tuning_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4122*4882a593Smuzhiyun static int tuning_ctl_get(struct snd_kcontrol *kcontrol,
4123*4882a593Smuzhiyun 			  struct snd_ctl_elem_value *ucontrol)
4124*4882a593Smuzhiyun {
4125*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
4126*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4127*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
4128*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
4129*4882a593Smuzhiyun 	int idx = nid - TUNING_CTL_START_NID;
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun 	*valp = spec->cur_ctl_vals[idx];
4132*4882a593Smuzhiyun 	return 0;
4133*4882a593Smuzhiyun }
4134*4882a593Smuzhiyun 
voice_focus_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)4135*4882a593Smuzhiyun static int voice_focus_ctl_info(struct snd_kcontrol *kcontrol,
4136*4882a593Smuzhiyun 			      struct snd_ctl_elem_info *uinfo)
4137*4882a593Smuzhiyun {
4138*4882a593Smuzhiyun 	int chs = get_amp_channels(kcontrol);
4139*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
4140*4882a593Smuzhiyun 	uinfo->count = chs == 3 ? 2 : 1;
4141*4882a593Smuzhiyun 	uinfo->value.integer.min = 20;
4142*4882a593Smuzhiyun 	uinfo->value.integer.max = 180;
4143*4882a593Smuzhiyun 	uinfo->value.integer.step = 1;
4144*4882a593Smuzhiyun 
4145*4882a593Smuzhiyun 	return 0;
4146*4882a593Smuzhiyun }
4147*4882a593Smuzhiyun 
voice_focus_ctl_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4148*4882a593Smuzhiyun static int voice_focus_ctl_put(struct snd_kcontrol *kcontrol,
4149*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
4150*4882a593Smuzhiyun {
4151*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
4152*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4153*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
4154*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
4155*4882a593Smuzhiyun 	int idx;
4156*4882a593Smuzhiyun 
4157*4882a593Smuzhiyun 	idx = nid - TUNING_CTL_START_NID;
4158*4882a593Smuzhiyun 	/* any change? */
4159*4882a593Smuzhiyun 	if (spec->cur_ctl_vals[idx] == *valp)
4160*4882a593Smuzhiyun 		return 0;
4161*4882a593Smuzhiyun 
4162*4882a593Smuzhiyun 	spec->cur_ctl_vals[idx] = *valp;
4163*4882a593Smuzhiyun 
4164*4882a593Smuzhiyun 	idx = *valp - 20;
4165*4882a593Smuzhiyun 	tuning_ctl_set(codec, nid, voice_focus_vals_lookup, idx);
4166*4882a593Smuzhiyun 
4167*4882a593Smuzhiyun 	return 1;
4168*4882a593Smuzhiyun }
4169*4882a593Smuzhiyun 
mic_svm_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)4170*4882a593Smuzhiyun static int mic_svm_ctl_info(struct snd_kcontrol *kcontrol,
4171*4882a593Smuzhiyun 			      struct snd_ctl_elem_info *uinfo)
4172*4882a593Smuzhiyun {
4173*4882a593Smuzhiyun 	int chs = get_amp_channels(kcontrol);
4174*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
4175*4882a593Smuzhiyun 	uinfo->count = chs == 3 ? 2 : 1;
4176*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
4177*4882a593Smuzhiyun 	uinfo->value.integer.max = 100;
4178*4882a593Smuzhiyun 	uinfo->value.integer.step = 1;
4179*4882a593Smuzhiyun 
4180*4882a593Smuzhiyun 	return 0;
4181*4882a593Smuzhiyun }
4182*4882a593Smuzhiyun 
mic_svm_ctl_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4183*4882a593Smuzhiyun static int mic_svm_ctl_put(struct snd_kcontrol *kcontrol,
4184*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
4185*4882a593Smuzhiyun {
4186*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
4187*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4188*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
4189*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
4190*4882a593Smuzhiyun 	int idx;
4191*4882a593Smuzhiyun 
4192*4882a593Smuzhiyun 	idx = nid - TUNING_CTL_START_NID;
4193*4882a593Smuzhiyun 	/* any change? */
4194*4882a593Smuzhiyun 	if (spec->cur_ctl_vals[idx] == *valp)
4195*4882a593Smuzhiyun 		return 0;
4196*4882a593Smuzhiyun 
4197*4882a593Smuzhiyun 	spec->cur_ctl_vals[idx] = *valp;
4198*4882a593Smuzhiyun 
4199*4882a593Smuzhiyun 	idx = *valp;
4200*4882a593Smuzhiyun 	tuning_ctl_set(codec, nid, mic_svm_vals_lookup, idx);
4201*4882a593Smuzhiyun 
4202*4882a593Smuzhiyun 	return 0;
4203*4882a593Smuzhiyun }
4204*4882a593Smuzhiyun 
equalizer_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)4205*4882a593Smuzhiyun static int equalizer_ctl_info(struct snd_kcontrol *kcontrol,
4206*4882a593Smuzhiyun 			      struct snd_ctl_elem_info *uinfo)
4207*4882a593Smuzhiyun {
4208*4882a593Smuzhiyun 	int chs = get_amp_channels(kcontrol);
4209*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
4210*4882a593Smuzhiyun 	uinfo->count = chs == 3 ? 2 : 1;
4211*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
4212*4882a593Smuzhiyun 	uinfo->value.integer.max = 48;
4213*4882a593Smuzhiyun 	uinfo->value.integer.step = 1;
4214*4882a593Smuzhiyun 
4215*4882a593Smuzhiyun 	return 0;
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun 
equalizer_ctl_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4218*4882a593Smuzhiyun static int equalizer_ctl_put(struct snd_kcontrol *kcontrol,
4219*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
4220*4882a593Smuzhiyun {
4221*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
4222*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4223*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
4224*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
4225*4882a593Smuzhiyun 	int idx;
4226*4882a593Smuzhiyun 
4227*4882a593Smuzhiyun 	idx = nid - TUNING_CTL_START_NID;
4228*4882a593Smuzhiyun 	/* any change? */
4229*4882a593Smuzhiyun 	if (spec->cur_ctl_vals[idx] == *valp)
4230*4882a593Smuzhiyun 		return 0;
4231*4882a593Smuzhiyun 
4232*4882a593Smuzhiyun 	spec->cur_ctl_vals[idx] = *valp;
4233*4882a593Smuzhiyun 
4234*4882a593Smuzhiyun 	idx = *valp;
4235*4882a593Smuzhiyun 	tuning_ctl_set(codec, nid, equalizer_vals_lookup, idx);
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	return 1;
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun 
4240*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(voice_focus_db_scale, 2000, 100, 0);
4241*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(eq_db_scale, -2400, 100, 0);
4242*4882a593Smuzhiyun 
add_tuning_control(struct hda_codec * codec,hda_nid_t pnid,hda_nid_t nid,const char * name,int dir)4243*4882a593Smuzhiyun static int add_tuning_control(struct hda_codec *codec,
4244*4882a593Smuzhiyun 				hda_nid_t pnid, hda_nid_t nid,
4245*4882a593Smuzhiyun 				const char *name, int dir)
4246*4882a593Smuzhiyun {
4247*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
4248*4882a593Smuzhiyun 	int type = dir ? HDA_INPUT : HDA_OUTPUT;
4249*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
4250*4882a593Smuzhiyun 		HDA_CODEC_VOLUME_MONO(namestr, nid, 1, 0, type);
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	knew.access = SNDRV_CTL_ELEM_ACCESS_READWRITE |
4253*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_TLV_READ;
4254*4882a593Smuzhiyun 	knew.tlv.c = 0;
4255*4882a593Smuzhiyun 	knew.tlv.p = 0;
4256*4882a593Smuzhiyun 	switch (pnid) {
4257*4882a593Smuzhiyun 	case VOICE_FOCUS:
4258*4882a593Smuzhiyun 		knew.info = voice_focus_ctl_info;
4259*4882a593Smuzhiyun 		knew.get = tuning_ctl_get;
4260*4882a593Smuzhiyun 		knew.put = voice_focus_ctl_put;
4261*4882a593Smuzhiyun 		knew.tlv.p = voice_focus_db_scale;
4262*4882a593Smuzhiyun 		break;
4263*4882a593Smuzhiyun 	case MIC_SVM:
4264*4882a593Smuzhiyun 		knew.info = mic_svm_ctl_info;
4265*4882a593Smuzhiyun 		knew.get = tuning_ctl_get;
4266*4882a593Smuzhiyun 		knew.put = mic_svm_ctl_put;
4267*4882a593Smuzhiyun 		break;
4268*4882a593Smuzhiyun 	case EQUALIZER:
4269*4882a593Smuzhiyun 		knew.info = equalizer_ctl_info;
4270*4882a593Smuzhiyun 		knew.get = tuning_ctl_get;
4271*4882a593Smuzhiyun 		knew.put = equalizer_ctl_put;
4272*4882a593Smuzhiyun 		knew.tlv.p = eq_db_scale;
4273*4882a593Smuzhiyun 		break;
4274*4882a593Smuzhiyun 	default:
4275*4882a593Smuzhiyun 		return 0;
4276*4882a593Smuzhiyun 	}
4277*4882a593Smuzhiyun 	knew.private_value =
4278*4882a593Smuzhiyun 		HDA_COMPOSE_AMP_VAL(nid, 1, 0, type);
4279*4882a593Smuzhiyun 	sprintf(namestr, "%s %s Volume", name, dirstr[dir]);
4280*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, nid, snd_ctl_new1(&knew, codec));
4281*4882a593Smuzhiyun }
4282*4882a593Smuzhiyun 
add_tuning_ctls(struct hda_codec * codec)4283*4882a593Smuzhiyun static int add_tuning_ctls(struct hda_codec *codec)
4284*4882a593Smuzhiyun {
4285*4882a593Smuzhiyun 	int i;
4286*4882a593Smuzhiyun 	int err;
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun 	for (i = 0; i < TUNING_CTLS_COUNT; i++) {
4289*4882a593Smuzhiyun 		err = add_tuning_control(codec,
4290*4882a593Smuzhiyun 					ca0132_tuning_ctls[i].parent_nid,
4291*4882a593Smuzhiyun 					ca0132_tuning_ctls[i].nid,
4292*4882a593Smuzhiyun 					ca0132_tuning_ctls[i].name,
4293*4882a593Smuzhiyun 					ca0132_tuning_ctls[i].direct);
4294*4882a593Smuzhiyun 		if (err < 0)
4295*4882a593Smuzhiyun 			return err;
4296*4882a593Smuzhiyun 	}
4297*4882a593Smuzhiyun 
4298*4882a593Smuzhiyun 	return 0;
4299*4882a593Smuzhiyun }
4300*4882a593Smuzhiyun 
ca0132_init_tuning_defaults(struct hda_codec * codec)4301*4882a593Smuzhiyun static void ca0132_init_tuning_defaults(struct hda_codec *codec)
4302*4882a593Smuzhiyun {
4303*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4304*4882a593Smuzhiyun 	int i;
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun 	/* Wedge Angle defaults to 30.  10 below is 30 - 20.  20 is min. */
4307*4882a593Smuzhiyun 	spec->cur_ctl_vals[WEDGE_ANGLE - TUNING_CTL_START_NID] = 10;
4308*4882a593Smuzhiyun 	/* SVM level defaults to 0.74. */
4309*4882a593Smuzhiyun 	spec->cur_ctl_vals[SVM_LEVEL - TUNING_CTL_START_NID] = 74;
4310*4882a593Smuzhiyun 
4311*4882a593Smuzhiyun 	/* EQ defaults to 0dB. */
4312*4882a593Smuzhiyun 	for (i = 2; i < TUNING_CTLS_COUNT; i++)
4313*4882a593Smuzhiyun 		spec->cur_ctl_vals[i] = 24;
4314*4882a593Smuzhiyun }
4315*4882a593Smuzhiyun #endif /*ENABLE_TUNING_CONTROLS*/
4316*4882a593Smuzhiyun 
4317*4882a593Smuzhiyun /*
4318*4882a593Smuzhiyun  * Select the active output.
4319*4882a593Smuzhiyun  * If autodetect is enabled, output will be selected based on jack detection.
4320*4882a593Smuzhiyun  * If jack inserted, headphone will be selected, else built-in speakers
4321*4882a593Smuzhiyun  * If autodetect is disabled, output will be selected based on selection.
4322*4882a593Smuzhiyun  */
ca0132_select_out(struct hda_codec * codec)4323*4882a593Smuzhiyun static int ca0132_select_out(struct hda_codec *codec)
4324*4882a593Smuzhiyun {
4325*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4326*4882a593Smuzhiyun 	unsigned int pin_ctl;
4327*4882a593Smuzhiyun 	int jack_present;
4328*4882a593Smuzhiyun 	int auto_jack;
4329*4882a593Smuzhiyun 	unsigned int tmp;
4330*4882a593Smuzhiyun 	int err;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_select_out\n");
4333*4882a593Smuzhiyun 
4334*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
4335*4882a593Smuzhiyun 
4336*4882a593Smuzhiyun 	auto_jack = spec->vnode_lswitch[VNID_HP_ASEL - VNODE_START_NID];
4337*4882a593Smuzhiyun 
4338*4882a593Smuzhiyun 	if (auto_jack)
4339*4882a593Smuzhiyun 		jack_present = snd_hda_jack_detect(codec, spec->unsol_tag_hp);
4340*4882a593Smuzhiyun 	else
4341*4882a593Smuzhiyun 		jack_present =
4342*4882a593Smuzhiyun 			spec->vnode_lswitch[VNID_HP_SEL - VNODE_START_NID];
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	if (jack_present)
4345*4882a593Smuzhiyun 		spec->cur_out_type = HEADPHONE_OUT;
4346*4882a593Smuzhiyun 	else
4347*4882a593Smuzhiyun 		spec->cur_out_type = SPEAKER_OUT;
4348*4882a593Smuzhiyun 
4349*4882a593Smuzhiyun 	if (spec->cur_out_type == SPEAKER_OUT) {
4350*4882a593Smuzhiyun 		codec_dbg(codec, "ca0132_select_out speaker\n");
4351*4882a593Smuzhiyun 		/*speaker out config*/
4352*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
4353*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x80, 0x04, tmp);
4354*4882a593Smuzhiyun 		if (err < 0)
4355*4882a593Smuzhiyun 			goto exit;
4356*4882a593Smuzhiyun 		/*enable speaker EQ*/
4357*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
4358*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x8f, 0x00, tmp);
4359*4882a593Smuzhiyun 		if (err < 0)
4360*4882a593Smuzhiyun 			goto exit;
4361*4882a593Smuzhiyun 
4362*4882a593Smuzhiyun 		/* Setup EAPD */
4363*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[1], 0,
4364*4882a593Smuzhiyun 				    VENDOR_CHIPIO_EAPD_SEL_SET, 0x02);
4365*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4366*4882a593Smuzhiyun 				    AC_VERB_SET_EAPD_BTLENABLE, 0x00);
4367*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4368*4882a593Smuzhiyun 				    VENDOR_CHIPIO_EAPD_SEL_SET, 0x00);
4369*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4370*4882a593Smuzhiyun 				    AC_VERB_SET_EAPD_BTLENABLE, 0x02);
4371*4882a593Smuzhiyun 
4372*4882a593Smuzhiyun 		/* disable headphone node */
4373*4882a593Smuzhiyun 		pin_ctl = snd_hda_codec_read(codec, spec->out_pins[1], 0,
4374*4882a593Smuzhiyun 					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
4375*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, spec->out_pins[1],
4376*4882a593Smuzhiyun 				    pin_ctl & ~PIN_HP);
4377*4882a593Smuzhiyun 		/* enable speaker node */
4378*4882a593Smuzhiyun 		pin_ctl = snd_hda_codec_read(codec, spec->out_pins[0], 0,
4379*4882a593Smuzhiyun 				AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
4380*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, spec->out_pins[0],
4381*4882a593Smuzhiyun 				    pin_ctl | PIN_OUT);
4382*4882a593Smuzhiyun 	} else {
4383*4882a593Smuzhiyun 		codec_dbg(codec, "ca0132_select_out hp\n");
4384*4882a593Smuzhiyun 		/*headphone out config*/
4385*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
4386*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x80, 0x04, tmp);
4387*4882a593Smuzhiyun 		if (err < 0)
4388*4882a593Smuzhiyun 			goto exit;
4389*4882a593Smuzhiyun 		/*disable speaker EQ*/
4390*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
4391*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x8f, 0x00, tmp);
4392*4882a593Smuzhiyun 		if (err < 0)
4393*4882a593Smuzhiyun 			goto exit;
4394*4882a593Smuzhiyun 
4395*4882a593Smuzhiyun 		/* Setup EAPD */
4396*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4397*4882a593Smuzhiyun 				    VENDOR_CHIPIO_EAPD_SEL_SET, 0x00);
4398*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4399*4882a593Smuzhiyun 				    AC_VERB_SET_EAPD_BTLENABLE, 0x00);
4400*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[1], 0,
4401*4882a593Smuzhiyun 				    VENDOR_CHIPIO_EAPD_SEL_SET, 0x02);
4402*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4403*4882a593Smuzhiyun 				    AC_VERB_SET_EAPD_BTLENABLE, 0x02);
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun 		/* disable speaker*/
4406*4882a593Smuzhiyun 		pin_ctl = snd_hda_codec_read(codec, spec->out_pins[0], 0,
4407*4882a593Smuzhiyun 					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
4408*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, spec->out_pins[0],
4409*4882a593Smuzhiyun 				    pin_ctl & ~PIN_HP);
4410*4882a593Smuzhiyun 		/* enable headphone*/
4411*4882a593Smuzhiyun 		pin_ctl = snd_hda_codec_read(codec, spec->out_pins[1], 0,
4412*4882a593Smuzhiyun 					AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
4413*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, spec->out_pins[1],
4414*4882a593Smuzhiyun 				    pin_ctl | PIN_HP);
4415*4882a593Smuzhiyun 	}
4416*4882a593Smuzhiyun 
4417*4882a593Smuzhiyun exit:
4418*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
4419*4882a593Smuzhiyun 
4420*4882a593Smuzhiyun 	return err < 0 ? err : 0;
4421*4882a593Smuzhiyun }
4422*4882a593Smuzhiyun 
4423*4882a593Smuzhiyun static int ae5_headphone_gain_set(struct hda_codec *codec, long val);
4424*4882a593Smuzhiyun static int zxr_headphone_gain_set(struct hda_codec *codec, long val);
4425*4882a593Smuzhiyun static int ca0132_effects_set(struct hda_codec *codec, hda_nid_t nid, long val);
4426*4882a593Smuzhiyun 
ae5_mmio_select_out(struct hda_codec * codec)4427*4882a593Smuzhiyun static void ae5_mmio_select_out(struct hda_codec *codec)
4428*4882a593Smuzhiyun {
4429*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4430*4882a593Smuzhiyun 	const struct ae_ca0113_output_set *out_cmds;
4431*4882a593Smuzhiyun 	unsigned int i;
4432*4882a593Smuzhiyun 
4433*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE5)
4434*4882a593Smuzhiyun 		out_cmds = &ae5_ca0113_output_presets;
4435*4882a593Smuzhiyun 	else
4436*4882a593Smuzhiyun 		out_cmds = &ae7_ca0113_output_presets;
4437*4882a593Smuzhiyun 
4438*4882a593Smuzhiyun 	for (i = 0; i < AE_CA0113_OUT_SET_COMMANDS; i++)
4439*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, out_cmds->group[i],
4440*4882a593Smuzhiyun 				out_cmds->target[i],
4441*4882a593Smuzhiyun 				out_cmds->vals[spec->cur_out_type][i]);
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun 
ca0132_alt_set_full_range_speaker(struct hda_codec * codec)4444*4882a593Smuzhiyun static int ca0132_alt_set_full_range_speaker(struct hda_codec *codec)
4445*4882a593Smuzhiyun {
4446*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4447*4882a593Smuzhiyun 	int quirk = ca0132_quirk(spec);
4448*4882a593Smuzhiyun 	unsigned int tmp;
4449*4882a593Smuzhiyun 	int err;
4450*4882a593Smuzhiyun 
4451*4882a593Smuzhiyun 	/* 2.0/4.0 setup has no LFE channel, so setting full-range does nothing. */
4452*4882a593Smuzhiyun 	if (spec->channel_cfg_val == SPEAKER_CHANNELS_4_0
4453*4882a593Smuzhiyun 			|| spec->channel_cfg_val == SPEAKER_CHANNELS_2_0)
4454*4882a593Smuzhiyun 		return 0;
4455*4882a593Smuzhiyun 
4456*4882a593Smuzhiyun 	/* Set front L/R full range. Zero for full-range, one for redirection. */
4457*4882a593Smuzhiyun 	tmp = spec->speaker_range_val[0] ? FLOAT_ZERO : FLOAT_ONE;
4458*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96,
4459*4882a593Smuzhiyun 			SPEAKER_FULL_RANGE_FRONT_L_R, tmp);
4460*4882a593Smuzhiyun 	if (err < 0)
4461*4882a593Smuzhiyun 		return err;
4462*4882a593Smuzhiyun 
4463*4882a593Smuzhiyun 	/* When setting full-range rear, both rear and center/lfe are set. */
4464*4882a593Smuzhiyun 	tmp = spec->speaker_range_val[1] ? FLOAT_ZERO : FLOAT_ONE;
4465*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96,
4466*4882a593Smuzhiyun 			SPEAKER_FULL_RANGE_CENTER_LFE, tmp);
4467*4882a593Smuzhiyun 	if (err < 0)
4468*4882a593Smuzhiyun 		return err;
4469*4882a593Smuzhiyun 
4470*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96,
4471*4882a593Smuzhiyun 			SPEAKER_FULL_RANGE_REAR_L_R, tmp);
4472*4882a593Smuzhiyun 	if (err < 0)
4473*4882a593Smuzhiyun 		return err;
4474*4882a593Smuzhiyun 
4475*4882a593Smuzhiyun 	/*
4476*4882a593Smuzhiyun 	 * Only the AE series cards set this value when setting full-range,
4477*4882a593Smuzhiyun 	 * and it's always 1.0f.
4478*4882a593Smuzhiyun 	 */
4479*4882a593Smuzhiyun 	if (quirk == QUIRK_AE5 || quirk == QUIRK_AE7) {
4480*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x96,
4481*4882a593Smuzhiyun 				SPEAKER_FULL_RANGE_SURROUND_L_R, FLOAT_ONE);
4482*4882a593Smuzhiyun 		if (err < 0)
4483*4882a593Smuzhiyun 			return err;
4484*4882a593Smuzhiyun 	}
4485*4882a593Smuzhiyun 
4486*4882a593Smuzhiyun 	return 0;
4487*4882a593Smuzhiyun }
4488*4882a593Smuzhiyun 
ca0132_alt_surround_set_bass_redirection(struct hda_codec * codec,bool val)4489*4882a593Smuzhiyun static int ca0132_alt_surround_set_bass_redirection(struct hda_codec *codec,
4490*4882a593Smuzhiyun 		bool val)
4491*4882a593Smuzhiyun {
4492*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4493*4882a593Smuzhiyun 	unsigned int tmp;
4494*4882a593Smuzhiyun 	int err;
4495*4882a593Smuzhiyun 
4496*4882a593Smuzhiyun 	if (val && spec->channel_cfg_val != SPEAKER_CHANNELS_4_0 &&
4497*4882a593Smuzhiyun 			spec->channel_cfg_val != SPEAKER_CHANNELS_2_0)
4498*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
4499*4882a593Smuzhiyun 	else
4500*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
4501*4882a593Smuzhiyun 
4502*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96, SPEAKER_BASS_REDIRECT, tmp);
4503*4882a593Smuzhiyun 	if (err < 0)
4504*4882a593Smuzhiyun 		return err;
4505*4882a593Smuzhiyun 
4506*4882a593Smuzhiyun 	/* If it is enabled, make sure to set the crossover frequency. */
4507*4882a593Smuzhiyun 	if (tmp) {
4508*4882a593Smuzhiyun 		tmp = float_xbass_xover_lookup[spec->xbass_xover_freq];
4509*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x96,
4510*4882a593Smuzhiyun 				SPEAKER_BASS_REDIRECT_XOVER_FREQ, tmp);
4511*4882a593Smuzhiyun 		if (err < 0)
4512*4882a593Smuzhiyun 			return err;
4513*4882a593Smuzhiyun 	}
4514*4882a593Smuzhiyun 
4515*4882a593Smuzhiyun 	return 0;
4516*4882a593Smuzhiyun }
4517*4882a593Smuzhiyun 
4518*4882a593Smuzhiyun /*
4519*4882a593Smuzhiyun  * These are the commands needed to setup output on each of the different card
4520*4882a593Smuzhiyun  * types.
4521*4882a593Smuzhiyun  */
ca0132_alt_select_out_get_quirk_data(struct hda_codec * codec,const struct ca0132_alt_out_set_quirk_data ** quirk_data)4522*4882a593Smuzhiyun static void ca0132_alt_select_out_get_quirk_data(struct hda_codec *codec,
4523*4882a593Smuzhiyun 		const struct ca0132_alt_out_set_quirk_data **quirk_data)
4524*4882a593Smuzhiyun {
4525*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4526*4882a593Smuzhiyun 	int quirk = ca0132_quirk(spec);
4527*4882a593Smuzhiyun 	unsigned int i;
4528*4882a593Smuzhiyun 
4529*4882a593Smuzhiyun 	*quirk_data = NULL;
4530*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(quirk_out_set_data); i++) {
4531*4882a593Smuzhiyun 		if (quirk_out_set_data[i].quirk_id == quirk) {
4532*4882a593Smuzhiyun 			*quirk_data = &quirk_out_set_data[i];
4533*4882a593Smuzhiyun 			return;
4534*4882a593Smuzhiyun 		}
4535*4882a593Smuzhiyun 	}
4536*4882a593Smuzhiyun }
4537*4882a593Smuzhiyun 
ca0132_alt_select_out_quirk_set(struct hda_codec * codec)4538*4882a593Smuzhiyun static int ca0132_alt_select_out_quirk_set(struct hda_codec *codec)
4539*4882a593Smuzhiyun {
4540*4882a593Smuzhiyun 	const struct ca0132_alt_out_set_quirk_data *quirk_data;
4541*4882a593Smuzhiyun 	const struct ca0132_alt_out_set_info *out_info;
4542*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4543*4882a593Smuzhiyun 	unsigned int i, gpio_data;
4544*4882a593Smuzhiyun 	int err;
4545*4882a593Smuzhiyun 
4546*4882a593Smuzhiyun 	ca0132_alt_select_out_get_quirk_data(codec, &quirk_data);
4547*4882a593Smuzhiyun 	if (!quirk_data)
4548*4882a593Smuzhiyun 		return 0;
4549*4882a593Smuzhiyun 
4550*4882a593Smuzhiyun 	out_info = &quirk_data->out_set_info[spec->cur_out_type];
4551*4882a593Smuzhiyun 	if (quirk_data->is_ae_series)
4552*4882a593Smuzhiyun 		ae5_mmio_select_out(codec);
4553*4882a593Smuzhiyun 
4554*4882a593Smuzhiyun 	if (out_info->has_hda_gpio) {
4555*4882a593Smuzhiyun 		gpio_data = snd_hda_codec_read(codec, codec->core.afg, 0,
4556*4882a593Smuzhiyun 				AC_VERB_GET_GPIO_DATA, 0);
4557*4882a593Smuzhiyun 
4558*4882a593Smuzhiyun 		if (out_info->hda_gpio_set)
4559*4882a593Smuzhiyun 			gpio_data |= (1 << out_info->hda_gpio_pin);
4560*4882a593Smuzhiyun 		else
4561*4882a593Smuzhiyun 			gpio_data &= ~(1 << out_info->hda_gpio_pin);
4562*4882a593Smuzhiyun 
4563*4882a593Smuzhiyun 		snd_hda_codec_write(codec, codec->core.afg, 0,
4564*4882a593Smuzhiyun 				    AC_VERB_SET_GPIO_DATA, gpio_data);
4565*4882a593Smuzhiyun 	}
4566*4882a593Smuzhiyun 
4567*4882a593Smuzhiyun 	if (out_info->mmio_gpio_count) {
4568*4882a593Smuzhiyun 		for (i = 0; i < out_info->mmio_gpio_count; i++) {
4569*4882a593Smuzhiyun 			ca0113_mmio_gpio_set(codec, out_info->mmio_gpio_pin[i],
4570*4882a593Smuzhiyun 					out_info->mmio_gpio_set[i]);
4571*4882a593Smuzhiyun 		}
4572*4882a593Smuzhiyun 	}
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun 	if (out_info->scp_cmds_count) {
4575*4882a593Smuzhiyun 		for (i = 0; i < out_info->scp_cmds_count; i++) {
4576*4882a593Smuzhiyun 			err = dspio_set_uint_param(codec,
4577*4882a593Smuzhiyun 					out_info->scp_cmd_mid[i],
4578*4882a593Smuzhiyun 					out_info->scp_cmd_req[i],
4579*4882a593Smuzhiyun 					out_info->scp_cmd_val[i]);
4580*4882a593Smuzhiyun 			if (err < 0)
4581*4882a593Smuzhiyun 				return err;
4582*4882a593Smuzhiyun 		}
4583*4882a593Smuzhiyun 	}
4584*4882a593Smuzhiyun 
4585*4882a593Smuzhiyun 	chipio_set_control_param(codec, 0x0d, out_info->dac2port);
4586*4882a593Smuzhiyun 
4587*4882a593Smuzhiyun 	if (out_info->has_chipio_write) {
4588*4882a593Smuzhiyun 		chipio_write(codec, out_info->chipio_write_addr,
4589*4882a593Smuzhiyun 				out_info->chipio_write_data);
4590*4882a593Smuzhiyun 	}
4591*4882a593Smuzhiyun 
4592*4882a593Smuzhiyun 	if (quirk_data->has_headphone_gain) {
4593*4882a593Smuzhiyun 		if (spec->cur_out_type != HEADPHONE_OUT) {
4594*4882a593Smuzhiyun 			if (quirk_data->is_ae_series)
4595*4882a593Smuzhiyun 				ae5_headphone_gain_set(codec, 2);
4596*4882a593Smuzhiyun 			else
4597*4882a593Smuzhiyun 				zxr_headphone_gain_set(codec, 0);
4598*4882a593Smuzhiyun 		} else {
4599*4882a593Smuzhiyun 			if (quirk_data->is_ae_series)
4600*4882a593Smuzhiyun 				ae5_headphone_gain_set(codec,
4601*4882a593Smuzhiyun 						spec->ae5_headphone_gain_val);
4602*4882a593Smuzhiyun 			else
4603*4882a593Smuzhiyun 				zxr_headphone_gain_set(codec,
4604*4882a593Smuzhiyun 						spec->zxr_gain_set);
4605*4882a593Smuzhiyun 		}
4606*4882a593Smuzhiyun 	}
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun 	return 0;
4609*4882a593Smuzhiyun }
4610*4882a593Smuzhiyun 
ca0132_set_out_node_pincfg(struct hda_codec * codec,hda_nid_t nid,bool out_enable,bool hp_enable)4611*4882a593Smuzhiyun static void ca0132_set_out_node_pincfg(struct hda_codec *codec, hda_nid_t nid,
4612*4882a593Smuzhiyun 		bool out_enable, bool hp_enable)
4613*4882a593Smuzhiyun {
4614*4882a593Smuzhiyun 	unsigned int pin_ctl;
4615*4882a593Smuzhiyun 
4616*4882a593Smuzhiyun 	pin_ctl = snd_hda_codec_read(codec, nid, 0,
4617*4882a593Smuzhiyun 			AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
4618*4882a593Smuzhiyun 
4619*4882a593Smuzhiyun 	pin_ctl = hp_enable ? pin_ctl | PIN_HP_AMP : pin_ctl & ~PIN_HP_AMP;
4620*4882a593Smuzhiyun 	pin_ctl = out_enable ? pin_ctl | PIN_OUT : pin_ctl & ~PIN_OUT;
4621*4882a593Smuzhiyun 	snd_hda_set_pin_ctl(codec, nid, pin_ctl);
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun 
4624*4882a593Smuzhiyun /*
4625*4882a593Smuzhiyun  * This function behaves similarly to the ca0132_select_out funciton above,
4626*4882a593Smuzhiyun  * except with a few differences. It adds the ability to select the current
4627*4882a593Smuzhiyun  * output with an enumerated control "output source" if the auto detect
4628*4882a593Smuzhiyun  * mute switch is set to off. If the auto detect mute switch is enabled, it
4629*4882a593Smuzhiyun  * will detect either headphone or lineout(SPEAKER_OUT) from jack detection.
4630*4882a593Smuzhiyun  * It also adds the ability to auto-detect the front headphone port.
4631*4882a593Smuzhiyun  */
ca0132_alt_select_out(struct hda_codec * codec)4632*4882a593Smuzhiyun static int ca0132_alt_select_out(struct hda_codec *codec)
4633*4882a593Smuzhiyun {
4634*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4635*4882a593Smuzhiyun 	unsigned int tmp, outfx_set;
4636*4882a593Smuzhiyun 	int jack_present;
4637*4882a593Smuzhiyun 	int auto_jack;
4638*4882a593Smuzhiyun 	int err;
4639*4882a593Smuzhiyun 	/* Default Headphone is rear headphone */
4640*4882a593Smuzhiyun 	hda_nid_t headphone_nid = spec->out_pins[1];
4641*4882a593Smuzhiyun 
4642*4882a593Smuzhiyun 	codec_dbg(codec, "%s\n", __func__);
4643*4882a593Smuzhiyun 
4644*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
4645*4882a593Smuzhiyun 
4646*4882a593Smuzhiyun 	auto_jack = spec->vnode_lswitch[VNID_HP_ASEL - VNODE_START_NID];
4647*4882a593Smuzhiyun 
4648*4882a593Smuzhiyun 	/*
4649*4882a593Smuzhiyun 	 * If headphone rear or front is plugged in, set to headphone.
4650*4882a593Smuzhiyun 	 * If neither is plugged in, set to rear line out. Only if
4651*4882a593Smuzhiyun 	 * hp/speaker auto detect is enabled.
4652*4882a593Smuzhiyun 	 */
4653*4882a593Smuzhiyun 	if (auto_jack) {
4654*4882a593Smuzhiyun 		jack_present = snd_hda_jack_detect(codec, spec->unsol_tag_hp) ||
4655*4882a593Smuzhiyun 			   snd_hda_jack_detect(codec, spec->unsol_tag_front_hp);
4656*4882a593Smuzhiyun 
4657*4882a593Smuzhiyun 		if (jack_present)
4658*4882a593Smuzhiyun 			spec->cur_out_type = HEADPHONE_OUT;
4659*4882a593Smuzhiyun 		else
4660*4882a593Smuzhiyun 			spec->cur_out_type = SPEAKER_OUT;
4661*4882a593Smuzhiyun 	} else
4662*4882a593Smuzhiyun 		spec->cur_out_type = spec->out_enum_val;
4663*4882a593Smuzhiyun 
4664*4882a593Smuzhiyun 	outfx_set = spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID];
4665*4882a593Smuzhiyun 
4666*4882a593Smuzhiyun 	/* Begin DSP output switch, mute DSP volume. */
4667*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96, SPEAKER_TUNING_MUTE, FLOAT_ONE);
4668*4882a593Smuzhiyun 	if (err < 0)
4669*4882a593Smuzhiyun 		goto exit;
4670*4882a593Smuzhiyun 
4671*4882a593Smuzhiyun 	if (ca0132_alt_select_out_quirk_set(codec) < 0)
4672*4882a593Smuzhiyun 		goto exit;
4673*4882a593Smuzhiyun 
4674*4882a593Smuzhiyun 	switch (spec->cur_out_type) {
4675*4882a593Smuzhiyun 	case SPEAKER_OUT:
4676*4882a593Smuzhiyun 		codec_dbg(codec, "%s speaker\n", __func__);
4677*4882a593Smuzhiyun 
4678*4882a593Smuzhiyun 		/* Enable EAPD */
4679*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4680*4882a593Smuzhiyun 			AC_VERB_SET_EAPD_BTLENABLE, 0x01);
4681*4882a593Smuzhiyun 
4682*4882a593Smuzhiyun 		/* Disable headphone node. */
4683*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[1], 0, 0);
4684*4882a593Smuzhiyun 		/* Set front L-R to output. */
4685*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[0], 1, 0);
4686*4882a593Smuzhiyun 		/* Set Center/LFE to output. */
4687*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[2], 1, 0);
4688*4882a593Smuzhiyun 		/* Set rear surround to output. */
4689*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[3], 1, 0);
4690*4882a593Smuzhiyun 
4691*4882a593Smuzhiyun 		/*
4692*4882a593Smuzhiyun 		 * Without PlayEnhancement being enabled, if we've got a 2.0
4693*4882a593Smuzhiyun 		 * setup, set it to floating point eight to disable any DSP
4694*4882a593Smuzhiyun 		 * processing effects.
4695*4882a593Smuzhiyun 		 */
4696*4882a593Smuzhiyun 		if (!outfx_set && spec->channel_cfg_val == SPEAKER_CHANNELS_2_0)
4697*4882a593Smuzhiyun 			tmp = FLOAT_EIGHT;
4698*4882a593Smuzhiyun 		else
4699*4882a593Smuzhiyun 			tmp = speaker_channel_cfgs[spec->channel_cfg_val].val;
4700*4882a593Smuzhiyun 
4701*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, 0x80, 0x04, tmp);
4702*4882a593Smuzhiyun 		if (err < 0)
4703*4882a593Smuzhiyun 			goto exit;
4704*4882a593Smuzhiyun 
4705*4882a593Smuzhiyun 		break;
4706*4882a593Smuzhiyun 	case HEADPHONE_OUT:
4707*4882a593Smuzhiyun 		codec_dbg(codec, "%s hp\n", __func__);
4708*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->out_pins[0], 0,
4709*4882a593Smuzhiyun 			AC_VERB_SET_EAPD_BTLENABLE, 0x00);
4710*4882a593Smuzhiyun 
4711*4882a593Smuzhiyun 		/* Disable all speaker nodes. */
4712*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[0], 0, 0);
4713*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[2], 0, 0);
4714*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, spec->out_pins[3], 0, 0);
4715*4882a593Smuzhiyun 
4716*4882a593Smuzhiyun 		/* enable headphone, either front or rear */
4717*4882a593Smuzhiyun 		if (snd_hda_jack_detect(codec, spec->unsol_tag_front_hp))
4718*4882a593Smuzhiyun 			headphone_nid = spec->out_pins[2];
4719*4882a593Smuzhiyun 		else if (snd_hda_jack_detect(codec, spec->unsol_tag_hp))
4720*4882a593Smuzhiyun 			headphone_nid = spec->out_pins[1];
4721*4882a593Smuzhiyun 
4722*4882a593Smuzhiyun 		ca0132_set_out_node_pincfg(codec, headphone_nid, 1, 1);
4723*4882a593Smuzhiyun 
4724*4882a593Smuzhiyun 		if (outfx_set)
4725*4882a593Smuzhiyun 			err = dspio_set_uint_param(codec, 0x80, 0x04, FLOAT_ONE);
4726*4882a593Smuzhiyun 		else
4727*4882a593Smuzhiyun 			err = dspio_set_uint_param(codec, 0x80, 0x04, FLOAT_ZERO);
4728*4882a593Smuzhiyun 
4729*4882a593Smuzhiyun 		if (err < 0)
4730*4882a593Smuzhiyun 			goto exit;
4731*4882a593Smuzhiyun 		break;
4732*4882a593Smuzhiyun 	}
4733*4882a593Smuzhiyun 	/*
4734*4882a593Smuzhiyun 	 * If output effects are enabled, set the X-Bass effect value again to
4735*4882a593Smuzhiyun 	 * make sure that it's properly enabled/disabled for speaker
4736*4882a593Smuzhiyun 	 * configurations with an LFE channel.
4737*4882a593Smuzhiyun 	 */
4738*4882a593Smuzhiyun 	if (outfx_set)
4739*4882a593Smuzhiyun 		ca0132_effects_set(codec, X_BASS,
4740*4882a593Smuzhiyun 			spec->effects_switch[X_BASS - EFFECT_START_NID]);
4741*4882a593Smuzhiyun 
4742*4882a593Smuzhiyun 	/* Set speaker EQ bypass attenuation to 0. */
4743*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x8f, 0x01, FLOAT_ZERO);
4744*4882a593Smuzhiyun 	if (err < 0)
4745*4882a593Smuzhiyun 		goto exit;
4746*4882a593Smuzhiyun 
4747*4882a593Smuzhiyun 	/*
4748*4882a593Smuzhiyun 	 * Although unused on all cards but the AE series, this is always set
4749*4882a593Smuzhiyun 	 * to zero when setting the output.
4750*4882a593Smuzhiyun 	 */
4751*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96,
4752*4882a593Smuzhiyun 			SPEAKER_TUNING_USE_SPEAKER_EQ, FLOAT_ZERO);
4753*4882a593Smuzhiyun 	if (err < 0)
4754*4882a593Smuzhiyun 		goto exit;
4755*4882a593Smuzhiyun 
4756*4882a593Smuzhiyun 	if (spec->cur_out_type == SPEAKER_OUT)
4757*4882a593Smuzhiyun 		err = ca0132_alt_surround_set_bass_redirection(codec,
4758*4882a593Smuzhiyun 				spec->bass_redirection_val);
4759*4882a593Smuzhiyun 	else
4760*4882a593Smuzhiyun 		err = ca0132_alt_surround_set_bass_redirection(codec, 0);
4761*4882a593Smuzhiyun 
4762*4882a593Smuzhiyun 	/* Unmute DSP now that we're done with output selection. */
4763*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, 0x96,
4764*4882a593Smuzhiyun 			SPEAKER_TUNING_MUTE, FLOAT_ZERO);
4765*4882a593Smuzhiyun 	if (err < 0)
4766*4882a593Smuzhiyun 		goto exit;
4767*4882a593Smuzhiyun 
4768*4882a593Smuzhiyun 	if (spec->cur_out_type == SPEAKER_OUT) {
4769*4882a593Smuzhiyun 		err = ca0132_alt_set_full_range_speaker(codec);
4770*4882a593Smuzhiyun 		if (err < 0)
4771*4882a593Smuzhiyun 			goto exit;
4772*4882a593Smuzhiyun 	}
4773*4882a593Smuzhiyun 
4774*4882a593Smuzhiyun exit:
4775*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun 	return err < 0 ? err : 0;
4778*4882a593Smuzhiyun }
4779*4882a593Smuzhiyun 
ca0132_unsol_hp_delayed(struct work_struct * work)4780*4882a593Smuzhiyun static void ca0132_unsol_hp_delayed(struct work_struct *work)
4781*4882a593Smuzhiyun {
4782*4882a593Smuzhiyun 	struct ca0132_spec *spec = container_of(
4783*4882a593Smuzhiyun 		to_delayed_work(work), struct ca0132_spec, unsol_hp_work);
4784*4882a593Smuzhiyun 	struct hda_jack_tbl *jack;
4785*4882a593Smuzhiyun 
4786*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
4787*4882a593Smuzhiyun 		ca0132_alt_select_out(spec->codec);
4788*4882a593Smuzhiyun 	else
4789*4882a593Smuzhiyun 		ca0132_select_out(spec->codec);
4790*4882a593Smuzhiyun 
4791*4882a593Smuzhiyun 	jack = snd_hda_jack_tbl_get(spec->codec, spec->unsol_tag_hp);
4792*4882a593Smuzhiyun 	if (jack) {
4793*4882a593Smuzhiyun 		jack->block_report = 0;
4794*4882a593Smuzhiyun 		snd_hda_jack_report_sync(spec->codec);
4795*4882a593Smuzhiyun 	}
4796*4882a593Smuzhiyun }
4797*4882a593Smuzhiyun 
4798*4882a593Smuzhiyun static void ca0132_set_dmic(struct hda_codec *codec, int enable);
4799*4882a593Smuzhiyun static int ca0132_mic_boost_set(struct hda_codec *codec, long val);
4800*4882a593Smuzhiyun static void resume_mic1(struct hda_codec *codec, unsigned int oldval);
4801*4882a593Smuzhiyun static int stop_mic1(struct hda_codec *codec);
4802*4882a593Smuzhiyun static int ca0132_cvoice_switch_set(struct hda_codec *codec);
4803*4882a593Smuzhiyun static int ca0132_alt_mic_boost_set(struct hda_codec *codec, long val);
4804*4882a593Smuzhiyun 
4805*4882a593Smuzhiyun /*
4806*4882a593Smuzhiyun  * Select the active VIP source
4807*4882a593Smuzhiyun  */
ca0132_set_vipsource(struct hda_codec * codec,int val)4808*4882a593Smuzhiyun static int ca0132_set_vipsource(struct hda_codec *codec, int val)
4809*4882a593Smuzhiyun {
4810*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4811*4882a593Smuzhiyun 	unsigned int tmp;
4812*4882a593Smuzhiyun 
4813*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
4814*4882a593Smuzhiyun 		return 0;
4815*4882a593Smuzhiyun 
4816*4882a593Smuzhiyun 	/* if CrystalVoice if off, vipsource should be 0 */
4817*4882a593Smuzhiyun 	if (!spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID] ||
4818*4882a593Smuzhiyun 	    (val == 0)) {
4819*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_VIP_SOURCE, 0);
4820*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
4821*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
4822*4882a593Smuzhiyun 		if (spec->cur_mic_type == DIGITAL_MIC)
4823*4882a593Smuzhiyun 			tmp = FLOAT_TWO;
4824*4882a593Smuzhiyun 		else
4825*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
4826*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
4827*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
4828*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x05, tmp);
4829*4882a593Smuzhiyun 	} else {
4830*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_16_000);
4831*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_16_000);
4832*4882a593Smuzhiyun 		if (spec->cur_mic_type == DIGITAL_MIC)
4833*4882a593Smuzhiyun 			tmp = FLOAT_TWO;
4834*4882a593Smuzhiyun 		else
4835*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
4836*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
4837*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
4838*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x05, tmp);
4839*4882a593Smuzhiyun 		msleep(20);
4840*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_VIP_SOURCE, val);
4841*4882a593Smuzhiyun 	}
4842*4882a593Smuzhiyun 
4843*4882a593Smuzhiyun 	return 1;
4844*4882a593Smuzhiyun }
4845*4882a593Smuzhiyun 
ca0132_alt_set_vipsource(struct hda_codec * codec,int val)4846*4882a593Smuzhiyun static int ca0132_alt_set_vipsource(struct hda_codec *codec, int val)
4847*4882a593Smuzhiyun {
4848*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4849*4882a593Smuzhiyun 	unsigned int tmp;
4850*4882a593Smuzhiyun 
4851*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
4852*4882a593Smuzhiyun 		return 0;
4853*4882a593Smuzhiyun 
4854*4882a593Smuzhiyun 	codec_dbg(codec, "%s\n", __func__);
4855*4882a593Smuzhiyun 
4856*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
4857*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
4858*4882a593Smuzhiyun 
4859*4882a593Smuzhiyun 	/* if CrystalVoice is off, vipsource should be 0 */
4860*4882a593Smuzhiyun 	if (!spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID] ||
4861*4882a593Smuzhiyun 	    (val == 0) || spec->in_enum_val == REAR_LINE_IN) {
4862*4882a593Smuzhiyun 		codec_dbg(codec, "%s: off.", __func__);
4863*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_VIP_SOURCE, 0);
4864*4882a593Smuzhiyun 
4865*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
4866*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x05, tmp);
4867*4882a593Smuzhiyun 
4868*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
4869*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
4870*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_R3DI)
4871*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, 0x0F, SR_96_000);
4872*4882a593Smuzhiyun 
4873*4882a593Smuzhiyun 
4874*4882a593Smuzhiyun 		if (spec->in_enum_val == REAR_LINE_IN)
4875*4882a593Smuzhiyun 			tmp = FLOAT_ZERO;
4876*4882a593Smuzhiyun 		else {
4877*4882a593Smuzhiyun 			if (ca0132_quirk(spec) == QUIRK_SBZ)
4878*4882a593Smuzhiyun 				tmp = FLOAT_THREE;
4879*4882a593Smuzhiyun 			else
4880*4882a593Smuzhiyun 				tmp = FLOAT_ONE;
4881*4882a593Smuzhiyun 		}
4882*4882a593Smuzhiyun 
4883*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
4884*4882a593Smuzhiyun 
4885*4882a593Smuzhiyun 	} else {
4886*4882a593Smuzhiyun 		codec_dbg(codec, "%s: on.", __func__);
4887*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_16_000);
4888*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_16_000);
4889*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_R3DI)
4890*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, 0x0F, SR_16_000);
4891*4882a593Smuzhiyun 
4892*4882a593Smuzhiyun 		if (spec->effects_switch[VOICE_FOCUS - EFFECT_START_NID])
4893*4882a593Smuzhiyun 			tmp = FLOAT_TWO;
4894*4882a593Smuzhiyun 		else
4895*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
4896*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
4897*4882a593Smuzhiyun 
4898*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
4899*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x05, tmp);
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun 		msleep(20);
4902*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_VIP_SOURCE, val);
4903*4882a593Smuzhiyun 	}
4904*4882a593Smuzhiyun 
4905*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 1);
4906*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 1);
4907*4882a593Smuzhiyun 
4908*4882a593Smuzhiyun 	return 1;
4909*4882a593Smuzhiyun }
4910*4882a593Smuzhiyun 
4911*4882a593Smuzhiyun /*
4912*4882a593Smuzhiyun  * Select the active microphone.
4913*4882a593Smuzhiyun  * If autodetect is enabled, mic will be selected based on jack detection.
4914*4882a593Smuzhiyun  * If jack inserted, ext.mic will be selected, else built-in mic
4915*4882a593Smuzhiyun  * If autodetect is disabled, mic will be selected based on selection.
4916*4882a593Smuzhiyun  */
ca0132_select_mic(struct hda_codec * codec)4917*4882a593Smuzhiyun static int ca0132_select_mic(struct hda_codec *codec)
4918*4882a593Smuzhiyun {
4919*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4920*4882a593Smuzhiyun 	int jack_present;
4921*4882a593Smuzhiyun 	int auto_jack;
4922*4882a593Smuzhiyun 
4923*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_select_mic\n");
4924*4882a593Smuzhiyun 
4925*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
4926*4882a593Smuzhiyun 
4927*4882a593Smuzhiyun 	auto_jack = spec->vnode_lswitch[VNID_AMIC1_ASEL - VNODE_START_NID];
4928*4882a593Smuzhiyun 
4929*4882a593Smuzhiyun 	if (auto_jack)
4930*4882a593Smuzhiyun 		jack_present = snd_hda_jack_detect(codec, spec->unsol_tag_amic1);
4931*4882a593Smuzhiyun 	else
4932*4882a593Smuzhiyun 		jack_present =
4933*4882a593Smuzhiyun 			spec->vnode_lswitch[VNID_AMIC1_SEL - VNODE_START_NID];
4934*4882a593Smuzhiyun 
4935*4882a593Smuzhiyun 	if (jack_present)
4936*4882a593Smuzhiyun 		spec->cur_mic_type = LINE_MIC_IN;
4937*4882a593Smuzhiyun 	else
4938*4882a593Smuzhiyun 		spec->cur_mic_type = DIGITAL_MIC;
4939*4882a593Smuzhiyun 
4940*4882a593Smuzhiyun 	if (spec->cur_mic_type == DIGITAL_MIC) {
4941*4882a593Smuzhiyun 		/* enable digital Mic */
4942*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_DMIC, SR_32_000);
4943*4882a593Smuzhiyun 		ca0132_set_dmic(codec, 1);
4944*4882a593Smuzhiyun 		ca0132_mic_boost_set(codec, 0);
4945*4882a593Smuzhiyun 		/* set voice focus */
4946*4882a593Smuzhiyun 		ca0132_effects_set(codec, VOICE_FOCUS,
4947*4882a593Smuzhiyun 				   spec->effects_switch
4948*4882a593Smuzhiyun 				   [VOICE_FOCUS - EFFECT_START_NID]);
4949*4882a593Smuzhiyun 	} else {
4950*4882a593Smuzhiyun 		/* disable digital Mic */
4951*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_DMIC, SR_96_000);
4952*4882a593Smuzhiyun 		ca0132_set_dmic(codec, 0);
4953*4882a593Smuzhiyun 		ca0132_mic_boost_set(codec, spec->cur_mic_boost);
4954*4882a593Smuzhiyun 		/* disable voice focus */
4955*4882a593Smuzhiyun 		ca0132_effects_set(codec, VOICE_FOCUS, 0);
4956*4882a593Smuzhiyun 	}
4957*4882a593Smuzhiyun 
4958*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
4959*4882a593Smuzhiyun 
4960*4882a593Smuzhiyun 	return 0;
4961*4882a593Smuzhiyun }
4962*4882a593Smuzhiyun 
4963*4882a593Smuzhiyun /*
4964*4882a593Smuzhiyun  * Select the active input.
4965*4882a593Smuzhiyun  * Mic detection isn't used, because it's kind of pointless on the SBZ.
4966*4882a593Smuzhiyun  * The front mic has no jack-detection, so the only way to switch to it
4967*4882a593Smuzhiyun  * is to do it manually in alsamixer.
4968*4882a593Smuzhiyun  */
ca0132_alt_select_in(struct hda_codec * codec)4969*4882a593Smuzhiyun static int ca0132_alt_select_in(struct hda_codec *codec)
4970*4882a593Smuzhiyun {
4971*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
4972*4882a593Smuzhiyun 	unsigned int tmp;
4973*4882a593Smuzhiyun 
4974*4882a593Smuzhiyun 	codec_dbg(codec, "%s\n", __func__);
4975*4882a593Smuzhiyun 
4976*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
4977*4882a593Smuzhiyun 
4978*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
4979*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
4980*4882a593Smuzhiyun 
4981*4882a593Smuzhiyun 	spec->cur_mic_type = spec->in_enum_val;
4982*4882a593Smuzhiyun 
4983*4882a593Smuzhiyun 	switch (spec->cur_mic_type) {
4984*4882a593Smuzhiyun 	case REAR_MIC:
4985*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
4986*4882a593Smuzhiyun 		case QUIRK_SBZ:
4987*4882a593Smuzhiyun 		case QUIRK_R3D:
4988*4882a593Smuzhiyun 			ca0113_mmio_gpio_set(codec, 0, false);
4989*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
4990*4882a593Smuzhiyun 			break;
4991*4882a593Smuzhiyun 		case QUIRK_ZXR:
4992*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
4993*4882a593Smuzhiyun 			break;
4994*4882a593Smuzhiyun 		case QUIRK_R3DI:
4995*4882a593Smuzhiyun 			r3di_gpio_mic_set(codec, R3DI_REAR_MIC);
4996*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
4997*4882a593Smuzhiyun 			break;
4998*4882a593Smuzhiyun 		case QUIRK_AE5:
4999*4882a593Smuzhiyun 			ca0113_mmio_command_set(codec, 0x30, 0x28, 0x00);
5000*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
5001*4882a593Smuzhiyun 			break;
5002*4882a593Smuzhiyun 		case QUIRK_AE7:
5003*4882a593Smuzhiyun 			ca0113_mmio_command_set(codec, 0x30, 0x28, 0x00);
5004*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
5005*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, MEM_CONNID_MICIN2,
5006*4882a593Smuzhiyun 					SR_96_000);
5007*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, MEM_CONNID_MICOUT2,
5008*4882a593Smuzhiyun 					SR_96_000);
5009*4882a593Smuzhiyun 			dspio_set_uint_param(codec, 0x80, 0x01, FLOAT_ZERO);
5010*4882a593Smuzhiyun 			break;
5011*4882a593Smuzhiyun 		default:
5012*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
5013*4882a593Smuzhiyun 			break;
5014*4882a593Smuzhiyun 		}
5015*4882a593Smuzhiyun 
5016*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
5017*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
5018*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_R3DI)
5019*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, 0x0F, SR_96_000);
5020*4882a593Smuzhiyun 
5021*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
5022*4882a593Smuzhiyun 
5023*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x03, 1);
5024*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x04, 1);
5025*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
5026*4882a593Smuzhiyun 		case QUIRK_SBZ:
5027*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x0000000C);
5028*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x0000000C);
5029*4882a593Smuzhiyun 			break;
5030*4882a593Smuzhiyun 		case QUIRK_ZXR:
5031*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x0000000C);
5032*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x000000CC);
5033*4882a593Smuzhiyun 			break;
5034*4882a593Smuzhiyun 		case QUIRK_AE5:
5035*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x0000000C);
5036*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x0000004C);
5037*4882a593Smuzhiyun 			break;
5038*4882a593Smuzhiyun 		default:
5039*4882a593Smuzhiyun 			break;
5040*4882a593Smuzhiyun 		}
5041*4882a593Smuzhiyun 		ca0132_alt_mic_boost_set(codec, spec->mic_boost_enum_val);
5042*4882a593Smuzhiyun 		break;
5043*4882a593Smuzhiyun 	case REAR_LINE_IN:
5044*4882a593Smuzhiyun 		ca0132_mic_boost_set(codec, 0);
5045*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
5046*4882a593Smuzhiyun 		case QUIRK_SBZ:
5047*4882a593Smuzhiyun 		case QUIRK_R3D:
5048*4882a593Smuzhiyun 			ca0113_mmio_gpio_set(codec, 0, false);
5049*4882a593Smuzhiyun 			break;
5050*4882a593Smuzhiyun 		case QUIRK_R3DI:
5051*4882a593Smuzhiyun 			r3di_gpio_mic_set(codec, R3DI_REAR_MIC);
5052*4882a593Smuzhiyun 			break;
5053*4882a593Smuzhiyun 		case QUIRK_AE5:
5054*4882a593Smuzhiyun 			ca0113_mmio_command_set(codec, 0x30, 0x28, 0x00);
5055*4882a593Smuzhiyun 			break;
5056*4882a593Smuzhiyun 		case QUIRK_AE7:
5057*4882a593Smuzhiyun 			ca0113_mmio_command_set(codec, 0x30, 0x28, 0x3f);
5058*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, MEM_CONNID_MICIN2,
5059*4882a593Smuzhiyun 					SR_96_000);
5060*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, MEM_CONNID_MICOUT2,
5061*4882a593Smuzhiyun 					SR_96_000);
5062*4882a593Smuzhiyun 			dspio_set_uint_param(codec, 0x80, 0x01, FLOAT_ZERO);
5063*4882a593Smuzhiyun 			break;
5064*4882a593Smuzhiyun 		default:
5065*4882a593Smuzhiyun 			break;
5066*4882a593Smuzhiyun 		}
5067*4882a593Smuzhiyun 
5068*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
5069*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
5070*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_R3DI)
5071*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, 0x0F, SR_96_000);
5072*4882a593Smuzhiyun 
5073*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_AE7)
5074*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
5075*4882a593Smuzhiyun 		else
5076*4882a593Smuzhiyun 			tmp = FLOAT_ZERO;
5077*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
5078*4882a593Smuzhiyun 
5079*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
5080*4882a593Smuzhiyun 		case QUIRK_SBZ:
5081*4882a593Smuzhiyun 		case QUIRK_AE5:
5082*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x00000000);
5083*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x00000000);
5084*4882a593Smuzhiyun 			break;
5085*4882a593Smuzhiyun 		default:
5086*4882a593Smuzhiyun 			break;
5087*4882a593Smuzhiyun 		}
5088*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x03, 1);
5089*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x04, 1);
5090*4882a593Smuzhiyun 		break;
5091*4882a593Smuzhiyun 	case FRONT_MIC:
5092*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
5093*4882a593Smuzhiyun 		case QUIRK_SBZ:
5094*4882a593Smuzhiyun 		case QUIRK_R3D:
5095*4882a593Smuzhiyun 			ca0113_mmio_gpio_set(codec, 0, true);
5096*4882a593Smuzhiyun 			ca0113_mmio_gpio_set(codec, 5, false);
5097*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
5098*4882a593Smuzhiyun 			break;
5099*4882a593Smuzhiyun 		case QUIRK_R3DI:
5100*4882a593Smuzhiyun 			r3di_gpio_mic_set(codec, R3DI_FRONT_MIC);
5101*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
5102*4882a593Smuzhiyun 			break;
5103*4882a593Smuzhiyun 		case QUIRK_AE5:
5104*4882a593Smuzhiyun 			ca0113_mmio_command_set(codec, 0x30, 0x28, 0x3f);
5105*4882a593Smuzhiyun 			tmp = FLOAT_THREE;
5106*4882a593Smuzhiyun 			break;
5107*4882a593Smuzhiyun 		default:
5108*4882a593Smuzhiyun 			tmp = FLOAT_ONE;
5109*4882a593Smuzhiyun 			break;
5110*4882a593Smuzhiyun 		}
5111*4882a593Smuzhiyun 
5112*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
5113*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
5114*4882a593Smuzhiyun 		if (ca0132_quirk(spec) == QUIRK_R3DI)
5115*4882a593Smuzhiyun 			chipio_set_conn_rate(codec, 0x0F, SR_96_000);
5116*4882a593Smuzhiyun 
5117*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
5118*4882a593Smuzhiyun 
5119*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x03, 1);
5120*4882a593Smuzhiyun 		chipio_set_stream_control(codec, 0x04, 1);
5121*4882a593Smuzhiyun 
5122*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
5123*4882a593Smuzhiyun 		case QUIRK_SBZ:
5124*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x0000000C);
5125*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x000000CC);
5126*4882a593Smuzhiyun 			break;
5127*4882a593Smuzhiyun 		case QUIRK_AE5:
5128*4882a593Smuzhiyun 			chipio_write(codec, 0x18B098, 0x0000000C);
5129*4882a593Smuzhiyun 			chipio_write(codec, 0x18B09C, 0x0000004C);
5130*4882a593Smuzhiyun 			break;
5131*4882a593Smuzhiyun 		default:
5132*4882a593Smuzhiyun 			break;
5133*4882a593Smuzhiyun 		}
5134*4882a593Smuzhiyun 		ca0132_alt_mic_boost_set(codec, spec->mic_boost_enum_val);
5135*4882a593Smuzhiyun 		break;
5136*4882a593Smuzhiyun 	}
5137*4882a593Smuzhiyun 	ca0132_cvoice_switch_set(codec);
5138*4882a593Smuzhiyun 
5139*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
5140*4882a593Smuzhiyun 	return 0;
5141*4882a593Smuzhiyun }
5142*4882a593Smuzhiyun 
5143*4882a593Smuzhiyun /*
5144*4882a593Smuzhiyun  * Check if VNODE settings take effect immediately.
5145*4882a593Smuzhiyun  */
ca0132_is_vnode_effective(struct hda_codec * codec,hda_nid_t vnid,hda_nid_t * shared_nid)5146*4882a593Smuzhiyun static bool ca0132_is_vnode_effective(struct hda_codec *codec,
5147*4882a593Smuzhiyun 				     hda_nid_t vnid,
5148*4882a593Smuzhiyun 				     hda_nid_t *shared_nid)
5149*4882a593Smuzhiyun {
5150*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5151*4882a593Smuzhiyun 	hda_nid_t nid;
5152*4882a593Smuzhiyun 
5153*4882a593Smuzhiyun 	switch (vnid) {
5154*4882a593Smuzhiyun 	case VNID_SPK:
5155*4882a593Smuzhiyun 		nid = spec->shared_out_nid;
5156*4882a593Smuzhiyun 		break;
5157*4882a593Smuzhiyun 	case VNID_MIC:
5158*4882a593Smuzhiyun 		nid = spec->shared_mic_nid;
5159*4882a593Smuzhiyun 		break;
5160*4882a593Smuzhiyun 	default:
5161*4882a593Smuzhiyun 		return false;
5162*4882a593Smuzhiyun 	}
5163*4882a593Smuzhiyun 
5164*4882a593Smuzhiyun 	if (shared_nid)
5165*4882a593Smuzhiyun 		*shared_nid = nid;
5166*4882a593Smuzhiyun 
5167*4882a593Smuzhiyun 	return true;
5168*4882a593Smuzhiyun }
5169*4882a593Smuzhiyun 
5170*4882a593Smuzhiyun /*
5171*4882a593Smuzhiyun * The following functions are control change helpers.
5172*4882a593Smuzhiyun * They return 0 if no changed.  Return 1 if changed.
5173*4882a593Smuzhiyun */
ca0132_voicefx_set(struct hda_codec * codec,int enable)5174*4882a593Smuzhiyun static int ca0132_voicefx_set(struct hda_codec *codec, int enable)
5175*4882a593Smuzhiyun {
5176*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5177*4882a593Smuzhiyun 	unsigned int tmp;
5178*4882a593Smuzhiyun 
5179*4882a593Smuzhiyun 	/* based on CrystalVoice state to enable VoiceFX. */
5180*4882a593Smuzhiyun 	if (enable) {
5181*4882a593Smuzhiyun 		tmp = spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID] ?
5182*4882a593Smuzhiyun 			FLOAT_ONE : FLOAT_ZERO;
5183*4882a593Smuzhiyun 	} else {
5184*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
5185*4882a593Smuzhiyun 	}
5186*4882a593Smuzhiyun 
5187*4882a593Smuzhiyun 	dspio_set_uint_param(codec, ca0132_voicefx.mid,
5188*4882a593Smuzhiyun 			     ca0132_voicefx.reqs[0], tmp);
5189*4882a593Smuzhiyun 
5190*4882a593Smuzhiyun 	return 1;
5191*4882a593Smuzhiyun }
5192*4882a593Smuzhiyun 
5193*4882a593Smuzhiyun /*
5194*4882a593Smuzhiyun  * Set the effects parameters
5195*4882a593Smuzhiyun  */
ca0132_effects_set(struct hda_codec * codec,hda_nid_t nid,long val)5196*4882a593Smuzhiyun static int ca0132_effects_set(struct hda_codec *codec, hda_nid_t nid, long val)
5197*4882a593Smuzhiyun {
5198*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5199*4882a593Smuzhiyun 	unsigned int on, tmp, channel_cfg;
5200*4882a593Smuzhiyun 	int num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT;
5201*4882a593Smuzhiyun 	int err = 0;
5202*4882a593Smuzhiyun 	int idx = nid - EFFECT_START_NID;
5203*4882a593Smuzhiyun 
5204*4882a593Smuzhiyun 	if ((idx < 0) || (idx >= num_fx))
5205*4882a593Smuzhiyun 		return 0; /* no changed */
5206*4882a593Smuzhiyun 
5207*4882a593Smuzhiyun 	/* for out effect, qualify with PE */
5208*4882a593Smuzhiyun 	if ((nid >= OUT_EFFECT_START_NID) && (nid < OUT_EFFECT_END_NID)) {
5209*4882a593Smuzhiyun 		/* if PE if off, turn off out effects. */
5210*4882a593Smuzhiyun 		if (!spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID])
5211*4882a593Smuzhiyun 			val = 0;
5212*4882a593Smuzhiyun 		if (spec->cur_out_type == SPEAKER_OUT && nid == X_BASS) {
5213*4882a593Smuzhiyun 			channel_cfg = spec->channel_cfg_val;
5214*4882a593Smuzhiyun 			if (channel_cfg != SPEAKER_CHANNELS_2_0 &&
5215*4882a593Smuzhiyun 					channel_cfg != SPEAKER_CHANNELS_4_0)
5216*4882a593Smuzhiyun 				val = 0;
5217*4882a593Smuzhiyun 		}
5218*4882a593Smuzhiyun 	}
5219*4882a593Smuzhiyun 
5220*4882a593Smuzhiyun 	/* for in effect, qualify with CrystalVoice */
5221*4882a593Smuzhiyun 	if ((nid >= IN_EFFECT_START_NID) && (nid < IN_EFFECT_END_NID)) {
5222*4882a593Smuzhiyun 		/* if CrystalVoice if off, turn off in effects. */
5223*4882a593Smuzhiyun 		if (!spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID])
5224*4882a593Smuzhiyun 			val = 0;
5225*4882a593Smuzhiyun 
5226*4882a593Smuzhiyun 		/* Voice Focus applies to 2-ch Mic, Digital Mic */
5227*4882a593Smuzhiyun 		if ((nid == VOICE_FOCUS) && (spec->cur_mic_type != DIGITAL_MIC))
5228*4882a593Smuzhiyun 			val = 0;
5229*4882a593Smuzhiyun 
5230*4882a593Smuzhiyun 		/* If Voice Focus on SBZ, set to two channel. */
5231*4882a593Smuzhiyun 		if ((nid == VOICE_FOCUS) && ca0132_use_pci_mmio(spec)
5232*4882a593Smuzhiyun 				&& (spec->cur_mic_type != REAR_LINE_IN)) {
5233*4882a593Smuzhiyun 			if (spec->effects_switch[CRYSTAL_VOICE -
5234*4882a593Smuzhiyun 						 EFFECT_START_NID]) {
5235*4882a593Smuzhiyun 
5236*4882a593Smuzhiyun 				if (spec->effects_switch[VOICE_FOCUS -
5237*4882a593Smuzhiyun 							 EFFECT_START_NID]) {
5238*4882a593Smuzhiyun 					tmp = FLOAT_TWO;
5239*4882a593Smuzhiyun 					val = 1;
5240*4882a593Smuzhiyun 				} else
5241*4882a593Smuzhiyun 					tmp = FLOAT_ONE;
5242*4882a593Smuzhiyun 
5243*4882a593Smuzhiyun 				dspio_set_uint_param(codec, 0x80, 0x00, tmp);
5244*4882a593Smuzhiyun 			}
5245*4882a593Smuzhiyun 		}
5246*4882a593Smuzhiyun 		/*
5247*4882a593Smuzhiyun 		 * For SBZ noise reduction, there's an extra command
5248*4882a593Smuzhiyun 		 * to module ID 0x47. No clue why.
5249*4882a593Smuzhiyun 		 */
5250*4882a593Smuzhiyun 		if ((nid == NOISE_REDUCTION) && ca0132_use_pci_mmio(spec)
5251*4882a593Smuzhiyun 				&& (spec->cur_mic_type != REAR_LINE_IN)) {
5252*4882a593Smuzhiyun 			if (spec->effects_switch[CRYSTAL_VOICE -
5253*4882a593Smuzhiyun 						 EFFECT_START_NID]) {
5254*4882a593Smuzhiyun 				if (spec->effects_switch[NOISE_REDUCTION -
5255*4882a593Smuzhiyun 							 EFFECT_START_NID])
5256*4882a593Smuzhiyun 					tmp = FLOAT_ONE;
5257*4882a593Smuzhiyun 				else
5258*4882a593Smuzhiyun 					tmp = FLOAT_ZERO;
5259*4882a593Smuzhiyun 			} else
5260*4882a593Smuzhiyun 				tmp = FLOAT_ZERO;
5261*4882a593Smuzhiyun 
5262*4882a593Smuzhiyun 			dspio_set_uint_param(codec, 0x47, 0x00, tmp);
5263*4882a593Smuzhiyun 		}
5264*4882a593Smuzhiyun 
5265*4882a593Smuzhiyun 		/* If rear line in disable effects. */
5266*4882a593Smuzhiyun 		if (ca0132_use_alt_functions(spec) &&
5267*4882a593Smuzhiyun 				spec->in_enum_val == REAR_LINE_IN)
5268*4882a593Smuzhiyun 			val = 0;
5269*4882a593Smuzhiyun 	}
5270*4882a593Smuzhiyun 
5271*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_effect_set: nid=0x%x, val=%ld\n",
5272*4882a593Smuzhiyun 		    nid, val);
5273*4882a593Smuzhiyun 
5274*4882a593Smuzhiyun 	on = (val == 0) ? FLOAT_ZERO : FLOAT_ONE;
5275*4882a593Smuzhiyun 	err = dspio_set_uint_param(codec, ca0132_effects[idx].mid,
5276*4882a593Smuzhiyun 				   ca0132_effects[idx].reqs[0], on);
5277*4882a593Smuzhiyun 
5278*4882a593Smuzhiyun 	if (err < 0)
5279*4882a593Smuzhiyun 		return 0; /* no changed */
5280*4882a593Smuzhiyun 
5281*4882a593Smuzhiyun 	return 1;
5282*4882a593Smuzhiyun }
5283*4882a593Smuzhiyun 
5284*4882a593Smuzhiyun /*
5285*4882a593Smuzhiyun  * Turn on/off Playback Enhancements
5286*4882a593Smuzhiyun  */
ca0132_pe_switch_set(struct hda_codec * codec)5287*4882a593Smuzhiyun static int ca0132_pe_switch_set(struct hda_codec *codec)
5288*4882a593Smuzhiyun {
5289*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5290*4882a593Smuzhiyun 	hda_nid_t nid;
5291*4882a593Smuzhiyun 	int i, ret = 0;
5292*4882a593Smuzhiyun 
5293*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_pe_switch_set: val=%ld\n",
5294*4882a593Smuzhiyun 		    spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID]);
5295*4882a593Smuzhiyun 
5296*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
5297*4882a593Smuzhiyun 		ca0132_alt_select_out(codec);
5298*4882a593Smuzhiyun 
5299*4882a593Smuzhiyun 	i = OUT_EFFECT_START_NID - EFFECT_START_NID;
5300*4882a593Smuzhiyun 	nid = OUT_EFFECT_START_NID;
5301*4882a593Smuzhiyun 	/* PE affects all out effects */
5302*4882a593Smuzhiyun 	for (; nid < OUT_EFFECT_END_NID; nid++, i++)
5303*4882a593Smuzhiyun 		ret |= ca0132_effects_set(codec, nid, spec->effects_switch[i]);
5304*4882a593Smuzhiyun 
5305*4882a593Smuzhiyun 	return ret;
5306*4882a593Smuzhiyun }
5307*4882a593Smuzhiyun 
5308*4882a593Smuzhiyun /* Check if Mic1 is streaming, if so, stop streaming */
stop_mic1(struct hda_codec * codec)5309*4882a593Smuzhiyun static int stop_mic1(struct hda_codec *codec)
5310*4882a593Smuzhiyun {
5311*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5312*4882a593Smuzhiyun 	unsigned int oldval = snd_hda_codec_read(codec, spec->adcs[0], 0,
5313*4882a593Smuzhiyun 						 AC_VERB_GET_CONV, 0);
5314*4882a593Smuzhiyun 	if (oldval != 0)
5315*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->adcs[0], 0,
5316*4882a593Smuzhiyun 				    AC_VERB_SET_CHANNEL_STREAMID,
5317*4882a593Smuzhiyun 				    0);
5318*4882a593Smuzhiyun 	return oldval;
5319*4882a593Smuzhiyun }
5320*4882a593Smuzhiyun 
5321*4882a593Smuzhiyun /* Resume Mic1 streaming if it was stopped. */
resume_mic1(struct hda_codec * codec,unsigned int oldval)5322*4882a593Smuzhiyun static void resume_mic1(struct hda_codec *codec, unsigned int oldval)
5323*4882a593Smuzhiyun {
5324*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5325*4882a593Smuzhiyun 	/* Restore the previous stream and channel */
5326*4882a593Smuzhiyun 	if (oldval != 0)
5327*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->adcs[0], 0,
5328*4882a593Smuzhiyun 				    AC_VERB_SET_CHANNEL_STREAMID,
5329*4882a593Smuzhiyun 				    oldval);
5330*4882a593Smuzhiyun }
5331*4882a593Smuzhiyun 
5332*4882a593Smuzhiyun /*
5333*4882a593Smuzhiyun  * Turn on/off CrystalVoice
5334*4882a593Smuzhiyun  */
ca0132_cvoice_switch_set(struct hda_codec * codec)5335*4882a593Smuzhiyun static int ca0132_cvoice_switch_set(struct hda_codec *codec)
5336*4882a593Smuzhiyun {
5337*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5338*4882a593Smuzhiyun 	hda_nid_t nid;
5339*4882a593Smuzhiyun 	int i, ret = 0;
5340*4882a593Smuzhiyun 	unsigned int oldval;
5341*4882a593Smuzhiyun 
5342*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_cvoice_switch_set: val=%ld\n",
5343*4882a593Smuzhiyun 		    spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID]);
5344*4882a593Smuzhiyun 
5345*4882a593Smuzhiyun 	i = IN_EFFECT_START_NID - EFFECT_START_NID;
5346*4882a593Smuzhiyun 	nid = IN_EFFECT_START_NID;
5347*4882a593Smuzhiyun 	/* CrystalVoice affects all in effects */
5348*4882a593Smuzhiyun 	for (; nid < IN_EFFECT_END_NID; nid++, i++)
5349*4882a593Smuzhiyun 		ret |= ca0132_effects_set(codec, nid, spec->effects_switch[i]);
5350*4882a593Smuzhiyun 
5351*4882a593Smuzhiyun 	/* including VoiceFX */
5352*4882a593Smuzhiyun 	ret |= ca0132_voicefx_set(codec, (spec->voicefx_val ? 1 : 0));
5353*4882a593Smuzhiyun 
5354*4882a593Smuzhiyun 	/* set correct vipsource */
5355*4882a593Smuzhiyun 	oldval = stop_mic1(codec);
5356*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
5357*4882a593Smuzhiyun 		ret |= ca0132_alt_set_vipsource(codec, 1);
5358*4882a593Smuzhiyun 	else
5359*4882a593Smuzhiyun 		ret |= ca0132_set_vipsource(codec, 1);
5360*4882a593Smuzhiyun 	resume_mic1(codec, oldval);
5361*4882a593Smuzhiyun 	return ret;
5362*4882a593Smuzhiyun }
5363*4882a593Smuzhiyun 
ca0132_mic_boost_set(struct hda_codec * codec,long val)5364*4882a593Smuzhiyun static int ca0132_mic_boost_set(struct hda_codec *codec, long val)
5365*4882a593Smuzhiyun {
5366*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5367*4882a593Smuzhiyun 	int ret = 0;
5368*4882a593Smuzhiyun 
5369*4882a593Smuzhiyun 	if (val) /* on */
5370*4882a593Smuzhiyun 		ret = snd_hda_codec_amp_update(codec, spec->input_pins[0], 0,
5371*4882a593Smuzhiyun 					HDA_INPUT, 0, HDA_AMP_VOLMASK, 3);
5372*4882a593Smuzhiyun 	else /* off */
5373*4882a593Smuzhiyun 		ret = snd_hda_codec_amp_update(codec, spec->input_pins[0], 0,
5374*4882a593Smuzhiyun 					HDA_INPUT, 0, HDA_AMP_VOLMASK, 0);
5375*4882a593Smuzhiyun 
5376*4882a593Smuzhiyun 	return ret;
5377*4882a593Smuzhiyun }
5378*4882a593Smuzhiyun 
ca0132_alt_mic_boost_set(struct hda_codec * codec,long val)5379*4882a593Smuzhiyun static int ca0132_alt_mic_boost_set(struct hda_codec *codec, long val)
5380*4882a593Smuzhiyun {
5381*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5382*4882a593Smuzhiyun 	int ret = 0;
5383*4882a593Smuzhiyun 
5384*4882a593Smuzhiyun 	ret = snd_hda_codec_amp_update(codec, spec->input_pins[0], 0,
5385*4882a593Smuzhiyun 				HDA_INPUT, 0, HDA_AMP_VOLMASK, val);
5386*4882a593Smuzhiyun 	return ret;
5387*4882a593Smuzhiyun }
5388*4882a593Smuzhiyun 
ae5_headphone_gain_set(struct hda_codec * codec,long val)5389*4882a593Smuzhiyun static int ae5_headphone_gain_set(struct hda_codec *codec, long val)
5390*4882a593Smuzhiyun {
5391*4882a593Smuzhiyun 	unsigned int i;
5392*4882a593Smuzhiyun 
5393*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
5394*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x48, 0x11 + i,
5395*4882a593Smuzhiyun 				ae5_headphone_gain_presets[val].vals[i]);
5396*4882a593Smuzhiyun 	return 0;
5397*4882a593Smuzhiyun }
5398*4882a593Smuzhiyun 
5399*4882a593Smuzhiyun /*
5400*4882a593Smuzhiyun  * gpio pin 1 is a relay that switches on/off, apparently setting the headphone
5401*4882a593Smuzhiyun  * amplifier to handle a 600 ohm load.
5402*4882a593Smuzhiyun  */
zxr_headphone_gain_set(struct hda_codec * codec,long val)5403*4882a593Smuzhiyun static int zxr_headphone_gain_set(struct hda_codec *codec, long val)
5404*4882a593Smuzhiyun {
5405*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, val);
5406*4882a593Smuzhiyun 
5407*4882a593Smuzhiyun 	return 0;
5408*4882a593Smuzhiyun }
5409*4882a593Smuzhiyun 
ca0132_vnode_switch_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5410*4882a593Smuzhiyun static int ca0132_vnode_switch_set(struct snd_kcontrol *kcontrol,
5411*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5412*4882a593Smuzhiyun {
5413*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5414*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
5415*4882a593Smuzhiyun 	hda_nid_t shared_nid = 0;
5416*4882a593Smuzhiyun 	bool effective;
5417*4882a593Smuzhiyun 	int ret = 0;
5418*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5419*4882a593Smuzhiyun 	int auto_jack;
5420*4882a593Smuzhiyun 
5421*4882a593Smuzhiyun 	if (nid == VNID_HP_SEL) {
5422*4882a593Smuzhiyun 		auto_jack =
5423*4882a593Smuzhiyun 			spec->vnode_lswitch[VNID_HP_ASEL - VNODE_START_NID];
5424*4882a593Smuzhiyun 		if (!auto_jack) {
5425*4882a593Smuzhiyun 			if (ca0132_use_alt_functions(spec))
5426*4882a593Smuzhiyun 				ca0132_alt_select_out(codec);
5427*4882a593Smuzhiyun 			else
5428*4882a593Smuzhiyun 				ca0132_select_out(codec);
5429*4882a593Smuzhiyun 		}
5430*4882a593Smuzhiyun 		return 1;
5431*4882a593Smuzhiyun 	}
5432*4882a593Smuzhiyun 
5433*4882a593Smuzhiyun 	if (nid == VNID_AMIC1_SEL) {
5434*4882a593Smuzhiyun 		auto_jack =
5435*4882a593Smuzhiyun 			spec->vnode_lswitch[VNID_AMIC1_ASEL - VNODE_START_NID];
5436*4882a593Smuzhiyun 		if (!auto_jack)
5437*4882a593Smuzhiyun 			ca0132_select_mic(codec);
5438*4882a593Smuzhiyun 		return 1;
5439*4882a593Smuzhiyun 	}
5440*4882a593Smuzhiyun 
5441*4882a593Smuzhiyun 	if (nid == VNID_HP_ASEL) {
5442*4882a593Smuzhiyun 		if (ca0132_use_alt_functions(spec))
5443*4882a593Smuzhiyun 			ca0132_alt_select_out(codec);
5444*4882a593Smuzhiyun 		else
5445*4882a593Smuzhiyun 			ca0132_select_out(codec);
5446*4882a593Smuzhiyun 		return 1;
5447*4882a593Smuzhiyun 	}
5448*4882a593Smuzhiyun 
5449*4882a593Smuzhiyun 	if (nid == VNID_AMIC1_ASEL) {
5450*4882a593Smuzhiyun 		ca0132_select_mic(codec);
5451*4882a593Smuzhiyun 		return 1;
5452*4882a593Smuzhiyun 	}
5453*4882a593Smuzhiyun 
5454*4882a593Smuzhiyun 	/* if effective conditions, then update hw immediately. */
5455*4882a593Smuzhiyun 	effective = ca0132_is_vnode_effective(codec, nid, &shared_nid);
5456*4882a593Smuzhiyun 	if (effective) {
5457*4882a593Smuzhiyun 		int dir = get_amp_direction(kcontrol);
5458*4882a593Smuzhiyun 		int ch = get_amp_channels(kcontrol);
5459*4882a593Smuzhiyun 		unsigned long pval;
5460*4882a593Smuzhiyun 
5461*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
5462*4882a593Smuzhiyun 		pval = kcontrol->private_value;
5463*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(shared_nid, ch,
5464*4882a593Smuzhiyun 								0, dir);
5465*4882a593Smuzhiyun 		ret = snd_hda_mixer_amp_switch_put(kcontrol, ucontrol);
5466*4882a593Smuzhiyun 		kcontrol->private_value = pval;
5467*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
5468*4882a593Smuzhiyun 	}
5469*4882a593Smuzhiyun 
5470*4882a593Smuzhiyun 	return ret;
5471*4882a593Smuzhiyun }
5472*4882a593Smuzhiyun /* End of control change helpers. */
5473*4882a593Smuzhiyun 
ca0132_alt_bass_redirection_xover_set(struct hda_codec * codec,long idx)5474*4882a593Smuzhiyun static void ca0132_alt_bass_redirection_xover_set(struct hda_codec *codec,
5475*4882a593Smuzhiyun 		long idx)
5476*4882a593Smuzhiyun {
5477*4882a593Smuzhiyun 	snd_hda_power_up(codec);
5478*4882a593Smuzhiyun 
5479*4882a593Smuzhiyun 	dspio_set_param(codec, 0x96, 0x20, SPEAKER_BASS_REDIRECT_XOVER_FREQ,
5480*4882a593Smuzhiyun 			&(float_xbass_xover_lookup[idx]), sizeof(unsigned int));
5481*4882a593Smuzhiyun 
5482*4882a593Smuzhiyun 	snd_hda_power_down(codec);
5483*4882a593Smuzhiyun }
5484*4882a593Smuzhiyun 
5485*4882a593Smuzhiyun /*
5486*4882a593Smuzhiyun  * Below I've added controls to mess with the effect levels, I've only enabled
5487*4882a593Smuzhiyun  * them on the Sound Blaster Z, but they would probably also work on the
5488*4882a593Smuzhiyun  * Chromebook. I figured they were probably tuned specifically for it, and left
5489*4882a593Smuzhiyun  * out for a reason.
5490*4882a593Smuzhiyun  */
5491*4882a593Smuzhiyun 
5492*4882a593Smuzhiyun /* Sets DSP effect level from the sliders above the controls */
5493*4882a593Smuzhiyun 
ca0132_alt_slider_ctl_set(struct hda_codec * codec,hda_nid_t nid,const unsigned int * lookup,int idx)5494*4882a593Smuzhiyun static int ca0132_alt_slider_ctl_set(struct hda_codec *codec, hda_nid_t nid,
5495*4882a593Smuzhiyun 			  const unsigned int *lookup, int idx)
5496*4882a593Smuzhiyun {
5497*4882a593Smuzhiyun 	int i = 0;
5498*4882a593Smuzhiyun 	unsigned int y;
5499*4882a593Smuzhiyun 	/*
5500*4882a593Smuzhiyun 	 * For X_BASS, req 2 is actually crossover freq instead of
5501*4882a593Smuzhiyun 	 * effect level
5502*4882a593Smuzhiyun 	 */
5503*4882a593Smuzhiyun 	if (nid == X_BASS)
5504*4882a593Smuzhiyun 		y = 2;
5505*4882a593Smuzhiyun 	else
5506*4882a593Smuzhiyun 		y = 1;
5507*4882a593Smuzhiyun 
5508*4882a593Smuzhiyun 	snd_hda_power_up(codec);
5509*4882a593Smuzhiyun 	if (nid == XBASS_XOVER) {
5510*4882a593Smuzhiyun 		for (i = 0; i < OUT_EFFECTS_COUNT; i++)
5511*4882a593Smuzhiyun 			if (ca0132_effects[i].nid == X_BASS)
5512*4882a593Smuzhiyun 				break;
5513*4882a593Smuzhiyun 
5514*4882a593Smuzhiyun 		dspio_set_param(codec, ca0132_effects[i].mid, 0x20,
5515*4882a593Smuzhiyun 				ca0132_effects[i].reqs[1],
5516*4882a593Smuzhiyun 				&(lookup[idx - 1]), sizeof(unsigned int));
5517*4882a593Smuzhiyun 	} else {
5518*4882a593Smuzhiyun 		/* Find the actual effect structure */
5519*4882a593Smuzhiyun 		for (i = 0; i < OUT_EFFECTS_COUNT; i++)
5520*4882a593Smuzhiyun 			if (nid == ca0132_effects[i].nid)
5521*4882a593Smuzhiyun 				break;
5522*4882a593Smuzhiyun 
5523*4882a593Smuzhiyun 		dspio_set_param(codec, ca0132_effects[i].mid, 0x20,
5524*4882a593Smuzhiyun 				ca0132_effects[i].reqs[y],
5525*4882a593Smuzhiyun 				&(lookup[idx]), sizeof(unsigned int));
5526*4882a593Smuzhiyun 	}
5527*4882a593Smuzhiyun 
5528*4882a593Smuzhiyun 	snd_hda_power_down(codec);
5529*4882a593Smuzhiyun 
5530*4882a593Smuzhiyun 	return 0;
5531*4882a593Smuzhiyun }
5532*4882a593Smuzhiyun 
ca0132_alt_xbass_xover_slider_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5533*4882a593Smuzhiyun static int ca0132_alt_xbass_xover_slider_ctl_get(struct snd_kcontrol *kcontrol,
5534*4882a593Smuzhiyun 			  struct snd_ctl_elem_value *ucontrol)
5535*4882a593Smuzhiyun {
5536*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5537*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5538*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
5539*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
5540*4882a593Smuzhiyun 
5541*4882a593Smuzhiyun 	if (nid == BASS_REDIRECTION_XOVER)
5542*4882a593Smuzhiyun 		*valp = spec->bass_redirect_xover_freq;
5543*4882a593Smuzhiyun 	else
5544*4882a593Smuzhiyun 		*valp = spec->xbass_xover_freq;
5545*4882a593Smuzhiyun 
5546*4882a593Smuzhiyun 	return 0;
5547*4882a593Smuzhiyun }
5548*4882a593Smuzhiyun 
ca0132_alt_slider_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5549*4882a593Smuzhiyun static int ca0132_alt_slider_ctl_get(struct snd_kcontrol *kcontrol,
5550*4882a593Smuzhiyun 			  struct snd_ctl_elem_value *ucontrol)
5551*4882a593Smuzhiyun {
5552*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5553*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5554*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
5555*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
5556*4882a593Smuzhiyun 	int idx = nid - OUT_EFFECT_START_NID;
5557*4882a593Smuzhiyun 
5558*4882a593Smuzhiyun 	*valp = spec->fx_ctl_val[idx];
5559*4882a593Smuzhiyun 	return 0;
5560*4882a593Smuzhiyun }
5561*4882a593Smuzhiyun 
5562*4882a593Smuzhiyun /*
5563*4882a593Smuzhiyun  * The X-bass crossover starts at 10hz, so the min is 1. The
5564*4882a593Smuzhiyun  * frequency is set in multiples of 10.
5565*4882a593Smuzhiyun  */
ca0132_alt_xbass_xover_slider_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5566*4882a593Smuzhiyun static int ca0132_alt_xbass_xover_slider_info(struct snd_kcontrol *kcontrol,
5567*4882a593Smuzhiyun 		struct snd_ctl_elem_info *uinfo)
5568*4882a593Smuzhiyun {
5569*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
5570*4882a593Smuzhiyun 	uinfo->count = 1;
5571*4882a593Smuzhiyun 	uinfo->value.integer.min = 1;
5572*4882a593Smuzhiyun 	uinfo->value.integer.max = 100;
5573*4882a593Smuzhiyun 	uinfo->value.integer.step = 1;
5574*4882a593Smuzhiyun 
5575*4882a593Smuzhiyun 	return 0;
5576*4882a593Smuzhiyun }
5577*4882a593Smuzhiyun 
ca0132_alt_effect_slider_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5578*4882a593Smuzhiyun static int ca0132_alt_effect_slider_info(struct snd_kcontrol *kcontrol,
5579*4882a593Smuzhiyun 		struct snd_ctl_elem_info *uinfo)
5580*4882a593Smuzhiyun {
5581*4882a593Smuzhiyun 	int chs = get_amp_channels(kcontrol);
5582*4882a593Smuzhiyun 
5583*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
5584*4882a593Smuzhiyun 	uinfo->count = chs == 3 ? 2 : 1;
5585*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
5586*4882a593Smuzhiyun 	uinfo->value.integer.max = 100;
5587*4882a593Smuzhiyun 	uinfo->value.integer.step = 1;
5588*4882a593Smuzhiyun 
5589*4882a593Smuzhiyun 	return 0;
5590*4882a593Smuzhiyun }
5591*4882a593Smuzhiyun 
ca0132_alt_xbass_xover_slider_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5592*4882a593Smuzhiyun static int ca0132_alt_xbass_xover_slider_put(struct snd_kcontrol *kcontrol,
5593*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5594*4882a593Smuzhiyun {
5595*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5596*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5597*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
5598*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
5599*4882a593Smuzhiyun 	long *cur_val;
5600*4882a593Smuzhiyun 	int idx;
5601*4882a593Smuzhiyun 
5602*4882a593Smuzhiyun 	if (nid == BASS_REDIRECTION_XOVER)
5603*4882a593Smuzhiyun 		cur_val = &spec->bass_redirect_xover_freq;
5604*4882a593Smuzhiyun 	else
5605*4882a593Smuzhiyun 		cur_val = &spec->xbass_xover_freq;
5606*4882a593Smuzhiyun 
5607*4882a593Smuzhiyun 	/* any change? */
5608*4882a593Smuzhiyun 	if (*cur_val == *valp)
5609*4882a593Smuzhiyun 		return 0;
5610*4882a593Smuzhiyun 
5611*4882a593Smuzhiyun 	*cur_val = *valp;
5612*4882a593Smuzhiyun 
5613*4882a593Smuzhiyun 	idx = *valp;
5614*4882a593Smuzhiyun 	if (nid == BASS_REDIRECTION_XOVER)
5615*4882a593Smuzhiyun 		ca0132_alt_bass_redirection_xover_set(codec, *cur_val);
5616*4882a593Smuzhiyun 	else
5617*4882a593Smuzhiyun 		ca0132_alt_slider_ctl_set(codec, nid, float_xbass_xover_lookup, idx);
5618*4882a593Smuzhiyun 
5619*4882a593Smuzhiyun 	return 0;
5620*4882a593Smuzhiyun }
5621*4882a593Smuzhiyun 
ca0132_alt_effect_slider_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5622*4882a593Smuzhiyun static int ca0132_alt_effect_slider_put(struct snd_kcontrol *kcontrol,
5623*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5624*4882a593Smuzhiyun {
5625*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5626*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5627*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
5628*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
5629*4882a593Smuzhiyun 	int idx;
5630*4882a593Smuzhiyun 
5631*4882a593Smuzhiyun 	idx = nid - EFFECT_START_NID;
5632*4882a593Smuzhiyun 	/* any change? */
5633*4882a593Smuzhiyun 	if (spec->fx_ctl_val[idx] == *valp)
5634*4882a593Smuzhiyun 		return 0;
5635*4882a593Smuzhiyun 
5636*4882a593Smuzhiyun 	spec->fx_ctl_val[idx] = *valp;
5637*4882a593Smuzhiyun 
5638*4882a593Smuzhiyun 	idx = *valp;
5639*4882a593Smuzhiyun 	ca0132_alt_slider_ctl_set(codec, nid, float_zero_to_one_lookup, idx);
5640*4882a593Smuzhiyun 
5641*4882a593Smuzhiyun 	return 0;
5642*4882a593Smuzhiyun }
5643*4882a593Smuzhiyun 
5644*4882a593Smuzhiyun 
5645*4882a593Smuzhiyun /*
5646*4882a593Smuzhiyun  * Mic Boost Enum for alternative ca0132 codecs. I didn't like that the original
5647*4882a593Smuzhiyun  * only has off or full 30 dB, and didn't like making a volume slider that has
5648*4882a593Smuzhiyun  * traditional 0-100 in alsamixer that goes in big steps. I like enum better.
5649*4882a593Smuzhiyun  */
5650*4882a593Smuzhiyun #define MIC_BOOST_NUM_OF_STEPS 4
5651*4882a593Smuzhiyun #define MIC_BOOST_ENUM_MAX_STRLEN 10
5652*4882a593Smuzhiyun 
ca0132_alt_mic_boost_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5653*4882a593Smuzhiyun static int ca0132_alt_mic_boost_info(struct snd_kcontrol *kcontrol,
5654*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5655*4882a593Smuzhiyun {
5656*4882a593Smuzhiyun 	char *sfx = "dB";
5657*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
5658*4882a593Smuzhiyun 
5659*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5660*4882a593Smuzhiyun 	uinfo->count = 1;
5661*4882a593Smuzhiyun 	uinfo->value.enumerated.items = MIC_BOOST_NUM_OF_STEPS;
5662*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= MIC_BOOST_NUM_OF_STEPS)
5663*4882a593Smuzhiyun 		uinfo->value.enumerated.item = MIC_BOOST_NUM_OF_STEPS - 1;
5664*4882a593Smuzhiyun 	sprintf(namestr, "%d %s", (uinfo->value.enumerated.item * 10), sfx);
5665*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name, namestr);
5666*4882a593Smuzhiyun 	return 0;
5667*4882a593Smuzhiyun }
5668*4882a593Smuzhiyun 
ca0132_alt_mic_boost_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5669*4882a593Smuzhiyun static int ca0132_alt_mic_boost_get(struct snd_kcontrol *kcontrol,
5670*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5671*4882a593Smuzhiyun {
5672*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5673*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5674*4882a593Smuzhiyun 
5675*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->mic_boost_enum_val;
5676*4882a593Smuzhiyun 	return 0;
5677*4882a593Smuzhiyun }
5678*4882a593Smuzhiyun 
ca0132_alt_mic_boost_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5679*4882a593Smuzhiyun static int ca0132_alt_mic_boost_put(struct snd_kcontrol *kcontrol,
5680*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5681*4882a593Smuzhiyun {
5682*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5683*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5684*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5685*4882a593Smuzhiyun 	unsigned int items = MIC_BOOST_NUM_OF_STEPS;
5686*4882a593Smuzhiyun 
5687*4882a593Smuzhiyun 	if (sel >= items)
5688*4882a593Smuzhiyun 		return 0;
5689*4882a593Smuzhiyun 
5690*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_alt_mic_boost: boost=%d\n",
5691*4882a593Smuzhiyun 		    sel);
5692*4882a593Smuzhiyun 
5693*4882a593Smuzhiyun 	spec->mic_boost_enum_val = sel;
5694*4882a593Smuzhiyun 
5695*4882a593Smuzhiyun 	if (spec->in_enum_val != REAR_LINE_IN)
5696*4882a593Smuzhiyun 		ca0132_alt_mic_boost_set(codec, spec->mic_boost_enum_val);
5697*4882a593Smuzhiyun 
5698*4882a593Smuzhiyun 	return 1;
5699*4882a593Smuzhiyun }
5700*4882a593Smuzhiyun 
5701*4882a593Smuzhiyun /*
5702*4882a593Smuzhiyun  * Sound BlasterX AE-5 Headphone Gain Controls.
5703*4882a593Smuzhiyun  */
5704*4882a593Smuzhiyun #define AE5_HEADPHONE_GAIN_MAX 3
ae5_headphone_gain_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5705*4882a593Smuzhiyun static int ae5_headphone_gain_info(struct snd_kcontrol *kcontrol,
5706*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5707*4882a593Smuzhiyun {
5708*4882a593Smuzhiyun 	char *sfx = " Ohms)";
5709*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
5710*4882a593Smuzhiyun 
5711*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5712*4882a593Smuzhiyun 	uinfo->count = 1;
5713*4882a593Smuzhiyun 	uinfo->value.enumerated.items = AE5_HEADPHONE_GAIN_MAX;
5714*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= AE5_HEADPHONE_GAIN_MAX)
5715*4882a593Smuzhiyun 		uinfo->value.enumerated.item = AE5_HEADPHONE_GAIN_MAX - 1;
5716*4882a593Smuzhiyun 	sprintf(namestr, "%s %s",
5717*4882a593Smuzhiyun 		ae5_headphone_gain_presets[uinfo->value.enumerated.item].name,
5718*4882a593Smuzhiyun 		sfx);
5719*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name, namestr);
5720*4882a593Smuzhiyun 	return 0;
5721*4882a593Smuzhiyun }
5722*4882a593Smuzhiyun 
ae5_headphone_gain_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5723*4882a593Smuzhiyun static int ae5_headphone_gain_get(struct snd_kcontrol *kcontrol,
5724*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5725*4882a593Smuzhiyun {
5726*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5727*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5728*4882a593Smuzhiyun 
5729*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->ae5_headphone_gain_val;
5730*4882a593Smuzhiyun 	return 0;
5731*4882a593Smuzhiyun }
5732*4882a593Smuzhiyun 
ae5_headphone_gain_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5733*4882a593Smuzhiyun static int ae5_headphone_gain_put(struct snd_kcontrol *kcontrol,
5734*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5735*4882a593Smuzhiyun {
5736*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5737*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5738*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5739*4882a593Smuzhiyun 	unsigned int items = AE5_HEADPHONE_GAIN_MAX;
5740*4882a593Smuzhiyun 
5741*4882a593Smuzhiyun 	if (sel >= items)
5742*4882a593Smuzhiyun 		return 0;
5743*4882a593Smuzhiyun 
5744*4882a593Smuzhiyun 	codec_dbg(codec, "ae5_headphone_gain: boost=%d\n",
5745*4882a593Smuzhiyun 		    sel);
5746*4882a593Smuzhiyun 
5747*4882a593Smuzhiyun 	spec->ae5_headphone_gain_val = sel;
5748*4882a593Smuzhiyun 
5749*4882a593Smuzhiyun 	if (spec->out_enum_val == HEADPHONE_OUT)
5750*4882a593Smuzhiyun 		ae5_headphone_gain_set(codec, spec->ae5_headphone_gain_val);
5751*4882a593Smuzhiyun 
5752*4882a593Smuzhiyun 	return 1;
5753*4882a593Smuzhiyun }
5754*4882a593Smuzhiyun 
5755*4882a593Smuzhiyun /*
5756*4882a593Smuzhiyun  * Sound BlasterX AE-5 sound filter enumerated control.
5757*4882a593Smuzhiyun  */
5758*4882a593Smuzhiyun #define AE5_SOUND_FILTER_MAX 3
5759*4882a593Smuzhiyun 
ae5_sound_filter_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5760*4882a593Smuzhiyun static int ae5_sound_filter_info(struct snd_kcontrol *kcontrol,
5761*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5762*4882a593Smuzhiyun {
5763*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
5764*4882a593Smuzhiyun 
5765*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5766*4882a593Smuzhiyun 	uinfo->count = 1;
5767*4882a593Smuzhiyun 	uinfo->value.enumerated.items = AE5_SOUND_FILTER_MAX;
5768*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= AE5_SOUND_FILTER_MAX)
5769*4882a593Smuzhiyun 		uinfo->value.enumerated.item = AE5_SOUND_FILTER_MAX - 1;
5770*4882a593Smuzhiyun 	sprintf(namestr, "%s",
5771*4882a593Smuzhiyun 			ae5_filter_presets[uinfo->value.enumerated.item].name);
5772*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name, namestr);
5773*4882a593Smuzhiyun 	return 0;
5774*4882a593Smuzhiyun }
5775*4882a593Smuzhiyun 
ae5_sound_filter_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5776*4882a593Smuzhiyun static int ae5_sound_filter_get(struct snd_kcontrol *kcontrol,
5777*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5778*4882a593Smuzhiyun {
5779*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5780*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5781*4882a593Smuzhiyun 
5782*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->ae5_filter_val;
5783*4882a593Smuzhiyun 	return 0;
5784*4882a593Smuzhiyun }
5785*4882a593Smuzhiyun 
ae5_sound_filter_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5786*4882a593Smuzhiyun static int ae5_sound_filter_put(struct snd_kcontrol *kcontrol,
5787*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5788*4882a593Smuzhiyun {
5789*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5790*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5791*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5792*4882a593Smuzhiyun 	unsigned int items = AE5_SOUND_FILTER_MAX;
5793*4882a593Smuzhiyun 
5794*4882a593Smuzhiyun 	if (sel >= items)
5795*4882a593Smuzhiyun 		return 0;
5796*4882a593Smuzhiyun 
5797*4882a593Smuzhiyun 	codec_dbg(codec, "ae5_sound_filter: %s\n",
5798*4882a593Smuzhiyun 			ae5_filter_presets[sel].name);
5799*4882a593Smuzhiyun 
5800*4882a593Smuzhiyun 	spec->ae5_filter_val = sel;
5801*4882a593Smuzhiyun 
5802*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07,
5803*4882a593Smuzhiyun 			ae5_filter_presets[sel].val);
5804*4882a593Smuzhiyun 
5805*4882a593Smuzhiyun 	return 1;
5806*4882a593Smuzhiyun }
5807*4882a593Smuzhiyun 
5808*4882a593Smuzhiyun /*
5809*4882a593Smuzhiyun  * Input Select Control for alternative ca0132 codecs. This exists because
5810*4882a593Smuzhiyun  * front microphone has no auto-detect, and we need a way to set the rear
5811*4882a593Smuzhiyun  * as line-in
5812*4882a593Smuzhiyun  */
ca0132_alt_input_source_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5813*4882a593Smuzhiyun static int ca0132_alt_input_source_info(struct snd_kcontrol *kcontrol,
5814*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5815*4882a593Smuzhiyun {
5816*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5817*4882a593Smuzhiyun 	uinfo->count = 1;
5818*4882a593Smuzhiyun 	uinfo->value.enumerated.items = IN_SRC_NUM_OF_INPUTS;
5819*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= IN_SRC_NUM_OF_INPUTS)
5820*4882a593Smuzhiyun 		uinfo->value.enumerated.item = IN_SRC_NUM_OF_INPUTS - 1;
5821*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
5822*4882a593Smuzhiyun 			in_src_str[uinfo->value.enumerated.item]);
5823*4882a593Smuzhiyun 	return 0;
5824*4882a593Smuzhiyun }
5825*4882a593Smuzhiyun 
ca0132_alt_input_source_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5826*4882a593Smuzhiyun static int ca0132_alt_input_source_get(struct snd_kcontrol *kcontrol,
5827*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5828*4882a593Smuzhiyun {
5829*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5830*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5831*4882a593Smuzhiyun 
5832*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->in_enum_val;
5833*4882a593Smuzhiyun 	return 0;
5834*4882a593Smuzhiyun }
5835*4882a593Smuzhiyun 
ca0132_alt_input_source_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5836*4882a593Smuzhiyun static int ca0132_alt_input_source_put(struct snd_kcontrol *kcontrol,
5837*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5838*4882a593Smuzhiyun {
5839*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5840*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5841*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5842*4882a593Smuzhiyun 	unsigned int items = IN_SRC_NUM_OF_INPUTS;
5843*4882a593Smuzhiyun 
5844*4882a593Smuzhiyun 	/*
5845*4882a593Smuzhiyun 	 * The AE-7 has no front microphone, so limit items to 2: rear mic and
5846*4882a593Smuzhiyun 	 * line-in.
5847*4882a593Smuzhiyun 	 */
5848*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE7)
5849*4882a593Smuzhiyun 		items = 2;
5850*4882a593Smuzhiyun 
5851*4882a593Smuzhiyun 	if (sel >= items)
5852*4882a593Smuzhiyun 		return 0;
5853*4882a593Smuzhiyun 
5854*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_alt_input_select: sel=%d, preset=%s\n",
5855*4882a593Smuzhiyun 		    sel, in_src_str[sel]);
5856*4882a593Smuzhiyun 
5857*4882a593Smuzhiyun 	spec->in_enum_val = sel;
5858*4882a593Smuzhiyun 
5859*4882a593Smuzhiyun 	ca0132_alt_select_in(codec);
5860*4882a593Smuzhiyun 
5861*4882a593Smuzhiyun 	return 1;
5862*4882a593Smuzhiyun }
5863*4882a593Smuzhiyun 
5864*4882a593Smuzhiyun /* Sound Blaster Z Output Select Control */
ca0132_alt_output_select_get_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5865*4882a593Smuzhiyun static int ca0132_alt_output_select_get_info(struct snd_kcontrol *kcontrol,
5866*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5867*4882a593Smuzhiyun {
5868*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5869*4882a593Smuzhiyun 	uinfo->count = 1;
5870*4882a593Smuzhiyun 	uinfo->value.enumerated.items = NUM_OF_OUTPUTS;
5871*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= NUM_OF_OUTPUTS)
5872*4882a593Smuzhiyun 		uinfo->value.enumerated.item = NUM_OF_OUTPUTS - 1;
5873*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
5874*4882a593Smuzhiyun 			out_type_str[uinfo->value.enumerated.item]);
5875*4882a593Smuzhiyun 	return 0;
5876*4882a593Smuzhiyun }
5877*4882a593Smuzhiyun 
ca0132_alt_output_select_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5878*4882a593Smuzhiyun static int ca0132_alt_output_select_get(struct snd_kcontrol *kcontrol,
5879*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5880*4882a593Smuzhiyun {
5881*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5882*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5883*4882a593Smuzhiyun 
5884*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->out_enum_val;
5885*4882a593Smuzhiyun 	return 0;
5886*4882a593Smuzhiyun }
5887*4882a593Smuzhiyun 
ca0132_alt_output_select_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5888*4882a593Smuzhiyun static int ca0132_alt_output_select_put(struct snd_kcontrol *kcontrol,
5889*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5890*4882a593Smuzhiyun {
5891*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5892*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5893*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5894*4882a593Smuzhiyun 	unsigned int items = NUM_OF_OUTPUTS;
5895*4882a593Smuzhiyun 	unsigned int auto_jack;
5896*4882a593Smuzhiyun 
5897*4882a593Smuzhiyun 	if (sel >= items)
5898*4882a593Smuzhiyun 		return 0;
5899*4882a593Smuzhiyun 
5900*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_alt_output_select: sel=%d, preset=%s\n",
5901*4882a593Smuzhiyun 		    sel, out_type_str[sel]);
5902*4882a593Smuzhiyun 
5903*4882a593Smuzhiyun 	spec->out_enum_val = sel;
5904*4882a593Smuzhiyun 
5905*4882a593Smuzhiyun 	auto_jack = spec->vnode_lswitch[VNID_HP_ASEL - VNODE_START_NID];
5906*4882a593Smuzhiyun 
5907*4882a593Smuzhiyun 	if (!auto_jack)
5908*4882a593Smuzhiyun 		ca0132_alt_select_out(codec);
5909*4882a593Smuzhiyun 
5910*4882a593Smuzhiyun 	return 1;
5911*4882a593Smuzhiyun }
5912*4882a593Smuzhiyun 
5913*4882a593Smuzhiyun /* Select surround output type: 2.1, 4.0, 4.1, or 5.1. */
ca0132_alt_speaker_channel_cfg_get_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5914*4882a593Smuzhiyun static int ca0132_alt_speaker_channel_cfg_get_info(struct snd_kcontrol *kcontrol,
5915*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5916*4882a593Smuzhiyun {
5917*4882a593Smuzhiyun 	unsigned int items = SPEAKER_CHANNEL_CFG_COUNT;
5918*4882a593Smuzhiyun 
5919*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5920*4882a593Smuzhiyun 	uinfo->count = 1;
5921*4882a593Smuzhiyun 	uinfo->value.enumerated.items = items;
5922*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= items)
5923*4882a593Smuzhiyun 		uinfo->value.enumerated.item = items - 1;
5924*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
5925*4882a593Smuzhiyun 			speaker_channel_cfgs[uinfo->value.enumerated.item].name);
5926*4882a593Smuzhiyun 	return 0;
5927*4882a593Smuzhiyun }
5928*4882a593Smuzhiyun 
ca0132_alt_speaker_channel_cfg_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5929*4882a593Smuzhiyun static int ca0132_alt_speaker_channel_cfg_get(struct snd_kcontrol *kcontrol,
5930*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5931*4882a593Smuzhiyun {
5932*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5933*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5934*4882a593Smuzhiyun 
5935*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->channel_cfg_val;
5936*4882a593Smuzhiyun 	return 0;
5937*4882a593Smuzhiyun }
5938*4882a593Smuzhiyun 
ca0132_alt_speaker_channel_cfg_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5939*4882a593Smuzhiyun static int ca0132_alt_speaker_channel_cfg_put(struct snd_kcontrol *kcontrol,
5940*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5941*4882a593Smuzhiyun {
5942*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5943*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5944*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5945*4882a593Smuzhiyun 	unsigned int items = SPEAKER_CHANNEL_CFG_COUNT;
5946*4882a593Smuzhiyun 
5947*4882a593Smuzhiyun 	if (sel >= items)
5948*4882a593Smuzhiyun 		return 0;
5949*4882a593Smuzhiyun 
5950*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_alt_speaker_channels: sel=%d, channels=%s\n",
5951*4882a593Smuzhiyun 		    sel, speaker_channel_cfgs[sel].name);
5952*4882a593Smuzhiyun 
5953*4882a593Smuzhiyun 	spec->channel_cfg_val = sel;
5954*4882a593Smuzhiyun 
5955*4882a593Smuzhiyun 	if (spec->out_enum_val == SPEAKER_OUT)
5956*4882a593Smuzhiyun 		ca0132_alt_select_out(codec);
5957*4882a593Smuzhiyun 
5958*4882a593Smuzhiyun 	return 1;
5959*4882a593Smuzhiyun }
5960*4882a593Smuzhiyun 
5961*4882a593Smuzhiyun /*
5962*4882a593Smuzhiyun  * Smart Volume output setting control. Three different settings, Normal,
5963*4882a593Smuzhiyun  * which takes the value from the smart volume slider. The two others, loud
5964*4882a593Smuzhiyun  * and night, disregard the slider value and have uneditable values.
5965*4882a593Smuzhiyun  */
5966*4882a593Smuzhiyun #define NUM_OF_SVM_SETTINGS 3
5967*4882a593Smuzhiyun static const char *const out_svm_set_enum_str[3] = {"Normal", "Loud", "Night" };
5968*4882a593Smuzhiyun 
ca0132_alt_svm_setting_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5969*4882a593Smuzhiyun static int ca0132_alt_svm_setting_info(struct snd_kcontrol *kcontrol,
5970*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
5971*4882a593Smuzhiyun {
5972*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
5973*4882a593Smuzhiyun 	uinfo->count = 1;
5974*4882a593Smuzhiyun 	uinfo->value.enumerated.items = NUM_OF_SVM_SETTINGS;
5975*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= NUM_OF_SVM_SETTINGS)
5976*4882a593Smuzhiyun 		uinfo->value.enumerated.item = NUM_OF_SVM_SETTINGS - 1;
5977*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
5978*4882a593Smuzhiyun 			out_svm_set_enum_str[uinfo->value.enumerated.item]);
5979*4882a593Smuzhiyun 	return 0;
5980*4882a593Smuzhiyun }
5981*4882a593Smuzhiyun 
ca0132_alt_svm_setting_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5982*4882a593Smuzhiyun static int ca0132_alt_svm_setting_get(struct snd_kcontrol *kcontrol,
5983*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5984*4882a593Smuzhiyun {
5985*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5986*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5987*4882a593Smuzhiyun 
5988*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->smart_volume_setting;
5989*4882a593Smuzhiyun 	return 0;
5990*4882a593Smuzhiyun }
5991*4882a593Smuzhiyun 
ca0132_alt_svm_setting_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5992*4882a593Smuzhiyun static int ca0132_alt_svm_setting_put(struct snd_kcontrol *kcontrol,
5993*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
5994*4882a593Smuzhiyun {
5995*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
5996*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
5997*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
5998*4882a593Smuzhiyun 	unsigned int items = NUM_OF_SVM_SETTINGS;
5999*4882a593Smuzhiyun 	unsigned int idx = SMART_VOLUME - EFFECT_START_NID;
6000*4882a593Smuzhiyun 	unsigned int tmp;
6001*4882a593Smuzhiyun 
6002*4882a593Smuzhiyun 	if (sel >= items)
6003*4882a593Smuzhiyun 		return 0;
6004*4882a593Smuzhiyun 
6005*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_alt_svm_setting: sel=%d, preset=%s\n",
6006*4882a593Smuzhiyun 		    sel, out_svm_set_enum_str[sel]);
6007*4882a593Smuzhiyun 
6008*4882a593Smuzhiyun 	spec->smart_volume_setting = sel;
6009*4882a593Smuzhiyun 
6010*4882a593Smuzhiyun 	switch (sel) {
6011*4882a593Smuzhiyun 	case 0:
6012*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
6013*4882a593Smuzhiyun 		break;
6014*4882a593Smuzhiyun 	case 1:
6015*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
6016*4882a593Smuzhiyun 		break;
6017*4882a593Smuzhiyun 	case 2:
6018*4882a593Smuzhiyun 		tmp = FLOAT_TWO;
6019*4882a593Smuzhiyun 		break;
6020*4882a593Smuzhiyun 	default:
6021*4882a593Smuzhiyun 		tmp = FLOAT_ZERO;
6022*4882a593Smuzhiyun 		break;
6023*4882a593Smuzhiyun 	}
6024*4882a593Smuzhiyun 	/* Req 2 is the Smart Volume Setting req. */
6025*4882a593Smuzhiyun 	dspio_set_uint_param(codec, ca0132_effects[idx].mid,
6026*4882a593Smuzhiyun 			ca0132_effects[idx].reqs[2], tmp);
6027*4882a593Smuzhiyun 	return 1;
6028*4882a593Smuzhiyun }
6029*4882a593Smuzhiyun 
6030*4882a593Smuzhiyun /* Sound Blaster Z EQ preset controls */
ca0132_alt_eq_preset_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)6031*4882a593Smuzhiyun static int ca0132_alt_eq_preset_info(struct snd_kcontrol *kcontrol,
6032*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
6033*4882a593Smuzhiyun {
6034*4882a593Smuzhiyun 	unsigned int items = ARRAY_SIZE(ca0132_alt_eq_presets);
6035*4882a593Smuzhiyun 
6036*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
6037*4882a593Smuzhiyun 	uinfo->count = 1;
6038*4882a593Smuzhiyun 	uinfo->value.enumerated.items = items;
6039*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= items)
6040*4882a593Smuzhiyun 		uinfo->value.enumerated.item = items - 1;
6041*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
6042*4882a593Smuzhiyun 		ca0132_alt_eq_presets[uinfo->value.enumerated.item].name);
6043*4882a593Smuzhiyun 	return 0;
6044*4882a593Smuzhiyun }
6045*4882a593Smuzhiyun 
ca0132_alt_eq_preset_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6046*4882a593Smuzhiyun static int ca0132_alt_eq_preset_get(struct snd_kcontrol *kcontrol,
6047*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6048*4882a593Smuzhiyun {
6049*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6050*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6051*4882a593Smuzhiyun 
6052*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->eq_preset_val;
6053*4882a593Smuzhiyun 	return 0;
6054*4882a593Smuzhiyun }
6055*4882a593Smuzhiyun 
ca0132_alt_eq_preset_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6056*4882a593Smuzhiyun static int ca0132_alt_eq_preset_put(struct snd_kcontrol *kcontrol,
6057*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6058*4882a593Smuzhiyun {
6059*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6060*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6061*4882a593Smuzhiyun 	int i, err = 0;
6062*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
6063*4882a593Smuzhiyun 	unsigned int items = ARRAY_SIZE(ca0132_alt_eq_presets);
6064*4882a593Smuzhiyun 
6065*4882a593Smuzhiyun 	if (sel >= items)
6066*4882a593Smuzhiyun 		return 0;
6067*4882a593Smuzhiyun 
6068*4882a593Smuzhiyun 	codec_dbg(codec, "%s: sel=%d, preset=%s\n", __func__, sel,
6069*4882a593Smuzhiyun 			ca0132_alt_eq_presets[sel].name);
6070*4882a593Smuzhiyun 	/*
6071*4882a593Smuzhiyun 	 * Idx 0 is default.
6072*4882a593Smuzhiyun 	 * Default needs to qualify with CrystalVoice state.
6073*4882a593Smuzhiyun 	 */
6074*4882a593Smuzhiyun 	for (i = 0; i < EQ_PRESET_MAX_PARAM_COUNT; i++) {
6075*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, ca0132_alt_eq_enum.mid,
6076*4882a593Smuzhiyun 				ca0132_alt_eq_enum.reqs[i],
6077*4882a593Smuzhiyun 				ca0132_alt_eq_presets[sel].vals[i]);
6078*4882a593Smuzhiyun 		if (err < 0)
6079*4882a593Smuzhiyun 			break;
6080*4882a593Smuzhiyun 	}
6081*4882a593Smuzhiyun 
6082*4882a593Smuzhiyun 	if (err >= 0)
6083*4882a593Smuzhiyun 		spec->eq_preset_val = sel;
6084*4882a593Smuzhiyun 
6085*4882a593Smuzhiyun 	return 1;
6086*4882a593Smuzhiyun }
6087*4882a593Smuzhiyun 
ca0132_voicefx_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)6088*4882a593Smuzhiyun static int ca0132_voicefx_info(struct snd_kcontrol *kcontrol,
6089*4882a593Smuzhiyun 				 struct snd_ctl_elem_info *uinfo)
6090*4882a593Smuzhiyun {
6091*4882a593Smuzhiyun 	unsigned int items = ARRAY_SIZE(ca0132_voicefx_presets);
6092*4882a593Smuzhiyun 
6093*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
6094*4882a593Smuzhiyun 	uinfo->count = 1;
6095*4882a593Smuzhiyun 	uinfo->value.enumerated.items = items;
6096*4882a593Smuzhiyun 	if (uinfo->value.enumerated.item >= items)
6097*4882a593Smuzhiyun 		uinfo->value.enumerated.item = items - 1;
6098*4882a593Smuzhiyun 	strcpy(uinfo->value.enumerated.name,
6099*4882a593Smuzhiyun 	       ca0132_voicefx_presets[uinfo->value.enumerated.item].name);
6100*4882a593Smuzhiyun 	return 0;
6101*4882a593Smuzhiyun }
6102*4882a593Smuzhiyun 
ca0132_voicefx_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6103*4882a593Smuzhiyun static int ca0132_voicefx_get(struct snd_kcontrol *kcontrol,
6104*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6105*4882a593Smuzhiyun {
6106*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6107*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6108*4882a593Smuzhiyun 
6109*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = spec->voicefx_val;
6110*4882a593Smuzhiyun 	return 0;
6111*4882a593Smuzhiyun }
6112*4882a593Smuzhiyun 
ca0132_voicefx_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6113*4882a593Smuzhiyun static int ca0132_voicefx_put(struct snd_kcontrol *kcontrol,
6114*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6115*4882a593Smuzhiyun {
6116*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6117*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6118*4882a593Smuzhiyun 	int i, err = 0;
6119*4882a593Smuzhiyun 	int sel = ucontrol->value.enumerated.item[0];
6120*4882a593Smuzhiyun 
6121*4882a593Smuzhiyun 	if (sel >= ARRAY_SIZE(ca0132_voicefx_presets))
6122*4882a593Smuzhiyun 		return 0;
6123*4882a593Smuzhiyun 
6124*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_voicefx_put: sel=%d, preset=%s\n",
6125*4882a593Smuzhiyun 		    sel, ca0132_voicefx_presets[sel].name);
6126*4882a593Smuzhiyun 
6127*4882a593Smuzhiyun 	/*
6128*4882a593Smuzhiyun 	 * Idx 0 is default.
6129*4882a593Smuzhiyun 	 * Default needs to qualify with CrystalVoice state.
6130*4882a593Smuzhiyun 	 */
6131*4882a593Smuzhiyun 	for (i = 0; i < VOICEFX_MAX_PARAM_COUNT; i++) {
6132*4882a593Smuzhiyun 		err = dspio_set_uint_param(codec, ca0132_voicefx.mid,
6133*4882a593Smuzhiyun 				ca0132_voicefx.reqs[i],
6134*4882a593Smuzhiyun 				ca0132_voicefx_presets[sel].vals[i]);
6135*4882a593Smuzhiyun 		if (err < 0)
6136*4882a593Smuzhiyun 			break;
6137*4882a593Smuzhiyun 	}
6138*4882a593Smuzhiyun 
6139*4882a593Smuzhiyun 	if (err >= 0) {
6140*4882a593Smuzhiyun 		spec->voicefx_val = sel;
6141*4882a593Smuzhiyun 		/* enable voice fx */
6142*4882a593Smuzhiyun 		ca0132_voicefx_set(codec, (sel ? 1 : 0));
6143*4882a593Smuzhiyun 	}
6144*4882a593Smuzhiyun 
6145*4882a593Smuzhiyun 	return 1;
6146*4882a593Smuzhiyun }
6147*4882a593Smuzhiyun 
ca0132_switch_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6148*4882a593Smuzhiyun static int ca0132_switch_get(struct snd_kcontrol *kcontrol,
6149*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6150*4882a593Smuzhiyun {
6151*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6152*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6153*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6154*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6155*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
6156*4882a593Smuzhiyun 
6157*4882a593Smuzhiyun 	/* vnode */
6158*4882a593Smuzhiyun 	if ((nid >= VNODE_START_NID) && (nid < VNODE_END_NID)) {
6159*4882a593Smuzhiyun 		if (ch & 1) {
6160*4882a593Smuzhiyun 			*valp = spec->vnode_lswitch[nid - VNODE_START_NID];
6161*4882a593Smuzhiyun 			valp++;
6162*4882a593Smuzhiyun 		}
6163*4882a593Smuzhiyun 		if (ch & 2) {
6164*4882a593Smuzhiyun 			*valp = spec->vnode_rswitch[nid - VNODE_START_NID];
6165*4882a593Smuzhiyun 			valp++;
6166*4882a593Smuzhiyun 		}
6167*4882a593Smuzhiyun 		return 0;
6168*4882a593Smuzhiyun 	}
6169*4882a593Smuzhiyun 
6170*4882a593Smuzhiyun 	/* effects, include PE and CrystalVoice */
6171*4882a593Smuzhiyun 	if ((nid >= EFFECT_START_NID) && (nid < EFFECT_END_NID)) {
6172*4882a593Smuzhiyun 		*valp = spec->effects_switch[nid - EFFECT_START_NID];
6173*4882a593Smuzhiyun 		return 0;
6174*4882a593Smuzhiyun 	}
6175*4882a593Smuzhiyun 
6176*4882a593Smuzhiyun 	/* mic boost */
6177*4882a593Smuzhiyun 	if (nid == spec->input_pins[0]) {
6178*4882a593Smuzhiyun 		*valp = spec->cur_mic_boost;
6179*4882a593Smuzhiyun 		return 0;
6180*4882a593Smuzhiyun 	}
6181*4882a593Smuzhiyun 
6182*4882a593Smuzhiyun 	if (nid == ZXR_HEADPHONE_GAIN) {
6183*4882a593Smuzhiyun 		*valp = spec->zxr_gain_set;
6184*4882a593Smuzhiyun 		return 0;
6185*4882a593Smuzhiyun 	}
6186*4882a593Smuzhiyun 
6187*4882a593Smuzhiyun 	if (nid == SPEAKER_FULL_RANGE_FRONT || nid == SPEAKER_FULL_RANGE_REAR) {
6188*4882a593Smuzhiyun 		*valp = spec->speaker_range_val[nid - SPEAKER_FULL_RANGE_FRONT];
6189*4882a593Smuzhiyun 		return 0;
6190*4882a593Smuzhiyun 	}
6191*4882a593Smuzhiyun 
6192*4882a593Smuzhiyun 	if (nid == BASS_REDIRECTION) {
6193*4882a593Smuzhiyun 		*valp = spec->bass_redirection_val;
6194*4882a593Smuzhiyun 		return 0;
6195*4882a593Smuzhiyun 	}
6196*4882a593Smuzhiyun 
6197*4882a593Smuzhiyun 	return 0;
6198*4882a593Smuzhiyun }
6199*4882a593Smuzhiyun 
ca0132_switch_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6200*4882a593Smuzhiyun static int ca0132_switch_put(struct snd_kcontrol *kcontrol,
6201*4882a593Smuzhiyun 			     struct snd_ctl_elem_value *ucontrol)
6202*4882a593Smuzhiyun {
6203*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6204*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6205*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6206*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6207*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
6208*4882a593Smuzhiyun 	int changed = 1;
6209*4882a593Smuzhiyun 
6210*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_switch_put: nid=0x%x, val=%ld\n",
6211*4882a593Smuzhiyun 		    nid, *valp);
6212*4882a593Smuzhiyun 
6213*4882a593Smuzhiyun 	snd_hda_power_up(codec);
6214*4882a593Smuzhiyun 	/* vnode */
6215*4882a593Smuzhiyun 	if ((nid >= VNODE_START_NID) && (nid < VNODE_END_NID)) {
6216*4882a593Smuzhiyun 		if (ch & 1) {
6217*4882a593Smuzhiyun 			spec->vnode_lswitch[nid - VNODE_START_NID] = *valp;
6218*4882a593Smuzhiyun 			valp++;
6219*4882a593Smuzhiyun 		}
6220*4882a593Smuzhiyun 		if (ch & 2) {
6221*4882a593Smuzhiyun 			spec->vnode_rswitch[nid - VNODE_START_NID] = *valp;
6222*4882a593Smuzhiyun 			valp++;
6223*4882a593Smuzhiyun 		}
6224*4882a593Smuzhiyun 		changed = ca0132_vnode_switch_set(kcontrol, ucontrol);
6225*4882a593Smuzhiyun 		goto exit;
6226*4882a593Smuzhiyun 	}
6227*4882a593Smuzhiyun 
6228*4882a593Smuzhiyun 	/* PE */
6229*4882a593Smuzhiyun 	if (nid == PLAY_ENHANCEMENT) {
6230*4882a593Smuzhiyun 		spec->effects_switch[nid - EFFECT_START_NID] = *valp;
6231*4882a593Smuzhiyun 		changed = ca0132_pe_switch_set(codec);
6232*4882a593Smuzhiyun 		goto exit;
6233*4882a593Smuzhiyun 	}
6234*4882a593Smuzhiyun 
6235*4882a593Smuzhiyun 	/* CrystalVoice */
6236*4882a593Smuzhiyun 	if (nid == CRYSTAL_VOICE) {
6237*4882a593Smuzhiyun 		spec->effects_switch[nid - EFFECT_START_NID] = *valp;
6238*4882a593Smuzhiyun 		changed = ca0132_cvoice_switch_set(codec);
6239*4882a593Smuzhiyun 		goto exit;
6240*4882a593Smuzhiyun 	}
6241*4882a593Smuzhiyun 
6242*4882a593Smuzhiyun 	/* out and in effects */
6243*4882a593Smuzhiyun 	if (((nid >= OUT_EFFECT_START_NID) && (nid < OUT_EFFECT_END_NID)) ||
6244*4882a593Smuzhiyun 	    ((nid >= IN_EFFECT_START_NID) && (nid < IN_EFFECT_END_NID))) {
6245*4882a593Smuzhiyun 		spec->effects_switch[nid - EFFECT_START_NID] = *valp;
6246*4882a593Smuzhiyun 		changed = ca0132_effects_set(codec, nid, *valp);
6247*4882a593Smuzhiyun 		goto exit;
6248*4882a593Smuzhiyun 	}
6249*4882a593Smuzhiyun 
6250*4882a593Smuzhiyun 	/* mic boost */
6251*4882a593Smuzhiyun 	if (nid == spec->input_pins[0]) {
6252*4882a593Smuzhiyun 		spec->cur_mic_boost = *valp;
6253*4882a593Smuzhiyun 		if (ca0132_use_alt_functions(spec)) {
6254*4882a593Smuzhiyun 			if (spec->in_enum_val != REAR_LINE_IN)
6255*4882a593Smuzhiyun 				changed = ca0132_mic_boost_set(codec, *valp);
6256*4882a593Smuzhiyun 		} else {
6257*4882a593Smuzhiyun 			/* Mic boost does not apply to Digital Mic */
6258*4882a593Smuzhiyun 			if (spec->cur_mic_type != DIGITAL_MIC)
6259*4882a593Smuzhiyun 				changed = ca0132_mic_boost_set(codec, *valp);
6260*4882a593Smuzhiyun 		}
6261*4882a593Smuzhiyun 
6262*4882a593Smuzhiyun 		goto exit;
6263*4882a593Smuzhiyun 	}
6264*4882a593Smuzhiyun 
6265*4882a593Smuzhiyun 	if (nid == ZXR_HEADPHONE_GAIN) {
6266*4882a593Smuzhiyun 		spec->zxr_gain_set = *valp;
6267*4882a593Smuzhiyun 		if (spec->cur_out_type == HEADPHONE_OUT)
6268*4882a593Smuzhiyun 			changed = zxr_headphone_gain_set(codec, *valp);
6269*4882a593Smuzhiyun 		else
6270*4882a593Smuzhiyun 			changed = 0;
6271*4882a593Smuzhiyun 
6272*4882a593Smuzhiyun 		goto exit;
6273*4882a593Smuzhiyun 	}
6274*4882a593Smuzhiyun 
6275*4882a593Smuzhiyun 	if (nid == SPEAKER_FULL_RANGE_FRONT || nid == SPEAKER_FULL_RANGE_REAR) {
6276*4882a593Smuzhiyun 		spec->speaker_range_val[nid - SPEAKER_FULL_RANGE_FRONT] = *valp;
6277*4882a593Smuzhiyun 		if (spec->cur_out_type == SPEAKER_OUT)
6278*4882a593Smuzhiyun 			ca0132_alt_set_full_range_speaker(codec);
6279*4882a593Smuzhiyun 
6280*4882a593Smuzhiyun 		changed = 0;
6281*4882a593Smuzhiyun 	}
6282*4882a593Smuzhiyun 
6283*4882a593Smuzhiyun 	if (nid == BASS_REDIRECTION) {
6284*4882a593Smuzhiyun 		spec->bass_redirection_val = *valp;
6285*4882a593Smuzhiyun 		if (spec->cur_out_type == SPEAKER_OUT)
6286*4882a593Smuzhiyun 			ca0132_alt_surround_set_bass_redirection(codec, *valp);
6287*4882a593Smuzhiyun 
6288*4882a593Smuzhiyun 		changed = 0;
6289*4882a593Smuzhiyun 	}
6290*4882a593Smuzhiyun 
6291*4882a593Smuzhiyun exit:
6292*4882a593Smuzhiyun 	snd_hda_power_down(codec);
6293*4882a593Smuzhiyun 	return changed;
6294*4882a593Smuzhiyun }
6295*4882a593Smuzhiyun 
6296*4882a593Smuzhiyun /*
6297*4882a593Smuzhiyun  * Volume related
6298*4882a593Smuzhiyun  */
6299*4882a593Smuzhiyun /*
6300*4882a593Smuzhiyun  * Sets the internal DSP decibel level to match the DAC for output, and the
6301*4882a593Smuzhiyun  * ADC for input. Currently only the SBZ sets dsp capture volume level, and
6302*4882a593Smuzhiyun  * all alternative codecs set DSP playback volume.
6303*4882a593Smuzhiyun  */
ca0132_alt_dsp_volume_put(struct hda_codec * codec,hda_nid_t nid)6304*4882a593Smuzhiyun static void ca0132_alt_dsp_volume_put(struct hda_codec *codec, hda_nid_t nid)
6305*4882a593Smuzhiyun {
6306*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6307*4882a593Smuzhiyun 	unsigned int dsp_dir;
6308*4882a593Smuzhiyun 	unsigned int lookup_val;
6309*4882a593Smuzhiyun 
6310*4882a593Smuzhiyun 	if (nid == VNID_SPK)
6311*4882a593Smuzhiyun 		dsp_dir = DSP_VOL_OUT;
6312*4882a593Smuzhiyun 	else
6313*4882a593Smuzhiyun 		dsp_dir = DSP_VOL_IN;
6314*4882a593Smuzhiyun 
6315*4882a593Smuzhiyun 	lookup_val = spec->vnode_lvol[nid - VNODE_START_NID];
6316*4882a593Smuzhiyun 
6317*4882a593Smuzhiyun 	dspio_set_uint_param(codec,
6318*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].mid,
6319*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].reqs[0],
6320*4882a593Smuzhiyun 		float_vol_db_lookup[lookup_val]);
6321*4882a593Smuzhiyun 
6322*4882a593Smuzhiyun 	lookup_val = spec->vnode_rvol[nid - VNODE_START_NID];
6323*4882a593Smuzhiyun 
6324*4882a593Smuzhiyun 	dspio_set_uint_param(codec,
6325*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].mid,
6326*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].reqs[1],
6327*4882a593Smuzhiyun 		float_vol_db_lookup[lookup_val]);
6328*4882a593Smuzhiyun 
6329*4882a593Smuzhiyun 	dspio_set_uint_param(codec,
6330*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].mid,
6331*4882a593Smuzhiyun 		ca0132_alt_vol_ctls[dsp_dir].reqs[2], FLOAT_ZERO);
6332*4882a593Smuzhiyun }
6333*4882a593Smuzhiyun 
ca0132_volume_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)6334*4882a593Smuzhiyun static int ca0132_volume_info(struct snd_kcontrol *kcontrol,
6335*4882a593Smuzhiyun 			      struct snd_ctl_elem_info *uinfo)
6336*4882a593Smuzhiyun {
6337*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6338*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6339*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6340*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6341*4882a593Smuzhiyun 	int dir = get_amp_direction(kcontrol);
6342*4882a593Smuzhiyun 	unsigned long pval;
6343*4882a593Smuzhiyun 	int err;
6344*4882a593Smuzhiyun 
6345*4882a593Smuzhiyun 	switch (nid) {
6346*4882a593Smuzhiyun 	case VNID_SPK:
6347*4882a593Smuzhiyun 		/* follow shared_out info */
6348*4882a593Smuzhiyun 		nid = spec->shared_out_nid;
6349*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
6350*4882a593Smuzhiyun 		pval = kcontrol->private_value;
6351*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(nid, ch, 0, dir);
6352*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_volume_info(kcontrol, uinfo);
6353*4882a593Smuzhiyun 		kcontrol->private_value = pval;
6354*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
6355*4882a593Smuzhiyun 		break;
6356*4882a593Smuzhiyun 	case VNID_MIC:
6357*4882a593Smuzhiyun 		/* follow shared_mic info */
6358*4882a593Smuzhiyun 		nid = spec->shared_mic_nid;
6359*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
6360*4882a593Smuzhiyun 		pval = kcontrol->private_value;
6361*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(nid, ch, 0, dir);
6362*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_volume_info(kcontrol, uinfo);
6363*4882a593Smuzhiyun 		kcontrol->private_value = pval;
6364*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
6365*4882a593Smuzhiyun 		break;
6366*4882a593Smuzhiyun 	default:
6367*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_volume_info(kcontrol, uinfo);
6368*4882a593Smuzhiyun 	}
6369*4882a593Smuzhiyun 	return err;
6370*4882a593Smuzhiyun }
6371*4882a593Smuzhiyun 
ca0132_volume_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6372*4882a593Smuzhiyun static int ca0132_volume_get(struct snd_kcontrol *kcontrol,
6373*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6374*4882a593Smuzhiyun {
6375*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6376*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6377*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6378*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6379*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
6380*4882a593Smuzhiyun 
6381*4882a593Smuzhiyun 	/* store the left and right volume */
6382*4882a593Smuzhiyun 	if (ch & 1) {
6383*4882a593Smuzhiyun 		*valp = spec->vnode_lvol[nid - VNODE_START_NID];
6384*4882a593Smuzhiyun 		valp++;
6385*4882a593Smuzhiyun 	}
6386*4882a593Smuzhiyun 	if (ch & 2) {
6387*4882a593Smuzhiyun 		*valp = spec->vnode_rvol[nid - VNODE_START_NID];
6388*4882a593Smuzhiyun 		valp++;
6389*4882a593Smuzhiyun 	}
6390*4882a593Smuzhiyun 	return 0;
6391*4882a593Smuzhiyun }
6392*4882a593Smuzhiyun 
ca0132_volume_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6393*4882a593Smuzhiyun static int ca0132_volume_put(struct snd_kcontrol *kcontrol,
6394*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6395*4882a593Smuzhiyun {
6396*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6397*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6398*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6399*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6400*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
6401*4882a593Smuzhiyun 	hda_nid_t shared_nid = 0;
6402*4882a593Smuzhiyun 	bool effective;
6403*4882a593Smuzhiyun 	int changed = 1;
6404*4882a593Smuzhiyun 
6405*4882a593Smuzhiyun 	/* store the left and right volume */
6406*4882a593Smuzhiyun 	if (ch & 1) {
6407*4882a593Smuzhiyun 		spec->vnode_lvol[nid - VNODE_START_NID] = *valp;
6408*4882a593Smuzhiyun 		valp++;
6409*4882a593Smuzhiyun 	}
6410*4882a593Smuzhiyun 	if (ch & 2) {
6411*4882a593Smuzhiyun 		spec->vnode_rvol[nid - VNODE_START_NID] = *valp;
6412*4882a593Smuzhiyun 		valp++;
6413*4882a593Smuzhiyun 	}
6414*4882a593Smuzhiyun 
6415*4882a593Smuzhiyun 	/* if effective conditions, then update hw immediately. */
6416*4882a593Smuzhiyun 	effective = ca0132_is_vnode_effective(codec, nid, &shared_nid);
6417*4882a593Smuzhiyun 	if (effective) {
6418*4882a593Smuzhiyun 		int dir = get_amp_direction(kcontrol);
6419*4882a593Smuzhiyun 		unsigned long pval;
6420*4882a593Smuzhiyun 
6421*4882a593Smuzhiyun 		snd_hda_power_up(codec);
6422*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
6423*4882a593Smuzhiyun 		pval = kcontrol->private_value;
6424*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(shared_nid, ch,
6425*4882a593Smuzhiyun 								0, dir);
6426*4882a593Smuzhiyun 		changed = snd_hda_mixer_amp_volume_put(kcontrol, ucontrol);
6427*4882a593Smuzhiyun 		kcontrol->private_value = pval;
6428*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
6429*4882a593Smuzhiyun 		snd_hda_power_down(codec);
6430*4882a593Smuzhiyun 	}
6431*4882a593Smuzhiyun 
6432*4882a593Smuzhiyun 	return changed;
6433*4882a593Smuzhiyun }
6434*4882a593Smuzhiyun 
6435*4882a593Smuzhiyun /*
6436*4882a593Smuzhiyun  * This function is the same as the one above, because using an if statement
6437*4882a593Smuzhiyun  * inside of the above volume control for the DSP volume would cause too much
6438*4882a593Smuzhiyun  * lag. This is a lot more smooth.
6439*4882a593Smuzhiyun  */
ca0132_alt_volume_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6440*4882a593Smuzhiyun static int ca0132_alt_volume_put(struct snd_kcontrol *kcontrol,
6441*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
6442*4882a593Smuzhiyun {
6443*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6444*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6445*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6446*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6447*4882a593Smuzhiyun 	long *valp = ucontrol->value.integer.value;
6448*4882a593Smuzhiyun 	hda_nid_t vnid = 0;
6449*4882a593Smuzhiyun 	int changed;
6450*4882a593Smuzhiyun 
6451*4882a593Smuzhiyun 	switch (nid) {
6452*4882a593Smuzhiyun 	case 0x02:
6453*4882a593Smuzhiyun 		vnid = VNID_SPK;
6454*4882a593Smuzhiyun 		break;
6455*4882a593Smuzhiyun 	case 0x07:
6456*4882a593Smuzhiyun 		vnid = VNID_MIC;
6457*4882a593Smuzhiyun 		break;
6458*4882a593Smuzhiyun 	}
6459*4882a593Smuzhiyun 
6460*4882a593Smuzhiyun 	/* store the left and right volume */
6461*4882a593Smuzhiyun 	if (ch & 1) {
6462*4882a593Smuzhiyun 		spec->vnode_lvol[vnid - VNODE_START_NID] = *valp;
6463*4882a593Smuzhiyun 		valp++;
6464*4882a593Smuzhiyun 	}
6465*4882a593Smuzhiyun 	if (ch & 2) {
6466*4882a593Smuzhiyun 		spec->vnode_rvol[vnid - VNODE_START_NID] = *valp;
6467*4882a593Smuzhiyun 		valp++;
6468*4882a593Smuzhiyun 	}
6469*4882a593Smuzhiyun 
6470*4882a593Smuzhiyun 	snd_hda_power_up(codec);
6471*4882a593Smuzhiyun 	ca0132_alt_dsp_volume_put(codec, vnid);
6472*4882a593Smuzhiyun 	mutex_lock(&codec->control_mutex);
6473*4882a593Smuzhiyun 	changed = snd_hda_mixer_amp_volume_put(kcontrol, ucontrol);
6474*4882a593Smuzhiyun 	mutex_unlock(&codec->control_mutex);
6475*4882a593Smuzhiyun 	snd_hda_power_down(codec);
6476*4882a593Smuzhiyun 
6477*4882a593Smuzhiyun 	return changed;
6478*4882a593Smuzhiyun }
6479*4882a593Smuzhiyun 
ca0132_volume_tlv(struct snd_kcontrol * kcontrol,int op_flag,unsigned int size,unsigned int __user * tlv)6480*4882a593Smuzhiyun static int ca0132_volume_tlv(struct snd_kcontrol *kcontrol, int op_flag,
6481*4882a593Smuzhiyun 			     unsigned int size, unsigned int __user *tlv)
6482*4882a593Smuzhiyun {
6483*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
6484*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6485*4882a593Smuzhiyun 	hda_nid_t nid = get_amp_nid(kcontrol);
6486*4882a593Smuzhiyun 	int ch = get_amp_channels(kcontrol);
6487*4882a593Smuzhiyun 	int dir = get_amp_direction(kcontrol);
6488*4882a593Smuzhiyun 	unsigned long pval;
6489*4882a593Smuzhiyun 	int err;
6490*4882a593Smuzhiyun 
6491*4882a593Smuzhiyun 	switch (nid) {
6492*4882a593Smuzhiyun 	case VNID_SPK:
6493*4882a593Smuzhiyun 		/* follow shared_out tlv */
6494*4882a593Smuzhiyun 		nid = spec->shared_out_nid;
6495*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
6496*4882a593Smuzhiyun 		pval = kcontrol->private_value;
6497*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(nid, ch, 0, dir);
6498*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_tlv(kcontrol, op_flag, size, tlv);
6499*4882a593Smuzhiyun 		kcontrol->private_value = pval;
6500*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
6501*4882a593Smuzhiyun 		break;
6502*4882a593Smuzhiyun 	case VNID_MIC:
6503*4882a593Smuzhiyun 		/* follow shared_mic tlv */
6504*4882a593Smuzhiyun 		nid = spec->shared_mic_nid;
6505*4882a593Smuzhiyun 		mutex_lock(&codec->control_mutex);
6506*4882a593Smuzhiyun 		pval = kcontrol->private_value;
6507*4882a593Smuzhiyun 		kcontrol->private_value = HDA_COMPOSE_AMP_VAL(nid, ch, 0, dir);
6508*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_tlv(kcontrol, op_flag, size, tlv);
6509*4882a593Smuzhiyun 		kcontrol->private_value = pval;
6510*4882a593Smuzhiyun 		mutex_unlock(&codec->control_mutex);
6511*4882a593Smuzhiyun 		break;
6512*4882a593Smuzhiyun 	default:
6513*4882a593Smuzhiyun 		err = snd_hda_mixer_amp_tlv(kcontrol, op_flag, size, tlv);
6514*4882a593Smuzhiyun 	}
6515*4882a593Smuzhiyun 	return err;
6516*4882a593Smuzhiyun }
6517*4882a593Smuzhiyun 
6518*4882a593Smuzhiyun /* Add volume slider control for effect level */
ca0132_alt_add_effect_slider(struct hda_codec * codec,hda_nid_t nid,const char * pfx,int dir)6519*4882a593Smuzhiyun static int ca0132_alt_add_effect_slider(struct hda_codec *codec, hda_nid_t nid,
6520*4882a593Smuzhiyun 					const char *pfx, int dir)
6521*4882a593Smuzhiyun {
6522*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
6523*4882a593Smuzhiyun 	int type = dir ? HDA_INPUT : HDA_OUTPUT;
6524*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6525*4882a593Smuzhiyun 		HDA_CODEC_VOLUME_MONO(namestr, nid, 1, 0, type);
6526*4882a593Smuzhiyun 
6527*4882a593Smuzhiyun 	sprintf(namestr, "FX: %s %s Volume", pfx, dirstr[dir]);
6528*4882a593Smuzhiyun 
6529*4882a593Smuzhiyun 	knew.tlv.c = NULL;
6530*4882a593Smuzhiyun 
6531*4882a593Smuzhiyun 	switch (nid) {
6532*4882a593Smuzhiyun 	case XBASS_XOVER:
6533*4882a593Smuzhiyun 		knew.info = ca0132_alt_xbass_xover_slider_info;
6534*4882a593Smuzhiyun 		knew.get = ca0132_alt_xbass_xover_slider_ctl_get;
6535*4882a593Smuzhiyun 		knew.put = ca0132_alt_xbass_xover_slider_put;
6536*4882a593Smuzhiyun 		break;
6537*4882a593Smuzhiyun 	default:
6538*4882a593Smuzhiyun 		knew.info = ca0132_alt_effect_slider_info;
6539*4882a593Smuzhiyun 		knew.get = ca0132_alt_slider_ctl_get;
6540*4882a593Smuzhiyun 		knew.put = ca0132_alt_effect_slider_put;
6541*4882a593Smuzhiyun 		knew.private_value =
6542*4882a593Smuzhiyun 			HDA_COMPOSE_AMP_VAL(nid, 1, 0, type);
6543*4882a593Smuzhiyun 		break;
6544*4882a593Smuzhiyun 	}
6545*4882a593Smuzhiyun 
6546*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, nid, snd_ctl_new1(&knew, codec));
6547*4882a593Smuzhiyun }
6548*4882a593Smuzhiyun 
6549*4882a593Smuzhiyun /*
6550*4882a593Smuzhiyun  * Added FX: prefix for the alternative codecs, because otherwise the surround
6551*4882a593Smuzhiyun  * effect would conflict with the Surround sound volume control. Also seems more
6552*4882a593Smuzhiyun  * clear as to what the switches do. Left alone for others.
6553*4882a593Smuzhiyun  */
add_fx_switch(struct hda_codec * codec,hda_nid_t nid,const char * pfx,int dir)6554*4882a593Smuzhiyun static int add_fx_switch(struct hda_codec *codec, hda_nid_t nid,
6555*4882a593Smuzhiyun 			 const char *pfx, int dir)
6556*4882a593Smuzhiyun {
6557*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6558*4882a593Smuzhiyun 	char namestr[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
6559*4882a593Smuzhiyun 	int type = dir ? HDA_INPUT : HDA_OUTPUT;
6560*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6561*4882a593Smuzhiyun 		CA0132_CODEC_MUTE_MONO(namestr, nid, 1, type);
6562*4882a593Smuzhiyun 	/* If using alt_controls, add FX: prefix. But, don't add FX:
6563*4882a593Smuzhiyun 	 * prefix to OutFX or InFX enable controls.
6564*4882a593Smuzhiyun 	 */
6565*4882a593Smuzhiyun 	if (ca0132_use_alt_controls(spec) && (nid <= IN_EFFECT_END_NID))
6566*4882a593Smuzhiyun 		sprintf(namestr, "FX: %s %s Switch", pfx, dirstr[dir]);
6567*4882a593Smuzhiyun 	else
6568*4882a593Smuzhiyun 		sprintf(namestr, "%s %s Switch", pfx, dirstr[dir]);
6569*4882a593Smuzhiyun 
6570*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, nid, snd_ctl_new1(&knew, codec));
6571*4882a593Smuzhiyun }
6572*4882a593Smuzhiyun 
add_voicefx(struct hda_codec * codec)6573*4882a593Smuzhiyun static int add_voicefx(struct hda_codec *codec)
6574*4882a593Smuzhiyun {
6575*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6576*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO(ca0132_voicefx.name,
6577*4882a593Smuzhiyun 				    VOICEFX, 1, 0, HDA_INPUT);
6578*4882a593Smuzhiyun 	knew.info = ca0132_voicefx_info;
6579*4882a593Smuzhiyun 	knew.get = ca0132_voicefx_get;
6580*4882a593Smuzhiyun 	knew.put = ca0132_voicefx_put;
6581*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, VOICEFX, snd_ctl_new1(&knew, codec));
6582*4882a593Smuzhiyun }
6583*4882a593Smuzhiyun 
6584*4882a593Smuzhiyun /* Create the EQ Preset control */
add_ca0132_alt_eq_presets(struct hda_codec * codec)6585*4882a593Smuzhiyun static int add_ca0132_alt_eq_presets(struct hda_codec *codec)
6586*4882a593Smuzhiyun {
6587*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6588*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO(ca0132_alt_eq_enum.name,
6589*4882a593Smuzhiyun 				    EQ_PRESET_ENUM, 1, 0, HDA_OUTPUT);
6590*4882a593Smuzhiyun 	knew.info = ca0132_alt_eq_preset_info;
6591*4882a593Smuzhiyun 	knew.get = ca0132_alt_eq_preset_get;
6592*4882a593Smuzhiyun 	knew.put = ca0132_alt_eq_preset_put;
6593*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, EQ_PRESET_ENUM,
6594*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6595*4882a593Smuzhiyun }
6596*4882a593Smuzhiyun 
6597*4882a593Smuzhiyun /*
6598*4882a593Smuzhiyun  * Add enumerated control for the three different settings of the smart volume
6599*4882a593Smuzhiyun  * output effect. Normal just uses the slider value, and loud and night are
6600*4882a593Smuzhiyun  * their own things that ignore that value.
6601*4882a593Smuzhiyun  */
ca0132_alt_add_svm_enum(struct hda_codec * codec)6602*4882a593Smuzhiyun static int ca0132_alt_add_svm_enum(struct hda_codec *codec)
6603*4882a593Smuzhiyun {
6604*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6605*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("FX: Smart Volume Setting",
6606*4882a593Smuzhiyun 				    SMART_VOLUME_ENUM, 1, 0, HDA_OUTPUT);
6607*4882a593Smuzhiyun 	knew.info = ca0132_alt_svm_setting_info;
6608*4882a593Smuzhiyun 	knew.get = ca0132_alt_svm_setting_get;
6609*4882a593Smuzhiyun 	knew.put = ca0132_alt_svm_setting_put;
6610*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, SMART_VOLUME_ENUM,
6611*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6612*4882a593Smuzhiyun 
6613*4882a593Smuzhiyun }
6614*4882a593Smuzhiyun 
6615*4882a593Smuzhiyun /*
6616*4882a593Smuzhiyun  * Create an Output Select enumerated control for codecs with surround
6617*4882a593Smuzhiyun  * out capabilities.
6618*4882a593Smuzhiyun  */
ca0132_alt_add_output_enum(struct hda_codec * codec)6619*4882a593Smuzhiyun static int ca0132_alt_add_output_enum(struct hda_codec *codec)
6620*4882a593Smuzhiyun {
6621*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6622*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("Output Select",
6623*4882a593Smuzhiyun 				    OUTPUT_SOURCE_ENUM, 1, 0, HDA_OUTPUT);
6624*4882a593Smuzhiyun 	knew.info = ca0132_alt_output_select_get_info;
6625*4882a593Smuzhiyun 	knew.get = ca0132_alt_output_select_get;
6626*4882a593Smuzhiyun 	knew.put = ca0132_alt_output_select_put;
6627*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, OUTPUT_SOURCE_ENUM,
6628*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6629*4882a593Smuzhiyun }
6630*4882a593Smuzhiyun 
6631*4882a593Smuzhiyun /*
6632*4882a593Smuzhiyun  * Add a control for selecting channel count on speaker output. Setting this
6633*4882a593Smuzhiyun  * allows the DSP to do bass redirection and channel upmixing on surround
6634*4882a593Smuzhiyun  * configurations.
6635*4882a593Smuzhiyun  */
ca0132_alt_add_speaker_channel_cfg_enum(struct hda_codec * codec)6636*4882a593Smuzhiyun static int ca0132_alt_add_speaker_channel_cfg_enum(struct hda_codec *codec)
6637*4882a593Smuzhiyun {
6638*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6639*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("Surround Channel Config",
6640*4882a593Smuzhiyun 				    SPEAKER_CHANNEL_CFG_ENUM, 1, 0, HDA_OUTPUT);
6641*4882a593Smuzhiyun 	knew.info = ca0132_alt_speaker_channel_cfg_get_info;
6642*4882a593Smuzhiyun 	knew.get = ca0132_alt_speaker_channel_cfg_get;
6643*4882a593Smuzhiyun 	knew.put = ca0132_alt_speaker_channel_cfg_put;
6644*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, SPEAKER_CHANNEL_CFG_ENUM,
6645*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6646*4882a593Smuzhiyun }
6647*4882a593Smuzhiyun 
6648*4882a593Smuzhiyun /*
6649*4882a593Smuzhiyun  * Full range front stereo and rear surround switches. When these are set to
6650*4882a593Smuzhiyun  * full range, the lower frequencies from these channels are no longer
6651*4882a593Smuzhiyun  * redirected to the LFE channel.
6652*4882a593Smuzhiyun  */
ca0132_alt_add_front_full_range_switch(struct hda_codec * codec)6653*4882a593Smuzhiyun static int ca0132_alt_add_front_full_range_switch(struct hda_codec *codec)
6654*4882a593Smuzhiyun {
6655*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6656*4882a593Smuzhiyun 		CA0132_CODEC_MUTE_MONO("Full-Range Front Speakers",
6657*4882a593Smuzhiyun 				    SPEAKER_FULL_RANGE_FRONT, 1, HDA_OUTPUT);
6658*4882a593Smuzhiyun 
6659*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, SPEAKER_FULL_RANGE_FRONT,
6660*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6661*4882a593Smuzhiyun }
6662*4882a593Smuzhiyun 
ca0132_alt_add_rear_full_range_switch(struct hda_codec * codec)6663*4882a593Smuzhiyun static int ca0132_alt_add_rear_full_range_switch(struct hda_codec *codec)
6664*4882a593Smuzhiyun {
6665*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6666*4882a593Smuzhiyun 		CA0132_CODEC_MUTE_MONO("Full-Range Rear Speakers",
6667*4882a593Smuzhiyun 				    SPEAKER_FULL_RANGE_REAR, 1, HDA_OUTPUT);
6668*4882a593Smuzhiyun 
6669*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, SPEAKER_FULL_RANGE_REAR,
6670*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6671*4882a593Smuzhiyun }
6672*4882a593Smuzhiyun 
6673*4882a593Smuzhiyun /*
6674*4882a593Smuzhiyun  * Bass redirection redirects audio below the crossover frequency to the LFE
6675*4882a593Smuzhiyun  * channel on speakers that are set as not being full-range. On configurations
6676*4882a593Smuzhiyun  * without an LFE channel, it does nothing. Bass redirection seems to be the
6677*4882a593Smuzhiyun  * replacement for X-Bass on configurations with an LFE channel.
6678*4882a593Smuzhiyun  */
ca0132_alt_add_bass_redirection_crossover(struct hda_codec * codec)6679*4882a593Smuzhiyun static int ca0132_alt_add_bass_redirection_crossover(struct hda_codec *codec)
6680*4882a593Smuzhiyun {
6681*4882a593Smuzhiyun 	const char *namestr = "Bass Redirection Crossover";
6682*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6683*4882a593Smuzhiyun 		HDA_CODEC_VOLUME_MONO(namestr, BASS_REDIRECTION_XOVER, 1, 0,
6684*4882a593Smuzhiyun 				HDA_OUTPUT);
6685*4882a593Smuzhiyun 
6686*4882a593Smuzhiyun 	knew.tlv.c = NULL;
6687*4882a593Smuzhiyun 	knew.info = ca0132_alt_xbass_xover_slider_info;
6688*4882a593Smuzhiyun 	knew.get = ca0132_alt_xbass_xover_slider_ctl_get;
6689*4882a593Smuzhiyun 	knew.put = ca0132_alt_xbass_xover_slider_put;
6690*4882a593Smuzhiyun 
6691*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, BASS_REDIRECTION_XOVER,
6692*4882a593Smuzhiyun 			snd_ctl_new1(&knew, codec));
6693*4882a593Smuzhiyun }
6694*4882a593Smuzhiyun 
ca0132_alt_add_bass_redirection_switch(struct hda_codec * codec)6695*4882a593Smuzhiyun static int ca0132_alt_add_bass_redirection_switch(struct hda_codec *codec)
6696*4882a593Smuzhiyun {
6697*4882a593Smuzhiyun 	const char *namestr = "Bass Redirection";
6698*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6699*4882a593Smuzhiyun 		CA0132_CODEC_MUTE_MONO(namestr, BASS_REDIRECTION, 1,
6700*4882a593Smuzhiyun 				HDA_OUTPUT);
6701*4882a593Smuzhiyun 
6702*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, BASS_REDIRECTION,
6703*4882a593Smuzhiyun 			snd_ctl_new1(&knew, codec));
6704*4882a593Smuzhiyun }
6705*4882a593Smuzhiyun 
6706*4882a593Smuzhiyun /*
6707*4882a593Smuzhiyun  * Create an Input Source enumerated control for the alternate ca0132 codecs
6708*4882a593Smuzhiyun  * because the front microphone has no auto-detect, and Line-in has to be set
6709*4882a593Smuzhiyun  * somehow.
6710*4882a593Smuzhiyun  */
ca0132_alt_add_input_enum(struct hda_codec * codec)6711*4882a593Smuzhiyun static int ca0132_alt_add_input_enum(struct hda_codec *codec)
6712*4882a593Smuzhiyun {
6713*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6714*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("Input Source",
6715*4882a593Smuzhiyun 				    INPUT_SOURCE_ENUM, 1, 0, HDA_INPUT);
6716*4882a593Smuzhiyun 	knew.info = ca0132_alt_input_source_info;
6717*4882a593Smuzhiyun 	knew.get = ca0132_alt_input_source_get;
6718*4882a593Smuzhiyun 	knew.put = ca0132_alt_input_source_put;
6719*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, INPUT_SOURCE_ENUM,
6720*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6721*4882a593Smuzhiyun }
6722*4882a593Smuzhiyun 
6723*4882a593Smuzhiyun /*
6724*4882a593Smuzhiyun  * Add mic boost enumerated control. Switches through 0dB to 30dB. This adds
6725*4882a593Smuzhiyun  * more control than the original mic boost, which is either full 30dB or off.
6726*4882a593Smuzhiyun  */
ca0132_alt_add_mic_boost_enum(struct hda_codec * codec)6727*4882a593Smuzhiyun static int ca0132_alt_add_mic_boost_enum(struct hda_codec *codec)
6728*4882a593Smuzhiyun {
6729*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6730*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("Mic Boost Capture Switch",
6731*4882a593Smuzhiyun 				    MIC_BOOST_ENUM, 1, 0, HDA_INPUT);
6732*4882a593Smuzhiyun 	knew.info = ca0132_alt_mic_boost_info;
6733*4882a593Smuzhiyun 	knew.get = ca0132_alt_mic_boost_get;
6734*4882a593Smuzhiyun 	knew.put = ca0132_alt_mic_boost_put;
6735*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, MIC_BOOST_ENUM,
6736*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6737*4882a593Smuzhiyun 
6738*4882a593Smuzhiyun }
6739*4882a593Smuzhiyun 
6740*4882a593Smuzhiyun /*
6741*4882a593Smuzhiyun  * Add headphone gain enumerated control for the AE-5. This switches between
6742*4882a593Smuzhiyun  * three modes, low, medium, and high. When non-headphone outputs are selected,
6743*4882a593Smuzhiyun  * it is automatically set to high. This is the same behavior as Windows.
6744*4882a593Smuzhiyun  */
ae5_add_headphone_gain_enum(struct hda_codec * codec)6745*4882a593Smuzhiyun static int ae5_add_headphone_gain_enum(struct hda_codec *codec)
6746*4882a593Smuzhiyun {
6747*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6748*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("AE-5: Headphone Gain",
6749*4882a593Smuzhiyun 				    AE5_HEADPHONE_GAIN_ENUM, 1, 0, HDA_OUTPUT);
6750*4882a593Smuzhiyun 	knew.info = ae5_headphone_gain_info;
6751*4882a593Smuzhiyun 	knew.get = ae5_headphone_gain_get;
6752*4882a593Smuzhiyun 	knew.put = ae5_headphone_gain_put;
6753*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, AE5_HEADPHONE_GAIN_ENUM,
6754*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6755*4882a593Smuzhiyun }
6756*4882a593Smuzhiyun 
6757*4882a593Smuzhiyun /*
6758*4882a593Smuzhiyun  * Add sound filter enumerated control for the AE-5. This adds three different
6759*4882a593Smuzhiyun  * settings: Slow Roll Off, Minimum Phase, and Fast Roll Off. From what I've
6760*4882a593Smuzhiyun  * read into it, it changes the DAC's interpolation filter.
6761*4882a593Smuzhiyun  */
ae5_add_sound_filter_enum(struct hda_codec * codec)6762*4882a593Smuzhiyun static int ae5_add_sound_filter_enum(struct hda_codec *codec)
6763*4882a593Smuzhiyun {
6764*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6765*4882a593Smuzhiyun 		HDA_CODEC_MUTE_MONO("AE-5: Sound Filter",
6766*4882a593Smuzhiyun 				    AE5_SOUND_FILTER_ENUM, 1, 0, HDA_OUTPUT);
6767*4882a593Smuzhiyun 	knew.info = ae5_sound_filter_info;
6768*4882a593Smuzhiyun 	knew.get = ae5_sound_filter_get;
6769*4882a593Smuzhiyun 	knew.put = ae5_sound_filter_put;
6770*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, AE5_SOUND_FILTER_ENUM,
6771*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6772*4882a593Smuzhiyun }
6773*4882a593Smuzhiyun 
zxr_add_headphone_gain_switch(struct hda_codec * codec)6774*4882a593Smuzhiyun static int zxr_add_headphone_gain_switch(struct hda_codec *codec)
6775*4882a593Smuzhiyun {
6776*4882a593Smuzhiyun 	struct snd_kcontrol_new knew =
6777*4882a593Smuzhiyun 		CA0132_CODEC_MUTE_MONO("ZxR: 600 Ohm Gain",
6778*4882a593Smuzhiyun 				    ZXR_HEADPHONE_GAIN, 1, HDA_OUTPUT);
6779*4882a593Smuzhiyun 
6780*4882a593Smuzhiyun 	return snd_hda_ctl_add(codec, ZXR_HEADPHONE_GAIN,
6781*4882a593Smuzhiyun 				snd_ctl_new1(&knew, codec));
6782*4882a593Smuzhiyun }
6783*4882a593Smuzhiyun 
6784*4882a593Smuzhiyun /*
6785*4882a593Smuzhiyun  * Need to create follower controls for the alternate codecs that have surround
6786*4882a593Smuzhiyun  * capabilities.
6787*4882a593Smuzhiyun  */
6788*4882a593Smuzhiyun static const char * const ca0132_alt_follower_pfxs[] = {
6789*4882a593Smuzhiyun 	"Front", "Surround", "Center", "LFE", NULL,
6790*4882a593Smuzhiyun };
6791*4882a593Smuzhiyun 
6792*4882a593Smuzhiyun /*
6793*4882a593Smuzhiyun  * Also need special channel map, because the default one is incorrect.
6794*4882a593Smuzhiyun  * I think this has to do with the pin for rear surround being 0x11,
6795*4882a593Smuzhiyun  * and the center/lfe being 0x10. Usually the pin order is the opposite.
6796*4882a593Smuzhiyun  */
6797*4882a593Smuzhiyun static const struct snd_pcm_chmap_elem ca0132_alt_chmaps[] = {
6798*4882a593Smuzhiyun 	{ .channels = 2,
6799*4882a593Smuzhiyun 	  .map = { SNDRV_CHMAP_FL, SNDRV_CHMAP_FR } },
6800*4882a593Smuzhiyun 	{ .channels = 4,
6801*4882a593Smuzhiyun 	  .map = { SNDRV_CHMAP_FL, SNDRV_CHMAP_FR,
6802*4882a593Smuzhiyun 		   SNDRV_CHMAP_RL, SNDRV_CHMAP_RR } },
6803*4882a593Smuzhiyun 	{ .channels = 6,
6804*4882a593Smuzhiyun 	  .map = { SNDRV_CHMAP_FL, SNDRV_CHMAP_FR,
6805*4882a593Smuzhiyun 		   SNDRV_CHMAP_FC, SNDRV_CHMAP_LFE,
6806*4882a593Smuzhiyun 		   SNDRV_CHMAP_RL, SNDRV_CHMAP_RR } },
6807*4882a593Smuzhiyun 	{ }
6808*4882a593Smuzhiyun };
6809*4882a593Smuzhiyun 
6810*4882a593Smuzhiyun /* Add the correct chmap for streams with 6 channels. */
ca0132_alt_add_chmap_ctls(struct hda_codec * codec)6811*4882a593Smuzhiyun static void ca0132_alt_add_chmap_ctls(struct hda_codec *codec)
6812*4882a593Smuzhiyun {
6813*4882a593Smuzhiyun 	int err = 0;
6814*4882a593Smuzhiyun 	struct hda_pcm *pcm;
6815*4882a593Smuzhiyun 
6816*4882a593Smuzhiyun 	list_for_each_entry(pcm, &codec->pcm_list_head, list) {
6817*4882a593Smuzhiyun 		struct hda_pcm_stream *hinfo =
6818*4882a593Smuzhiyun 			&pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
6819*4882a593Smuzhiyun 		struct snd_pcm_chmap *chmap;
6820*4882a593Smuzhiyun 		const struct snd_pcm_chmap_elem *elem;
6821*4882a593Smuzhiyun 
6822*4882a593Smuzhiyun 		elem = ca0132_alt_chmaps;
6823*4882a593Smuzhiyun 		if (hinfo->channels_max == 6) {
6824*4882a593Smuzhiyun 			err = snd_pcm_add_chmap_ctls(pcm->pcm,
6825*4882a593Smuzhiyun 					SNDRV_PCM_STREAM_PLAYBACK,
6826*4882a593Smuzhiyun 					elem, hinfo->channels_max, 0, &chmap);
6827*4882a593Smuzhiyun 			if (err < 0)
6828*4882a593Smuzhiyun 				codec_dbg(codec, "snd_pcm_add_chmap_ctls failed!");
6829*4882a593Smuzhiyun 		}
6830*4882a593Smuzhiyun 	}
6831*4882a593Smuzhiyun }
6832*4882a593Smuzhiyun 
6833*4882a593Smuzhiyun /*
6834*4882a593Smuzhiyun  * When changing Node IDs for Mixer Controls below, make sure to update
6835*4882a593Smuzhiyun  * Node IDs in ca0132_config() as well.
6836*4882a593Smuzhiyun  */
6837*4882a593Smuzhiyun static const struct snd_kcontrol_new ca0132_mixer[] = {
6838*4882a593Smuzhiyun 	CA0132_CODEC_VOL("Master Playback Volume", VNID_SPK, HDA_OUTPUT),
6839*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Master Playback Switch", VNID_SPK, HDA_OUTPUT),
6840*4882a593Smuzhiyun 	CA0132_CODEC_VOL("Capture Volume", VNID_MIC, HDA_INPUT),
6841*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Capture Switch", VNID_MIC, HDA_INPUT),
6842*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("Analog-Mic2 Capture Volume", 0x08, 0, HDA_INPUT),
6843*4882a593Smuzhiyun 	HDA_CODEC_MUTE("Analog-Mic2 Capture Switch", 0x08, 0, HDA_INPUT),
6844*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("What U Hear Capture Volume", 0x0a, 0, HDA_INPUT),
6845*4882a593Smuzhiyun 	HDA_CODEC_MUTE("What U Hear Capture Switch", 0x0a, 0, HDA_INPUT),
6846*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("Mic1-Boost (30dB) Capture Switch",
6847*4882a593Smuzhiyun 			       0x12, 1, HDA_INPUT),
6848*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("HP/Speaker Playback Switch",
6849*4882a593Smuzhiyun 			       VNID_HP_SEL, 1, HDA_OUTPUT),
6850*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("AMic1/DMic Capture Switch",
6851*4882a593Smuzhiyun 			       VNID_AMIC1_SEL, 1, HDA_INPUT),
6852*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("HP/Speaker Auto Detect Playback Switch",
6853*4882a593Smuzhiyun 			       VNID_HP_ASEL, 1, HDA_OUTPUT),
6854*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("AMic1/DMic Auto Detect Capture Switch",
6855*4882a593Smuzhiyun 			       VNID_AMIC1_ASEL, 1, HDA_INPUT),
6856*4882a593Smuzhiyun 	{ } /* end */
6857*4882a593Smuzhiyun };
6858*4882a593Smuzhiyun 
6859*4882a593Smuzhiyun /*
6860*4882a593Smuzhiyun  * Desktop specific control mixer. Removes auto-detect for mic, and adds
6861*4882a593Smuzhiyun  * surround controls. Also sets both the Front Playback and Capture Volume
6862*4882a593Smuzhiyun  * controls to alt so they set the DSP's decibel level.
6863*4882a593Smuzhiyun  */
6864*4882a593Smuzhiyun static const struct snd_kcontrol_new desktop_mixer[] = {
6865*4882a593Smuzhiyun 	CA0132_ALT_CODEC_VOL("Front Playback Volume", 0x02, HDA_OUTPUT),
6866*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Front Playback Switch", VNID_SPK, HDA_OUTPUT),
6867*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("Surround Playback Volume", 0x04, 0, HDA_OUTPUT),
6868*4882a593Smuzhiyun 	HDA_CODEC_MUTE("Surround Playback Switch", 0x04, 0, HDA_OUTPUT),
6869*4882a593Smuzhiyun 	HDA_CODEC_VOLUME_MONO("Center Playback Volume", 0x03, 1, 0, HDA_OUTPUT),
6870*4882a593Smuzhiyun 	HDA_CODEC_MUTE_MONO("Center Playback Switch", 0x03, 1, 0, HDA_OUTPUT),
6871*4882a593Smuzhiyun 	HDA_CODEC_VOLUME_MONO("LFE Playback Volume", 0x03, 2, 0, HDA_OUTPUT),
6872*4882a593Smuzhiyun 	HDA_CODEC_MUTE_MONO("LFE Playback Switch", 0x03, 2, 0, HDA_OUTPUT),
6873*4882a593Smuzhiyun 	CA0132_ALT_CODEC_VOL("Capture Volume", 0x07, HDA_INPUT),
6874*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Capture Switch", VNID_MIC, HDA_INPUT),
6875*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("What U Hear Capture Volume", 0x0a, 0, HDA_INPUT),
6876*4882a593Smuzhiyun 	HDA_CODEC_MUTE("What U Hear Capture Switch", 0x0a, 0, HDA_INPUT),
6877*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("HP/Speaker Auto Detect Playback Switch",
6878*4882a593Smuzhiyun 				VNID_HP_ASEL, 1, HDA_OUTPUT),
6879*4882a593Smuzhiyun 	{ } /* end */
6880*4882a593Smuzhiyun };
6881*4882a593Smuzhiyun 
6882*4882a593Smuzhiyun /*
6883*4882a593Smuzhiyun  * Same as the Sound Blaster Z, except doesn't use the alt volume for capture
6884*4882a593Smuzhiyun  * because it doesn't set decibel levels for the DSP for capture.
6885*4882a593Smuzhiyun  */
6886*4882a593Smuzhiyun static const struct snd_kcontrol_new r3di_mixer[] = {
6887*4882a593Smuzhiyun 	CA0132_ALT_CODEC_VOL("Front Playback Volume", 0x02, HDA_OUTPUT),
6888*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Front Playback Switch", VNID_SPK, HDA_OUTPUT),
6889*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("Surround Playback Volume", 0x04, 0, HDA_OUTPUT),
6890*4882a593Smuzhiyun 	HDA_CODEC_MUTE("Surround Playback Switch", 0x04, 0, HDA_OUTPUT),
6891*4882a593Smuzhiyun 	HDA_CODEC_VOLUME_MONO("Center Playback Volume", 0x03, 1, 0, HDA_OUTPUT),
6892*4882a593Smuzhiyun 	HDA_CODEC_MUTE_MONO("Center Playback Switch", 0x03, 1, 0, HDA_OUTPUT),
6893*4882a593Smuzhiyun 	HDA_CODEC_VOLUME_MONO("LFE Playback Volume", 0x03, 2, 0, HDA_OUTPUT),
6894*4882a593Smuzhiyun 	HDA_CODEC_MUTE_MONO("LFE Playback Switch", 0x03, 2, 0, HDA_OUTPUT),
6895*4882a593Smuzhiyun 	CA0132_CODEC_VOL("Capture Volume", VNID_MIC, HDA_INPUT),
6896*4882a593Smuzhiyun 	CA0132_CODEC_MUTE("Capture Switch", VNID_MIC, HDA_INPUT),
6897*4882a593Smuzhiyun 	HDA_CODEC_VOLUME("What U Hear Capture Volume", 0x0a, 0, HDA_INPUT),
6898*4882a593Smuzhiyun 	HDA_CODEC_MUTE("What U Hear Capture Switch", 0x0a, 0, HDA_INPUT),
6899*4882a593Smuzhiyun 	CA0132_CODEC_MUTE_MONO("HP/Speaker Auto Detect Playback Switch",
6900*4882a593Smuzhiyun 				VNID_HP_ASEL, 1, HDA_OUTPUT),
6901*4882a593Smuzhiyun 	{ } /* end */
6902*4882a593Smuzhiyun };
6903*4882a593Smuzhiyun 
ca0132_build_controls(struct hda_codec * codec)6904*4882a593Smuzhiyun static int ca0132_build_controls(struct hda_codec *codec)
6905*4882a593Smuzhiyun {
6906*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
6907*4882a593Smuzhiyun 	int i, num_fx, num_sliders;
6908*4882a593Smuzhiyun 	int err = 0;
6909*4882a593Smuzhiyun 
6910*4882a593Smuzhiyun 	/* Add Mixer controls */
6911*4882a593Smuzhiyun 	for (i = 0; i < spec->num_mixers; i++) {
6912*4882a593Smuzhiyun 		err = snd_hda_add_new_ctls(codec, spec->mixers[i]);
6913*4882a593Smuzhiyun 		if (err < 0)
6914*4882a593Smuzhiyun 			return err;
6915*4882a593Smuzhiyun 	}
6916*4882a593Smuzhiyun 	/* Setup vmaster with surround followers for desktop ca0132 devices */
6917*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
6918*4882a593Smuzhiyun 		snd_hda_set_vmaster_tlv(codec, spec->dacs[0], HDA_OUTPUT,
6919*4882a593Smuzhiyun 					spec->tlv);
6920*4882a593Smuzhiyun 		snd_hda_add_vmaster(codec, "Master Playback Volume",
6921*4882a593Smuzhiyun 					spec->tlv, ca0132_alt_follower_pfxs,
6922*4882a593Smuzhiyun 					"Playback Volume");
6923*4882a593Smuzhiyun 		err = __snd_hda_add_vmaster(codec, "Master Playback Switch",
6924*4882a593Smuzhiyun 					    NULL, ca0132_alt_follower_pfxs,
6925*4882a593Smuzhiyun 					    "Playback Switch",
6926*4882a593Smuzhiyun 					    true, &spec->vmaster_mute.sw_kctl);
6927*4882a593Smuzhiyun 		if (err < 0)
6928*4882a593Smuzhiyun 			return err;
6929*4882a593Smuzhiyun 	}
6930*4882a593Smuzhiyun 
6931*4882a593Smuzhiyun 	/* Add in and out effects controls.
6932*4882a593Smuzhiyun 	 * VoiceFX, PE and CrystalVoice are added separately.
6933*4882a593Smuzhiyun 	 */
6934*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT;
6935*4882a593Smuzhiyun 	for (i = 0; i < num_fx; i++) {
6936*4882a593Smuzhiyun 		/* Desktop cards break if Echo Cancellation is used. */
6937*4882a593Smuzhiyun 		if (ca0132_use_pci_mmio(spec)) {
6938*4882a593Smuzhiyun 			if (i == (ECHO_CANCELLATION - IN_EFFECT_START_NID +
6939*4882a593Smuzhiyun 						OUT_EFFECTS_COUNT))
6940*4882a593Smuzhiyun 				continue;
6941*4882a593Smuzhiyun 		}
6942*4882a593Smuzhiyun 
6943*4882a593Smuzhiyun 		err = add_fx_switch(codec, ca0132_effects[i].nid,
6944*4882a593Smuzhiyun 				    ca0132_effects[i].name,
6945*4882a593Smuzhiyun 				    ca0132_effects[i].direct);
6946*4882a593Smuzhiyun 		if (err < 0)
6947*4882a593Smuzhiyun 			return err;
6948*4882a593Smuzhiyun 	}
6949*4882a593Smuzhiyun 	/*
6950*4882a593Smuzhiyun 	 * If codec has use_alt_controls set to true, add effect level sliders,
6951*4882a593Smuzhiyun 	 * EQ presets, and Smart Volume presets. Also, change names to add FX
6952*4882a593Smuzhiyun 	 * prefix, and change PlayEnhancement and CrystalVoice to match.
6953*4882a593Smuzhiyun 	 */
6954*4882a593Smuzhiyun 	if (ca0132_use_alt_controls(spec)) {
6955*4882a593Smuzhiyun 		err = ca0132_alt_add_svm_enum(codec);
6956*4882a593Smuzhiyun 		if (err < 0)
6957*4882a593Smuzhiyun 			return err;
6958*4882a593Smuzhiyun 
6959*4882a593Smuzhiyun 		err = add_ca0132_alt_eq_presets(codec);
6960*4882a593Smuzhiyun 		if (err < 0)
6961*4882a593Smuzhiyun 			return err;
6962*4882a593Smuzhiyun 
6963*4882a593Smuzhiyun 		err = add_fx_switch(codec, PLAY_ENHANCEMENT,
6964*4882a593Smuzhiyun 					"Enable OutFX", 0);
6965*4882a593Smuzhiyun 		if (err < 0)
6966*4882a593Smuzhiyun 			return err;
6967*4882a593Smuzhiyun 
6968*4882a593Smuzhiyun 		err = add_fx_switch(codec, CRYSTAL_VOICE,
6969*4882a593Smuzhiyun 					"Enable InFX", 1);
6970*4882a593Smuzhiyun 		if (err < 0)
6971*4882a593Smuzhiyun 			return err;
6972*4882a593Smuzhiyun 
6973*4882a593Smuzhiyun 		num_sliders = OUT_EFFECTS_COUNT - 1;
6974*4882a593Smuzhiyun 		for (i = 0; i < num_sliders; i++) {
6975*4882a593Smuzhiyun 			err = ca0132_alt_add_effect_slider(codec,
6976*4882a593Smuzhiyun 					    ca0132_effects[i].nid,
6977*4882a593Smuzhiyun 					    ca0132_effects[i].name,
6978*4882a593Smuzhiyun 					    ca0132_effects[i].direct);
6979*4882a593Smuzhiyun 			if (err < 0)
6980*4882a593Smuzhiyun 				return err;
6981*4882a593Smuzhiyun 		}
6982*4882a593Smuzhiyun 
6983*4882a593Smuzhiyun 		err = ca0132_alt_add_effect_slider(codec, XBASS_XOVER,
6984*4882a593Smuzhiyun 					"X-Bass Crossover", EFX_DIR_OUT);
6985*4882a593Smuzhiyun 
6986*4882a593Smuzhiyun 		if (err < 0)
6987*4882a593Smuzhiyun 			return err;
6988*4882a593Smuzhiyun 	} else {
6989*4882a593Smuzhiyun 		err = add_fx_switch(codec, PLAY_ENHANCEMENT,
6990*4882a593Smuzhiyun 					"PlayEnhancement", 0);
6991*4882a593Smuzhiyun 		if (err < 0)
6992*4882a593Smuzhiyun 			return err;
6993*4882a593Smuzhiyun 
6994*4882a593Smuzhiyun 		err = add_fx_switch(codec, CRYSTAL_VOICE,
6995*4882a593Smuzhiyun 					"CrystalVoice", 1);
6996*4882a593Smuzhiyun 		if (err < 0)
6997*4882a593Smuzhiyun 			return err;
6998*4882a593Smuzhiyun 	}
6999*4882a593Smuzhiyun 	err = add_voicefx(codec);
7000*4882a593Smuzhiyun 	if (err < 0)
7001*4882a593Smuzhiyun 		return err;
7002*4882a593Smuzhiyun 
7003*4882a593Smuzhiyun 	/*
7004*4882a593Smuzhiyun 	 * If the codec uses alt_functions, you need the enumerated controls
7005*4882a593Smuzhiyun 	 * to select the new outputs and inputs, plus add the new mic boost
7006*4882a593Smuzhiyun 	 * setting control.
7007*4882a593Smuzhiyun 	 */
7008*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
7009*4882a593Smuzhiyun 		err = ca0132_alt_add_output_enum(codec);
7010*4882a593Smuzhiyun 		if (err < 0)
7011*4882a593Smuzhiyun 			return err;
7012*4882a593Smuzhiyun 		err = ca0132_alt_add_speaker_channel_cfg_enum(codec);
7013*4882a593Smuzhiyun 		if (err < 0)
7014*4882a593Smuzhiyun 			return err;
7015*4882a593Smuzhiyun 		err = ca0132_alt_add_front_full_range_switch(codec);
7016*4882a593Smuzhiyun 		if (err < 0)
7017*4882a593Smuzhiyun 			return err;
7018*4882a593Smuzhiyun 		err = ca0132_alt_add_rear_full_range_switch(codec);
7019*4882a593Smuzhiyun 		if (err < 0)
7020*4882a593Smuzhiyun 			return err;
7021*4882a593Smuzhiyun 		err = ca0132_alt_add_bass_redirection_crossover(codec);
7022*4882a593Smuzhiyun 		if (err < 0)
7023*4882a593Smuzhiyun 			return err;
7024*4882a593Smuzhiyun 		err = ca0132_alt_add_bass_redirection_switch(codec);
7025*4882a593Smuzhiyun 		if (err < 0)
7026*4882a593Smuzhiyun 			return err;
7027*4882a593Smuzhiyun 		err = ca0132_alt_add_mic_boost_enum(codec);
7028*4882a593Smuzhiyun 		if (err < 0)
7029*4882a593Smuzhiyun 			return err;
7030*4882a593Smuzhiyun 		/*
7031*4882a593Smuzhiyun 		 * ZxR only has microphone input, there is no front panel
7032*4882a593Smuzhiyun 		 * header on the card, and aux-in is handled by the DBPro board.
7033*4882a593Smuzhiyun 		 */
7034*4882a593Smuzhiyun 		if (ca0132_quirk(spec) != QUIRK_ZXR) {
7035*4882a593Smuzhiyun 			err = ca0132_alt_add_input_enum(codec);
7036*4882a593Smuzhiyun 			if (err < 0)
7037*4882a593Smuzhiyun 				return err;
7038*4882a593Smuzhiyun 		}
7039*4882a593Smuzhiyun 	}
7040*4882a593Smuzhiyun 
7041*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
7042*4882a593Smuzhiyun 	case QUIRK_AE5:
7043*4882a593Smuzhiyun 	case QUIRK_AE7:
7044*4882a593Smuzhiyun 		err = ae5_add_headphone_gain_enum(codec);
7045*4882a593Smuzhiyun 		if (err < 0)
7046*4882a593Smuzhiyun 			return err;
7047*4882a593Smuzhiyun 		err = ae5_add_sound_filter_enum(codec);
7048*4882a593Smuzhiyun 		if (err < 0)
7049*4882a593Smuzhiyun 			return err;
7050*4882a593Smuzhiyun 		break;
7051*4882a593Smuzhiyun 	case QUIRK_ZXR:
7052*4882a593Smuzhiyun 		err = zxr_add_headphone_gain_switch(codec);
7053*4882a593Smuzhiyun 		if (err < 0)
7054*4882a593Smuzhiyun 			return err;
7055*4882a593Smuzhiyun 		break;
7056*4882a593Smuzhiyun 	default:
7057*4882a593Smuzhiyun 		break;
7058*4882a593Smuzhiyun 	}
7059*4882a593Smuzhiyun 
7060*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
7061*4882a593Smuzhiyun 	add_tuning_ctls(codec);
7062*4882a593Smuzhiyun #endif
7063*4882a593Smuzhiyun 
7064*4882a593Smuzhiyun 	err = snd_hda_jack_add_kctls(codec, &spec->autocfg);
7065*4882a593Smuzhiyun 	if (err < 0)
7066*4882a593Smuzhiyun 		return err;
7067*4882a593Smuzhiyun 
7068*4882a593Smuzhiyun 	if (spec->dig_out) {
7069*4882a593Smuzhiyun 		err = snd_hda_create_spdif_out_ctls(codec, spec->dig_out,
7070*4882a593Smuzhiyun 						    spec->dig_out);
7071*4882a593Smuzhiyun 		if (err < 0)
7072*4882a593Smuzhiyun 			return err;
7073*4882a593Smuzhiyun 		err = snd_hda_create_spdif_share_sw(codec, &spec->multiout);
7074*4882a593Smuzhiyun 		if (err < 0)
7075*4882a593Smuzhiyun 			return err;
7076*4882a593Smuzhiyun 		/* spec->multiout.share_spdif = 1; */
7077*4882a593Smuzhiyun 	}
7078*4882a593Smuzhiyun 
7079*4882a593Smuzhiyun 	if (spec->dig_in) {
7080*4882a593Smuzhiyun 		err = snd_hda_create_spdif_in_ctls(codec, spec->dig_in);
7081*4882a593Smuzhiyun 		if (err < 0)
7082*4882a593Smuzhiyun 			return err;
7083*4882a593Smuzhiyun 	}
7084*4882a593Smuzhiyun 
7085*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
7086*4882a593Smuzhiyun 		ca0132_alt_add_chmap_ctls(codec);
7087*4882a593Smuzhiyun 
7088*4882a593Smuzhiyun 	return 0;
7089*4882a593Smuzhiyun }
7090*4882a593Smuzhiyun 
dbpro_build_controls(struct hda_codec * codec)7091*4882a593Smuzhiyun static int dbpro_build_controls(struct hda_codec *codec)
7092*4882a593Smuzhiyun {
7093*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7094*4882a593Smuzhiyun 	int err = 0;
7095*4882a593Smuzhiyun 
7096*4882a593Smuzhiyun 	if (spec->dig_out) {
7097*4882a593Smuzhiyun 		err = snd_hda_create_spdif_out_ctls(codec, spec->dig_out,
7098*4882a593Smuzhiyun 				spec->dig_out);
7099*4882a593Smuzhiyun 		if (err < 0)
7100*4882a593Smuzhiyun 			return err;
7101*4882a593Smuzhiyun 	}
7102*4882a593Smuzhiyun 
7103*4882a593Smuzhiyun 	if (spec->dig_in) {
7104*4882a593Smuzhiyun 		err = snd_hda_create_spdif_in_ctls(codec, spec->dig_in);
7105*4882a593Smuzhiyun 		if (err < 0)
7106*4882a593Smuzhiyun 			return err;
7107*4882a593Smuzhiyun 	}
7108*4882a593Smuzhiyun 
7109*4882a593Smuzhiyun 	return 0;
7110*4882a593Smuzhiyun }
7111*4882a593Smuzhiyun 
7112*4882a593Smuzhiyun /*
7113*4882a593Smuzhiyun  * PCM
7114*4882a593Smuzhiyun  */
7115*4882a593Smuzhiyun static const struct hda_pcm_stream ca0132_pcm_analog_playback = {
7116*4882a593Smuzhiyun 	.substreams = 1,
7117*4882a593Smuzhiyun 	.channels_min = 2,
7118*4882a593Smuzhiyun 	.channels_max = 6,
7119*4882a593Smuzhiyun 	.ops = {
7120*4882a593Smuzhiyun 		.prepare = ca0132_playback_pcm_prepare,
7121*4882a593Smuzhiyun 		.cleanup = ca0132_playback_pcm_cleanup,
7122*4882a593Smuzhiyun 		.get_delay = ca0132_playback_pcm_delay,
7123*4882a593Smuzhiyun 	},
7124*4882a593Smuzhiyun };
7125*4882a593Smuzhiyun 
7126*4882a593Smuzhiyun static const struct hda_pcm_stream ca0132_pcm_analog_capture = {
7127*4882a593Smuzhiyun 	.substreams = 1,
7128*4882a593Smuzhiyun 	.channels_min = 2,
7129*4882a593Smuzhiyun 	.channels_max = 2,
7130*4882a593Smuzhiyun 	.ops = {
7131*4882a593Smuzhiyun 		.prepare = ca0132_capture_pcm_prepare,
7132*4882a593Smuzhiyun 		.cleanup = ca0132_capture_pcm_cleanup,
7133*4882a593Smuzhiyun 		.get_delay = ca0132_capture_pcm_delay,
7134*4882a593Smuzhiyun 	},
7135*4882a593Smuzhiyun };
7136*4882a593Smuzhiyun 
7137*4882a593Smuzhiyun static const struct hda_pcm_stream ca0132_pcm_digital_playback = {
7138*4882a593Smuzhiyun 	.substreams = 1,
7139*4882a593Smuzhiyun 	.channels_min = 2,
7140*4882a593Smuzhiyun 	.channels_max = 2,
7141*4882a593Smuzhiyun 	.ops = {
7142*4882a593Smuzhiyun 		.open = ca0132_dig_playback_pcm_open,
7143*4882a593Smuzhiyun 		.close = ca0132_dig_playback_pcm_close,
7144*4882a593Smuzhiyun 		.prepare = ca0132_dig_playback_pcm_prepare,
7145*4882a593Smuzhiyun 		.cleanup = ca0132_dig_playback_pcm_cleanup
7146*4882a593Smuzhiyun 	},
7147*4882a593Smuzhiyun };
7148*4882a593Smuzhiyun 
7149*4882a593Smuzhiyun static const struct hda_pcm_stream ca0132_pcm_digital_capture = {
7150*4882a593Smuzhiyun 	.substreams = 1,
7151*4882a593Smuzhiyun 	.channels_min = 2,
7152*4882a593Smuzhiyun 	.channels_max = 2,
7153*4882a593Smuzhiyun };
7154*4882a593Smuzhiyun 
ca0132_build_pcms(struct hda_codec * codec)7155*4882a593Smuzhiyun static int ca0132_build_pcms(struct hda_codec *codec)
7156*4882a593Smuzhiyun {
7157*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7158*4882a593Smuzhiyun 	struct hda_pcm *info;
7159*4882a593Smuzhiyun 
7160*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "CA0132 Analog");
7161*4882a593Smuzhiyun 	if (!info)
7162*4882a593Smuzhiyun 		return -ENOMEM;
7163*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
7164*4882a593Smuzhiyun 		info->own_chmap = true;
7165*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_PLAYBACK].chmap
7166*4882a593Smuzhiyun 			= ca0132_alt_chmaps;
7167*4882a593Smuzhiyun 	}
7168*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_PLAYBACK] = ca0132_pcm_analog_playback;
7169*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_PLAYBACK].nid = spec->dacs[0];
7170*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_PLAYBACK].channels_max =
7171*4882a593Smuzhiyun 		spec->multiout.max_channels;
7172*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE] = ca0132_pcm_analog_capture;
7173*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].substreams = 1;
7174*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->adcs[0];
7175*4882a593Smuzhiyun 
7176*4882a593Smuzhiyun 	/* With the DSP enabled, desktops don't use this ADC. */
7177*4882a593Smuzhiyun 	if (!ca0132_use_alt_functions(spec)) {
7178*4882a593Smuzhiyun 		info = snd_hda_codec_pcm_new(codec, "CA0132 Analog Mic-In2");
7179*4882a593Smuzhiyun 		if (!info)
7180*4882a593Smuzhiyun 			return -ENOMEM;
7181*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE] =
7182*4882a593Smuzhiyun 			ca0132_pcm_analog_capture;
7183*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE].substreams = 1;
7184*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->adcs[1];
7185*4882a593Smuzhiyun 	}
7186*4882a593Smuzhiyun 
7187*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "CA0132 What U Hear");
7188*4882a593Smuzhiyun 	if (!info)
7189*4882a593Smuzhiyun 		return -ENOMEM;
7190*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE] = ca0132_pcm_analog_capture;
7191*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].substreams = 1;
7192*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->adcs[2];
7193*4882a593Smuzhiyun 
7194*4882a593Smuzhiyun 	if (!spec->dig_out && !spec->dig_in)
7195*4882a593Smuzhiyun 		return 0;
7196*4882a593Smuzhiyun 
7197*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "CA0132 Digital");
7198*4882a593Smuzhiyun 	if (!info)
7199*4882a593Smuzhiyun 		return -ENOMEM;
7200*4882a593Smuzhiyun 	info->pcm_type = HDA_PCM_TYPE_SPDIF;
7201*4882a593Smuzhiyun 	if (spec->dig_out) {
7202*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_PLAYBACK] =
7203*4882a593Smuzhiyun 			ca0132_pcm_digital_playback;
7204*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_PLAYBACK].nid = spec->dig_out;
7205*4882a593Smuzhiyun 	}
7206*4882a593Smuzhiyun 	if (spec->dig_in) {
7207*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE] =
7208*4882a593Smuzhiyun 			ca0132_pcm_digital_capture;
7209*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->dig_in;
7210*4882a593Smuzhiyun 	}
7211*4882a593Smuzhiyun 
7212*4882a593Smuzhiyun 	return 0;
7213*4882a593Smuzhiyun }
7214*4882a593Smuzhiyun 
dbpro_build_pcms(struct hda_codec * codec)7215*4882a593Smuzhiyun static int dbpro_build_pcms(struct hda_codec *codec)
7216*4882a593Smuzhiyun {
7217*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7218*4882a593Smuzhiyun 	struct hda_pcm *info;
7219*4882a593Smuzhiyun 
7220*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "CA0132 Alt Analog");
7221*4882a593Smuzhiyun 	if (!info)
7222*4882a593Smuzhiyun 		return -ENOMEM;
7223*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE] = ca0132_pcm_analog_capture;
7224*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].substreams = 1;
7225*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->adcs[0];
7226*4882a593Smuzhiyun 
7227*4882a593Smuzhiyun 
7228*4882a593Smuzhiyun 	if (!spec->dig_out && !spec->dig_in)
7229*4882a593Smuzhiyun 		return 0;
7230*4882a593Smuzhiyun 
7231*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "CA0132 Digital");
7232*4882a593Smuzhiyun 	if (!info)
7233*4882a593Smuzhiyun 		return -ENOMEM;
7234*4882a593Smuzhiyun 	info->pcm_type = HDA_PCM_TYPE_SPDIF;
7235*4882a593Smuzhiyun 	if (spec->dig_out) {
7236*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_PLAYBACK] =
7237*4882a593Smuzhiyun 			ca0132_pcm_digital_playback;
7238*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_PLAYBACK].nid = spec->dig_out;
7239*4882a593Smuzhiyun 	}
7240*4882a593Smuzhiyun 	if (spec->dig_in) {
7241*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE] =
7242*4882a593Smuzhiyun 			ca0132_pcm_digital_capture;
7243*4882a593Smuzhiyun 		info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = spec->dig_in;
7244*4882a593Smuzhiyun 	}
7245*4882a593Smuzhiyun 
7246*4882a593Smuzhiyun 	return 0;
7247*4882a593Smuzhiyun }
7248*4882a593Smuzhiyun 
init_output(struct hda_codec * codec,hda_nid_t pin,hda_nid_t dac)7249*4882a593Smuzhiyun static void init_output(struct hda_codec *codec, hda_nid_t pin, hda_nid_t dac)
7250*4882a593Smuzhiyun {
7251*4882a593Smuzhiyun 	if (pin) {
7252*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, pin, PIN_HP);
7253*4882a593Smuzhiyun 		if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
7254*4882a593Smuzhiyun 			snd_hda_codec_write(codec, pin, 0,
7255*4882a593Smuzhiyun 					    AC_VERB_SET_AMP_GAIN_MUTE,
7256*4882a593Smuzhiyun 					    AMP_OUT_UNMUTE);
7257*4882a593Smuzhiyun 	}
7258*4882a593Smuzhiyun 	if (dac && (get_wcaps(codec, dac) & AC_WCAP_OUT_AMP))
7259*4882a593Smuzhiyun 		snd_hda_codec_write(codec, dac, 0,
7260*4882a593Smuzhiyun 				    AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_ZERO);
7261*4882a593Smuzhiyun }
7262*4882a593Smuzhiyun 
init_input(struct hda_codec * codec,hda_nid_t pin,hda_nid_t adc)7263*4882a593Smuzhiyun static void init_input(struct hda_codec *codec, hda_nid_t pin, hda_nid_t adc)
7264*4882a593Smuzhiyun {
7265*4882a593Smuzhiyun 	if (pin) {
7266*4882a593Smuzhiyun 		snd_hda_set_pin_ctl(codec, pin, PIN_VREF80);
7267*4882a593Smuzhiyun 		if (get_wcaps(codec, pin) & AC_WCAP_IN_AMP)
7268*4882a593Smuzhiyun 			snd_hda_codec_write(codec, pin, 0,
7269*4882a593Smuzhiyun 					    AC_VERB_SET_AMP_GAIN_MUTE,
7270*4882a593Smuzhiyun 					    AMP_IN_UNMUTE(0));
7271*4882a593Smuzhiyun 	}
7272*4882a593Smuzhiyun 	if (adc && (get_wcaps(codec, adc) & AC_WCAP_IN_AMP)) {
7273*4882a593Smuzhiyun 		snd_hda_codec_write(codec, adc, 0, AC_VERB_SET_AMP_GAIN_MUTE,
7274*4882a593Smuzhiyun 				    AMP_IN_UNMUTE(0));
7275*4882a593Smuzhiyun 
7276*4882a593Smuzhiyun 		/* init to 0 dB and unmute. */
7277*4882a593Smuzhiyun 		snd_hda_codec_amp_stereo(codec, adc, HDA_INPUT, 0,
7278*4882a593Smuzhiyun 					 HDA_AMP_VOLMASK, 0x5a);
7279*4882a593Smuzhiyun 		snd_hda_codec_amp_stereo(codec, adc, HDA_INPUT, 0,
7280*4882a593Smuzhiyun 					 HDA_AMP_MUTE, 0);
7281*4882a593Smuzhiyun 	}
7282*4882a593Smuzhiyun }
7283*4882a593Smuzhiyun 
refresh_amp_caps(struct hda_codec * codec,hda_nid_t nid,int dir)7284*4882a593Smuzhiyun static void refresh_amp_caps(struct hda_codec *codec, hda_nid_t nid, int dir)
7285*4882a593Smuzhiyun {
7286*4882a593Smuzhiyun 	unsigned int caps;
7287*4882a593Smuzhiyun 
7288*4882a593Smuzhiyun 	caps = snd_hda_param_read(codec, nid, dir == HDA_OUTPUT ?
7289*4882a593Smuzhiyun 				  AC_PAR_AMP_OUT_CAP : AC_PAR_AMP_IN_CAP);
7290*4882a593Smuzhiyun 	snd_hda_override_amp_caps(codec, nid, dir, caps);
7291*4882a593Smuzhiyun }
7292*4882a593Smuzhiyun 
7293*4882a593Smuzhiyun /*
7294*4882a593Smuzhiyun  * Switch between Digital built-in mic and analog mic.
7295*4882a593Smuzhiyun  */
ca0132_set_dmic(struct hda_codec * codec,int enable)7296*4882a593Smuzhiyun static void ca0132_set_dmic(struct hda_codec *codec, int enable)
7297*4882a593Smuzhiyun {
7298*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7299*4882a593Smuzhiyun 	unsigned int tmp;
7300*4882a593Smuzhiyun 	u8 val;
7301*4882a593Smuzhiyun 	unsigned int oldval;
7302*4882a593Smuzhiyun 
7303*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_set_dmic: enable=%d\n", enable);
7304*4882a593Smuzhiyun 
7305*4882a593Smuzhiyun 	oldval = stop_mic1(codec);
7306*4882a593Smuzhiyun 	ca0132_set_vipsource(codec, 0);
7307*4882a593Smuzhiyun 	if (enable) {
7308*4882a593Smuzhiyun 		/* set DMic input as 2-ch */
7309*4882a593Smuzhiyun 		tmp = FLOAT_TWO;
7310*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
7311*4882a593Smuzhiyun 
7312*4882a593Smuzhiyun 		val = spec->dmic_ctl;
7313*4882a593Smuzhiyun 		val |= 0x80;
7314*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->input_pins[0], 0,
7315*4882a593Smuzhiyun 				    VENDOR_CHIPIO_DMIC_CTL_SET, val);
7316*4882a593Smuzhiyun 
7317*4882a593Smuzhiyun 		if (!(spec->dmic_ctl & 0x20))
7318*4882a593Smuzhiyun 			chipio_set_control_flag(codec, CONTROL_FLAG_DMIC, 1);
7319*4882a593Smuzhiyun 	} else {
7320*4882a593Smuzhiyun 		/* set AMic input as mono */
7321*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
7322*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x80, 0x00, tmp);
7323*4882a593Smuzhiyun 
7324*4882a593Smuzhiyun 		val = spec->dmic_ctl;
7325*4882a593Smuzhiyun 		/* clear bit7 and bit5 to disable dmic */
7326*4882a593Smuzhiyun 		val &= 0x5f;
7327*4882a593Smuzhiyun 		snd_hda_codec_write(codec, spec->input_pins[0], 0,
7328*4882a593Smuzhiyun 				    VENDOR_CHIPIO_DMIC_CTL_SET, val);
7329*4882a593Smuzhiyun 
7330*4882a593Smuzhiyun 		if (!(spec->dmic_ctl & 0x20))
7331*4882a593Smuzhiyun 			chipio_set_control_flag(codec, CONTROL_FLAG_DMIC, 0);
7332*4882a593Smuzhiyun 	}
7333*4882a593Smuzhiyun 	ca0132_set_vipsource(codec, 1);
7334*4882a593Smuzhiyun 	resume_mic1(codec, oldval);
7335*4882a593Smuzhiyun }
7336*4882a593Smuzhiyun 
7337*4882a593Smuzhiyun /*
7338*4882a593Smuzhiyun  * Initialization for Digital Mic.
7339*4882a593Smuzhiyun  */
ca0132_init_dmic(struct hda_codec * codec)7340*4882a593Smuzhiyun static void ca0132_init_dmic(struct hda_codec *codec)
7341*4882a593Smuzhiyun {
7342*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7343*4882a593Smuzhiyun 	u8 val;
7344*4882a593Smuzhiyun 
7345*4882a593Smuzhiyun 	/* Setup Digital Mic here, but don't enable.
7346*4882a593Smuzhiyun 	 * Enable based on jack detect.
7347*4882a593Smuzhiyun 	 */
7348*4882a593Smuzhiyun 
7349*4882a593Smuzhiyun 	/* MCLK uses MPIO1, set to enable.
7350*4882a593Smuzhiyun 	 * Bit 2-0: MPIO select
7351*4882a593Smuzhiyun 	 * Bit   3: set to disable
7352*4882a593Smuzhiyun 	 * Bit 7-4: reserved
7353*4882a593Smuzhiyun 	 */
7354*4882a593Smuzhiyun 	val = 0x01;
7355*4882a593Smuzhiyun 	snd_hda_codec_write(codec, spec->input_pins[0], 0,
7356*4882a593Smuzhiyun 			    VENDOR_CHIPIO_DMIC_MCLK_SET, val);
7357*4882a593Smuzhiyun 
7358*4882a593Smuzhiyun 	/* Data1 uses MPIO3. Data2 not use
7359*4882a593Smuzhiyun 	 * Bit 2-0: Data1 MPIO select
7360*4882a593Smuzhiyun 	 * Bit   3: set disable Data1
7361*4882a593Smuzhiyun 	 * Bit 6-4: Data2 MPIO select
7362*4882a593Smuzhiyun 	 * Bit   7: set disable Data2
7363*4882a593Smuzhiyun 	 */
7364*4882a593Smuzhiyun 	val = 0x83;
7365*4882a593Smuzhiyun 	snd_hda_codec_write(codec, spec->input_pins[0], 0,
7366*4882a593Smuzhiyun 			    VENDOR_CHIPIO_DMIC_PIN_SET, val);
7367*4882a593Smuzhiyun 
7368*4882a593Smuzhiyun 	/* Use Ch-0 and Ch-1. Rate is 48K, mode 1. Disable DMic first.
7369*4882a593Smuzhiyun 	 * Bit 3-0: Channel mask
7370*4882a593Smuzhiyun 	 * Bit   4: set for 48KHz, clear for 32KHz
7371*4882a593Smuzhiyun 	 * Bit   5: mode
7372*4882a593Smuzhiyun 	 * Bit   6: set to select Data2, clear for Data1
7373*4882a593Smuzhiyun 	 * Bit   7: set to enable DMic, clear for AMic
7374*4882a593Smuzhiyun 	 */
7375*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_ALIENWARE_M17XR4)
7376*4882a593Smuzhiyun 		val = 0x33;
7377*4882a593Smuzhiyun 	else
7378*4882a593Smuzhiyun 		val = 0x23;
7379*4882a593Smuzhiyun 	/* keep a copy of dmic ctl val for enable/disable dmic purpuse */
7380*4882a593Smuzhiyun 	spec->dmic_ctl = val;
7381*4882a593Smuzhiyun 	snd_hda_codec_write(codec, spec->input_pins[0], 0,
7382*4882a593Smuzhiyun 			    VENDOR_CHIPIO_DMIC_CTL_SET, val);
7383*4882a593Smuzhiyun }
7384*4882a593Smuzhiyun 
7385*4882a593Smuzhiyun /*
7386*4882a593Smuzhiyun  * Initialization for Analog Mic 2
7387*4882a593Smuzhiyun  */
ca0132_init_analog_mic2(struct hda_codec * codec)7388*4882a593Smuzhiyun static void ca0132_init_analog_mic2(struct hda_codec *codec)
7389*4882a593Smuzhiyun {
7390*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7391*4882a593Smuzhiyun 
7392*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7393*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7394*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x20);
7395*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7396*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0x19);
7397*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7398*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x00);
7399*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7400*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x2D);
7401*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7402*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0x19);
7403*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7404*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x00);
7405*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7406*4882a593Smuzhiyun }
7407*4882a593Smuzhiyun 
ca0132_refresh_widget_caps(struct hda_codec * codec)7408*4882a593Smuzhiyun static void ca0132_refresh_widget_caps(struct hda_codec *codec)
7409*4882a593Smuzhiyun {
7410*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7411*4882a593Smuzhiyun 	int i;
7412*4882a593Smuzhiyun 
7413*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_refresh_widget_caps.\n");
7414*4882a593Smuzhiyun 	snd_hda_codec_update_widgets(codec);
7415*4882a593Smuzhiyun 
7416*4882a593Smuzhiyun 	for (i = 0; i < spec->multiout.num_dacs; i++)
7417*4882a593Smuzhiyun 		refresh_amp_caps(codec, spec->dacs[i], HDA_OUTPUT);
7418*4882a593Smuzhiyun 
7419*4882a593Smuzhiyun 	for (i = 0; i < spec->num_outputs; i++)
7420*4882a593Smuzhiyun 		refresh_amp_caps(codec, spec->out_pins[i], HDA_OUTPUT);
7421*4882a593Smuzhiyun 
7422*4882a593Smuzhiyun 	for (i = 0; i < spec->num_inputs; i++) {
7423*4882a593Smuzhiyun 		refresh_amp_caps(codec, spec->adcs[i], HDA_INPUT);
7424*4882a593Smuzhiyun 		refresh_amp_caps(codec, spec->input_pins[i], HDA_INPUT);
7425*4882a593Smuzhiyun 	}
7426*4882a593Smuzhiyun }
7427*4882a593Smuzhiyun 
7428*4882a593Smuzhiyun /*
7429*4882a593Smuzhiyun  * Default speaker tuning values setup for alternative codecs.
7430*4882a593Smuzhiyun  */
7431*4882a593Smuzhiyun static const unsigned int sbz_default_delay_values[] = {
7432*4882a593Smuzhiyun 	/* Non-zero values are floating point 0.000198. */
7433*4882a593Smuzhiyun 	0x394f9e38, 0x394f9e38, 0x00000000, 0x00000000, 0x00000000, 0x00000000
7434*4882a593Smuzhiyun };
7435*4882a593Smuzhiyun 
7436*4882a593Smuzhiyun static const unsigned int zxr_default_delay_values[] = {
7437*4882a593Smuzhiyun 	/* Non-zero values are floating point 0.000220. */
7438*4882a593Smuzhiyun 	0x00000000, 0x00000000, 0x3966afcd, 0x3966afcd, 0x3966afcd, 0x3966afcd
7439*4882a593Smuzhiyun };
7440*4882a593Smuzhiyun 
7441*4882a593Smuzhiyun static const unsigned int ae5_default_delay_values[] = {
7442*4882a593Smuzhiyun 	/* Non-zero values are floating point 0.000100. */
7443*4882a593Smuzhiyun 	0x00000000, 0x00000000, 0x38d1b717, 0x38d1b717, 0x38d1b717, 0x38d1b717
7444*4882a593Smuzhiyun };
7445*4882a593Smuzhiyun 
7446*4882a593Smuzhiyun /*
7447*4882a593Smuzhiyun  * If we never change these, probably only need them on initialization.
7448*4882a593Smuzhiyun  */
ca0132_alt_init_speaker_tuning(struct hda_codec * codec)7449*4882a593Smuzhiyun static void ca0132_alt_init_speaker_tuning(struct hda_codec *codec)
7450*4882a593Smuzhiyun {
7451*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7452*4882a593Smuzhiyun 	unsigned int i, tmp, start_req, end_req;
7453*4882a593Smuzhiyun 	const unsigned int *values;
7454*4882a593Smuzhiyun 
7455*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
7456*4882a593Smuzhiyun 	case QUIRK_SBZ:
7457*4882a593Smuzhiyun 		values = sbz_default_delay_values;
7458*4882a593Smuzhiyun 		break;
7459*4882a593Smuzhiyun 	case QUIRK_ZXR:
7460*4882a593Smuzhiyun 		values = zxr_default_delay_values;
7461*4882a593Smuzhiyun 		break;
7462*4882a593Smuzhiyun 	case QUIRK_AE5:
7463*4882a593Smuzhiyun 	case QUIRK_AE7:
7464*4882a593Smuzhiyun 		values = ae5_default_delay_values;
7465*4882a593Smuzhiyun 		break;
7466*4882a593Smuzhiyun 	default:
7467*4882a593Smuzhiyun 		values = sbz_default_delay_values;
7468*4882a593Smuzhiyun 		break;
7469*4882a593Smuzhiyun 	}
7470*4882a593Smuzhiyun 
7471*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
7472*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, SPEAKER_TUNING_ENABLE_CENTER_EQ, tmp);
7473*4882a593Smuzhiyun 
7474*4882a593Smuzhiyun 	start_req = SPEAKER_TUNING_FRONT_LEFT_VOL_LEVEL;
7475*4882a593Smuzhiyun 	end_req = SPEAKER_TUNING_REAR_RIGHT_VOL_LEVEL;
7476*4882a593Smuzhiyun 	for (i = start_req; i < end_req + 1; i++)
7477*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x96, i, tmp);
7478*4882a593Smuzhiyun 
7479*4882a593Smuzhiyun 	start_req = SPEAKER_TUNING_FRONT_LEFT_INVERT;
7480*4882a593Smuzhiyun 	end_req = SPEAKER_TUNING_REAR_RIGHT_INVERT;
7481*4882a593Smuzhiyun 	for (i = start_req; i < end_req + 1; i++)
7482*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x96, i, tmp);
7483*4882a593Smuzhiyun 
7484*4882a593Smuzhiyun 
7485*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
7486*4882a593Smuzhiyun 		dspio_set_uint_param(codec, 0x96,
7487*4882a593Smuzhiyun 				SPEAKER_TUNING_FRONT_LEFT_DELAY + i, values[i]);
7488*4882a593Smuzhiyun }
7489*4882a593Smuzhiyun 
7490*4882a593Smuzhiyun /*
7491*4882a593Smuzhiyun  * Creates a dummy stream to bind the output to. This seems to have to be done
7492*4882a593Smuzhiyun  * after changing the main outputs source and destination streams.
7493*4882a593Smuzhiyun  */
ca0132_alt_create_dummy_stream(struct hda_codec * codec)7494*4882a593Smuzhiyun static void ca0132_alt_create_dummy_stream(struct hda_codec *codec)
7495*4882a593Smuzhiyun {
7496*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7497*4882a593Smuzhiyun 	unsigned int stream_format;
7498*4882a593Smuzhiyun 
7499*4882a593Smuzhiyun 	stream_format = snd_hdac_calc_stream_format(48000, 2,
7500*4882a593Smuzhiyun 			SNDRV_PCM_FORMAT_S32_LE, 32, 0);
7501*4882a593Smuzhiyun 
7502*4882a593Smuzhiyun 	snd_hda_codec_setup_stream(codec, spec->dacs[0], spec->dsp_stream_id,
7503*4882a593Smuzhiyun 					0, stream_format);
7504*4882a593Smuzhiyun 
7505*4882a593Smuzhiyun 	snd_hda_codec_cleanup_stream(codec, spec->dacs[0]);
7506*4882a593Smuzhiyun }
7507*4882a593Smuzhiyun 
7508*4882a593Smuzhiyun /*
7509*4882a593Smuzhiyun  * Initialize mic for non-chromebook ca0132 implementations.
7510*4882a593Smuzhiyun  */
ca0132_alt_init_analog_mics(struct hda_codec * codec)7511*4882a593Smuzhiyun static void ca0132_alt_init_analog_mics(struct hda_codec *codec)
7512*4882a593Smuzhiyun {
7513*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7514*4882a593Smuzhiyun 	unsigned int tmp;
7515*4882a593Smuzhiyun 
7516*4882a593Smuzhiyun 	/* Mic 1 Setup */
7517*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
7518*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
7519*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_R3DI) {
7520*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, 0x0F, SR_96_000);
7521*4882a593Smuzhiyun 		tmp = FLOAT_ONE;
7522*4882a593Smuzhiyun 	} else
7523*4882a593Smuzhiyun 		tmp = FLOAT_THREE;
7524*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x00, tmp);
7525*4882a593Smuzhiyun 
7526*4882a593Smuzhiyun 	/* Mic 2 setup (not present on desktop cards) */
7527*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICIN2, SR_96_000);
7528*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICOUT2, SR_96_000);
7529*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_R3DI)
7530*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, 0x0F, SR_96_000);
7531*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
7532*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x01, tmp);
7533*4882a593Smuzhiyun }
7534*4882a593Smuzhiyun 
7535*4882a593Smuzhiyun /*
7536*4882a593Smuzhiyun  * Sets the source of stream 0x14 to connpointID 0x48, and the destination
7537*4882a593Smuzhiyun  * connpointID to 0x91. If this isn't done, the destination is 0x71, and
7538*4882a593Smuzhiyun  * you get no sound. I'm guessing this has to do with the Sound Blaster Z
7539*4882a593Smuzhiyun  * having an updated DAC, which changes the destination to that DAC.
7540*4882a593Smuzhiyun  */
sbz_connect_streams(struct hda_codec * codec)7541*4882a593Smuzhiyun static void sbz_connect_streams(struct hda_codec *codec)
7542*4882a593Smuzhiyun {
7543*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7544*4882a593Smuzhiyun 
7545*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7546*4882a593Smuzhiyun 
7547*4882a593Smuzhiyun 	codec_dbg(codec, "Connect Streams entered, mutex locked and loaded.\n");
7548*4882a593Smuzhiyun 
7549*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x0C, 6);
7550*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 1);
7551*4882a593Smuzhiyun 
7552*4882a593Smuzhiyun 	/* This value is 0x43 for 96khz, and 0x83 for 192khz. */
7553*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x18a020, 0x00000043);
7554*4882a593Smuzhiyun 
7555*4882a593Smuzhiyun 	/* Setup stream 0x14 with it's source and destination points */
7556*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x14, 0x48, 0x91);
7557*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0x48, SR_96_000);
7558*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0x91, SR_96_000);
7559*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x14, 2);
7560*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x14, 1);
7561*4882a593Smuzhiyun 
7562*4882a593Smuzhiyun 	codec_dbg(codec, "Connect Streams exited, mutex released.\n");
7563*4882a593Smuzhiyun 
7564*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7565*4882a593Smuzhiyun }
7566*4882a593Smuzhiyun 
7567*4882a593Smuzhiyun /*
7568*4882a593Smuzhiyun  * Write data through ChipIO to setup proper stream destinations.
7569*4882a593Smuzhiyun  * Not sure how it exactly works, but it seems to direct data
7570*4882a593Smuzhiyun  * to different destinations. Example is f8 to c0, e0 to c0.
7571*4882a593Smuzhiyun  * All I know is, if you don't set these, you get no sound.
7572*4882a593Smuzhiyun  */
sbz_chipio_startup_data(struct hda_codec * codec)7573*4882a593Smuzhiyun static void sbz_chipio_startup_data(struct hda_codec *codec)
7574*4882a593Smuzhiyun {
7575*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7576*4882a593Smuzhiyun 
7577*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7578*4882a593Smuzhiyun 	codec_dbg(codec, "Startup Data entered, mutex locked and loaded.\n");
7579*4882a593Smuzhiyun 
7580*4882a593Smuzhiyun 	/* These control audio output */
7581*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x190060, 0x0001f8c0);
7582*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x190064, 0x0001f9c1);
7583*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x190068, 0x0001fac6);
7584*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x19006c, 0x0001fbc7);
7585*4882a593Smuzhiyun 	/* Signal to update I think */
7586*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x19042c, 0x00000001);
7587*4882a593Smuzhiyun 
7588*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x0C, 6);
7589*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 1);
7590*4882a593Smuzhiyun 	/* No clue what these control */
7591*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_SBZ) {
7592*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190030, 0x0001e0c0);
7593*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190034, 0x0001e1c1);
7594*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190038, 0x0001e4c2);
7595*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x19003c, 0x0001e5c3);
7596*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190040, 0x0001e2c4);
7597*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190044, 0x0001e3c5);
7598*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190048, 0x0001e8c6);
7599*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x19004c, 0x0001e9c7);
7600*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190050, 0x0001ecc8);
7601*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190054, 0x0001edc9);
7602*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190058, 0x0001eaca);
7603*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x19005c, 0x0001ebcb);
7604*4882a593Smuzhiyun 	} else if (ca0132_quirk(spec) == QUIRK_ZXR) {
7605*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190038, 0x000140c2);
7606*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x19003c, 0x000141c3);
7607*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190040, 0x000150c4);
7608*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190044, 0x000151c5);
7609*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190050, 0x000142c8);
7610*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190054, 0x000143c9);
7611*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x190058, 0x000152ca);
7612*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, 0x19005c, 0x000153cb);
7613*4882a593Smuzhiyun 	}
7614*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x19042c, 0x00000001);
7615*4882a593Smuzhiyun 
7616*4882a593Smuzhiyun 	codec_dbg(codec, "Startup Data exited, mutex released.\n");
7617*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7618*4882a593Smuzhiyun }
7619*4882a593Smuzhiyun 
7620*4882a593Smuzhiyun /*
7621*4882a593Smuzhiyun  * Custom DSP SCP commands where the src value is 0x00 instead of 0x20. This is
7622*4882a593Smuzhiyun  * done after the DSP is loaded.
7623*4882a593Smuzhiyun  */
ca0132_alt_dsp_scp_startup(struct hda_codec * codec)7624*4882a593Smuzhiyun static void ca0132_alt_dsp_scp_startup(struct hda_codec *codec)
7625*4882a593Smuzhiyun {
7626*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7627*4882a593Smuzhiyun 	unsigned int tmp, i;
7628*4882a593Smuzhiyun 
7629*4882a593Smuzhiyun 	/*
7630*4882a593Smuzhiyun 	 * Gotta run these twice, or else mic works inconsistently. Not clear
7631*4882a593Smuzhiyun 	 * why this is, but multiple tests have confirmed it.
7632*4882a593Smuzhiyun 	 */
7633*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
7634*4882a593Smuzhiyun 		switch (ca0132_quirk(spec)) {
7635*4882a593Smuzhiyun 		case QUIRK_SBZ:
7636*4882a593Smuzhiyun 		case QUIRK_AE5:
7637*4882a593Smuzhiyun 		case QUIRK_AE7:
7638*4882a593Smuzhiyun 			tmp = 0x00000003;
7639*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7640*4882a593Smuzhiyun 			tmp = 0x00000000;
7641*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0A, tmp);
7642*4882a593Smuzhiyun 			tmp = 0x00000001;
7643*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0B, tmp);
7644*4882a593Smuzhiyun 			tmp = 0x00000004;
7645*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7646*4882a593Smuzhiyun 			tmp = 0x00000005;
7647*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7648*4882a593Smuzhiyun 			tmp = 0x00000000;
7649*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7650*4882a593Smuzhiyun 			break;
7651*4882a593Smuzhiyun 		case QUIRK_R3D:
7652*4882a593Smuzhiyun 		case QUIRK_R3DI:
7653*4882a593Smuzhiyun 			tmp = 0x00000000;
7654*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0A, tmp);
7655*4882a593Smuzhiyun 			tmp = 0x00000001;
7656*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0B, tmp);
7657*4882a593Smuzhiyun 			tmp = 0x00000004;
7658*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7659*4882a593Smuzhiyun 			tmp = 0x00000005;
7660*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7661*4882a593Smuzhiyun 			tmp = 0x00000000;
7662*4882a593Smuzhiyun 			dspio_set_uint_param_no_source(codec, 0x80, 0x0C, tmp);
7663*4882a593Smuzhiyun 			break;
7664*4882a593Smuzhiyun 		default:
7665*4882a593Smuzhiyun 			break;
7666*4882a593Smuzhiyun 		}
7667*4882a593Smuzhiyun 		msleep(100);
7668*4882a593Smuzhiyun 	}
7669*4882a593Smuzhiyun }
7670*4882a593Smuzhiyun 
ca0132_alt_dsp_initial_mic_setup(struct hda_codec * codec)7671*4882a593Smuzhiyun static void ca0132_alt_dsp_initial_mic_setup(struct hda_codec *codec)
7672*4882a593Smuzhiyun {
7673*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7674*4882a593Smuzhiyun 	unsigned int tmp;
7675*4882a593Smuzhiyun 
7676*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
7677*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
7678*4882a593Smuzhiyun 
7679*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
7680*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
7681*4882a593Smuzhiyun 
7682*4882a593Smuzhiyun 	tmp = FLOAT_THREE;
7683*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x00, tmp);
7684*4882a593Smuzhiyun 
7685*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 1);
7686*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 1);
7687*4882a593Smuzhiyun 
7688*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
7689*4882a593Smuzhiyun 	case QUIRK_SBZ:
7690*4882a593Smuzhiyun 		chipio_write(codec, 0x18b098, 0x0000000c);
7691*4882a593Smuzhiyun 		chipio_write(codec, 0x18b09C, 0x0000000c);
7692*4882a593Smuzhiyun 		break;
7693*4882a593Smuzhiyun 	case QUIRK_AE5:
7694*4882a593Smuzhiyun 		chipio_write(codec, 0x18b098, 0x0000000c);
7695*4882a593Smuzhiyun 		chipio_write(codec, 0x18b09c, 0x0000004c);
7696*4882a593Smuzhiyun 		break;
7697*4882a593Smuzhiyun 	default:
7698*4882a593Smuzhiyun 		break;
7699*4882a593Smuzhiyun 	}
7700*4882a593Smuzhiyun }
7701*4882a593Smuzhiyun 
ae5_post_dsp_register_set(struct hda_codec * codec)7702*4882a593Smuzhiyun static void ae5_post_dsp_register_set(struct hda_codec *codec)
7703*4882a593Smuzhiyun {
7704*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7705*4882a593Smuzhiyun 
7706*4882a593Smuzhiyun 	chipio_8051_write_direct(codec, 0x93, 0x10);
7707*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7708*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x44);
7709*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7710*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc2);
7711*4882a593Smuzhiyun 
7712*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7713*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7714*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7715*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7716*4882a593Smuzhiyun 	writeb(0x00, spec->mem_base + 0x100);
7717*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7718*4882a593Smuzhiyun 	writeb(0x00, spec->mem_base + 0x100);
7719*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7720*4882a593Smuzhiyun 	writeb(0x00, spec->mem_base + 0x100);
7721*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7722*4882a593Smuzhiyun 	writeb(0x00, spec->mem_base + 0x100);
7723*4882a593Smuzhiyun 	writeb(0xff, spec->mem_base + 0x304);
7724*4882a593Smuzhiyun 
7725*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2b, 0x3f);
7726*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2d, 0x3f);
7727*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x07, 0x83);
7728*4882a593Smuzhiyun }
7729*4882a593Smuzhiyun 
ae5_post_dsp_param_setup(struct hda_codec * codec)7730*4882a593Smuzhiyun static void ae5_post_dsp_param_setup(struct hda_codec *codec)
7731*4882a593Smuzhiyun {
7732*4882a593Smuzhiyun 	/*
7733*4882a593Smuzhiyun 	 * Param3 in the 8051's memory is represented by the ascii string 'mch'
7734*4882a593Smuzhiyun 	 * which seems to be 'multichannel'. This is also mentioned in the
7735*4882a593Smuzhiyun 	 * AE-5's registry values in Windows.
7736*4882a593Smuzhiyun 	 */
7737*4882a593Smuzhiyun 	chipio_set_control_param(codec, 3, 0);
7738*4882a593Smuzhiyun 	/*
7739*4882a593Smuzhiyun 	 * I believe ASI is 'audio serial interface' and that it's used to
7740*4882a593Smuzhiyun 	 * change colors on the external LED strip connected to the AE-5.
7741*4882a593Smuzhiyun 	 */
7742*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_ASI_96KHZ, 1);
7743*4882a593Smuzhiyun 
7744*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, 0x724, 0x83);
7745*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_ASI, 0);
7746*4882a593Smuzhiyun 
7747*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7748*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x92);
7749*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7750*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0xfa);
7751*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7752*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x22);
7753*4882a593Smuzhiyun }
7754*4882a593Smuzhiyun 
ae5_post_dsp_pll_setup(struct hda_codec * codec)7755*4882a593Smuzhiyun static void ae5_post_dsp_pll_setup(struct hda_codec *codec)
7756*4882a593Smuzhiyun {
7757*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7758*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x41);
7759*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7760*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc8);
7761*4882a593Smuzhiyun 
7762*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7763*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x45);
7764*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7765*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xcc);
7766*4882a593Smuzhiyun 
7767*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7768*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x40);
7769*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7770*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xcb);
7771*4882a593Smuzhiyun 
7772*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7773*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x43);
7774*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7775*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc7);
7776*4882a593Smuzhiyun 
7777*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7778*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x51);
7779*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7780*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0x8d);
7781*4882a593Smuzhiyun }
7782*4882a593Smuzhiyun 
ae5_post_dsp_stream_setup(struct hda_codec * codec)7783*4882a593Smuzhiyun static void ae5_post_dsp_stream_setup(struct hda_codec *codec)
7784*4882a593Smuzhiyun {
7785*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7786*4882a593Smuzhiyun 
7787*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7788*4882a593Smuzhiyun 
7789*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, 0x725, 0x81);
7790*4882a593Smuzhiyun 
7791*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0x70, SR_96_000);
7792*4882a593Smuzhiyun 
7793*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x0C, 6);
7794*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 1);
7795*4882a593Smuzhiyun 
7796*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x5, 0x43, 0x0);
7797*4882a593Smuzhiyun 
7798*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x18, 0x9, 0xd0);
7799*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0xd0, SR_96_000);
7800*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x18, 6);
7801*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x18, 1);
7802*4882a593Smuzhiyun 
7803*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_ASI, 4);
7804*4882a593Smuzhiyun 
7805*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7806*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x43);
7807*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7808*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc7);
7809*4882a593Smuzhiyun 
7810*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x01, 0x80);
7811*4882a593Smuzhiyun 
7812*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7813*4882a593Smuzhiyun }
7814*4882a593Smuzhiyun 
ae5_post_dsp_startup_data(struct hda_codec * codec)7815*4882a593Smuzhiyun static void ae5_post_dsp_startup_data(struct hda_codec *codec)
7816*4882a593Smuzhiyun {
7817*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7818*4882a593Smuzhiyun 
7819*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7820*4882a593Smuzhiyun 
7821*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189000, 0x0001f101);
7822*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189004, 0x0001f101);
7823*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189024, 0x00014004);
7824*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189028, 0x0002000f);
7825*4882a593Smuzhiyun 
7826*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0a, 0x05);
7827*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_ASI, 7);
7828*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0b, 0x12);
7829*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x04, 0x00);
7830*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x06, 0x48);
7831*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0a, 0x05);
7832*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x07, 0x83);
7833*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0f, 0x00);
7834*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x10, 0x00);
7835*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, true);
7836*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, true);
7837*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x07, 0x80);
7838*4882a593Smuzhiyun 
7839*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x18b03c, 0x00000012);
7840*4882a593Smuzhiyun 
7841*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0f, 0x00);
7842*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x10, 0x00);
7843*4882a593Smuzhiyun 
7844*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7845*4882a593Smuzhiyun }
7846*4882a593Smuzhiyun 
7847*4882a593Smuzhiyun static const unsigned int ae7_port_set_data[] = {
7848*4882a593Smuzhiyun 	0x0001e0c0, 0x0001e1c1, 0x0001e4c2, 0x0001e5c3, 0x0001e2c4, 0x0001e3c5,
7849*4882a593Smuzhiyun 	0x0001e8c6, 0x0001e9c7, 0x0001ecc8, 0x0001edc9, 0x0001eaca, 0x0001ebcb
7850*4882a593Smuzhiyun };
7851*4882a593Smuzhiyun 
ae7_post_dsp_setup_ports(struct hda_codec * codec)7852*4882a593Smuzhiyun static void ae7_post_dsp_setup_ports(struct hda_codec *codec)
7853*4882a593Smuzhiyun {
7854*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7855*4882a593Smuzhiyun 	unsigned int i, count, addr;
7856*4882a593Smuzhiyun 
7857*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7858*4882a593Smuzhiyun 
7859*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x0c, 6);
7860*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0c, 1);
7861*4882a593Smuzhiyun 
7862*4882a593Smuzhiyun 	count = ARRAY_SIZE(ae7_port_set_data);
7863*4882a593Smuzhiyun 	addr = 0x190030;
7864*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
7865*4882a593Smuzhiyun 		chipio_write_no_mutex(codec, addr, ae7_port_set_data[i]);
7866*4882a593Smuzhiyun 
7867*4882a593Smuzhiyun 		/* Addresses are incremented by 4-bytes. */
7868*4882a593Smuzhiyun 		addr += 0x04;
7869*4882a593Smuzhiyun 	}
7870*4882a593Smuzhiyun 
7871*4882a593Smuzhiyun 	/*
7872*4882a593Smuzhiyun 	 * Port setting always ends with a write of 0x1 to address 0x19042c.
7873*4882a593Smuzhiyun 	 */
7874*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x19042c, 0x00000001);
7875*4882a593Smuzhiyun 
7876*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x30, 0x00);
7877*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0d, 0x40);
7878*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x17, 0x00);
7879*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x19, 0x00);
7880*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x11, 0xff);
7881*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x12, 0xff);
7882*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x13, 0xff);
7883*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x14, 0x7f);
7884*4882a593Smuzhiyun 
7885*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7886*4882a593Smuzhiyun }
7887*4882a593Smuzhiyun 
ae7_post_dsp_asi_stream_setup(struct hda_codec * codec)7888*4882a593Smuzhiyun static void ae7_post_dsp_asi_stream_setup(struct hda_codec *codec)
7889*4882a593Smuzhiyun {
7890*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7891*4882a593Smuzhiyun 
7892*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7893*4882a593Smuzhiyun 
7894*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, 0x725, 0x81);
7895*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2b, 0x00);
7896*4882a593Smuzhiyun 
7897*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0x70, SR_96_000);
7898*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x0c, 6);
7899*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0c, 1);
7900*4882a593Smuzhiyun 
7901*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x05, 0x43, 0x00);
7902*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x18, 0x09, 0xd0);
7903*4882a593Smuzhiyun 
7904*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0xd0, SR_96_000);
7905*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x18, 6);
7906*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x18, 1);
7907*4882a593Smuzhiyun 
7908*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_ASI, 4);
7909*4882a593Smuzhiyun 
7910*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
7911*4882a593Smuzhiyun }
7912*4882a593Smuzhiyun 
ae7_post_dsp_pll_setup(struct hda_codec * codec)7913*4882a593Smuzhiyun static void ae7_post_dsp_pll_setup(struct hda_codec *codec)
7914*4882a593Smuzhiyun {
7915*4882a593Smuzhiyun 	static const unsigned int addr[] = {
7916*4882a593Smuzhiyun 		0x41, 0x45, 0x40, 0x43, 0x51
7917*4882a593Smuzhiyun 	};
7918*4882a593Smuzhiyun 	static const unsigned int data[] = {
7919*4882a593Smuzhiyun 		0xc8, 0xcc, 0xcb, 0xc7, 0x8d
7920*4882a593Smuzhiyun 	};
7921*4882a593Smuzhiyun 	unsigned int i;
7922*4882a593Smuzhiyun 
7923*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(addr); i++) {
7924*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7925*4882a593Smuzhiyun 				    VENDOR_CHIPIO_8051_ADDRESS_LOW, addr[i]);
7926*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7927*4882a593Smuzhiyun 				    VENDOR_CHIPIO_PLL_PMU_WRITE, data[i]);
7928*4882a593Smuzhiyun 	}
7929*4882a593Smuzhiyun }
7930*4882a593Smuzhiyun 
ae7_post_dsp_asi_setup_ports(struct hda_codec * codec)7931*4882a593Smuzhiyun static void ae7_post_dsp_asi_setup_ports(struct hda_codec *codec)
7932*4882a593Smuzhiyun {
7933*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
7934*4882a593Smuzhiyun 	static const unsigned int target[] = {
7935*4882a593Smuzhiyun 		0x0b, 0x04, 0x06, 0x0a, 0x0c, 0x11, 0x12, 0x13, 0x14
7936*4882a593Smuzhiyun 	};
7937*4882a593Smuzhiyun 	static const unsigned int data[] = {
7938*4882a593Smuzhiyun 		0x12, 0x00, 0x48, 0x05, 0x5f, 0xff, 0xff, 0xff, 0x7f
7939*4882a593Smuzhiyun 	};
7940*4882a593Smuzhiyun 	unsigned int i;
7941*4882a593Smuzhiyun 
7942*4882a593Smuzhiyun 	mutex_lock(&spec->chipio_mutex);
7943*4882a593Smuzhiyun 
7944*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7945*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x43);
7946*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
7947*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc7);
7948*4882a593Smuzhiyun 
7949*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189000, 0x0001f101);
7950*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189004, 0x0001f101);
7951*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189024, 0x00014004);
7952*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x189028, 0x0002000f);
7953*4882a593Smuzhiyun 
7954*4882a593Smuzhiyun 	ae7_post_dsp_pll_setup(codec);
7955*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_ASI, 7);
7956*4882a593Smuzhiyun 
7957*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(target); i++)
7958*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x48, target[i], data[i]);
7959*4882a593Smuzhiyun 
7960*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x83);
7961*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0f, 0x00);
7962*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x10, 0x00);
7963*4882a593Smuzhiyun 
7964*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x21, 0x64, 0x56);
7965*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x21, 2);
7966*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0x56, SR_8_000);
7967*4882a593Smuzhiyun 
7968*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_NODE_ID, 0x09);
7969*4882a593Smuzhiyun 	/*
7970*4882a593Smuzhiyun 	 * In the 8051's memory, this param is referred to as 'n2sid', which I
7971*4882a593Smuzhiyun 	 * believe is 'node to streamID'. It seems to be a way to assign a
7972*4882a593Smuzhiyun 	 * stream to a given HDA node.
7973*4882a593Smuzhiyun 	 */
7974*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, 0x20, 0x21);
7975*4882a593Smuzhiyun 
7976*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x18b038, 0x00000088);
7977*4882a593Smuzhiyun 
7978*4882a593Smuzhiyun 	/*
7979*4882a593Smuzhiyun 	 * Now, at this point on Windows, an actual stream is setup and
7980*4882a593Smuzhiyun 	 * seemingly sends data to the HDA node 0x09, which is the digital
7981*4882a593Smuzhiyun 	 * audio input node. This is left out here, because obviously I don't
7982*4882a593Smuzhiyun 	 * know what data is being sent. Interestingly, the AE-5 seems to go
7983*4882a593Smuzhiyun 	 * through the motions of getting here and never actually takes this
7984*4882a593Smuzhiyun 	 * step, but the AE-7 does.
7985*4882a593Smuzhiyun 	 */
7986*4882a593Smuzhiyun 
7987*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, 1);
7988*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, 1);
7989*4882a593Smuzhiyun 
7990*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x83);
7991*4882a593Smuzhiyun 	chipio_write_no_mutex(codec, 0x18b03c, 0x00000000);
7992*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0f, 0x00);
7993*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x10, 0x00);
7994*4882a593Smuzhiyun 
7995*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x05, 0x43, 0x00);
7996*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x18, 0x09, 0xd0);
7997*4882a593Smuzhiyun 
7998*4882a593Smuzhiyun 	chipio_set_conn_rate_no_mutex(codec, 0xd0, SR_96_000);
7999*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x18, 6);
8000*4882a593Smuzhiyun 
8001*4882a593Smuzhiyun 	/*
8002*4882a593Smuzhiyun 	 * Runs again, this has been repeated a few times, but I'm just
8003*4882a593Smuzhiyun 	 * following what the Windows driver does.
8004*4882a593Smuzhiyun 	 */
8005*4882a593Smuzhiyun 	ae7_post_dsp_pll_setup(codec);
8006*4882a593Smuzhiyun 	chipio_set_control_param_no_mutex(codec, CONTROL_PARAM_ASI, 7);
8007*4882a593Smuzhiyun 
8008*4882a593Smuzhiyun 	mutex_unlock(&spec->chipio_mutex);
8009*4882a593Smuzhiyun }
8010*4882a593Smuzhiyun 
8011*4882a593Smuzhiyun /*
8012*4882a593Smuzhiyun  * The Windows driver has commands that seem to setup ASI, which I believe to
8013*4882a593Smuzhiyun  * be some sort of audio serial interface. My current speculation is that it's
8014*4882a593Smuzhiyun  * related to communicating with the new DAC.
8015*4882a593Smuzhiyun  */
ae7_post_dsp_asi_setup(struct hda_codec * codec)8016*4882a593Smuzhiyun static void ae7_post_dsp_asi_setup(struct hda_codec *codec)
8017*4882a593Smuzhiyun {
8018*4882a593Smuzhiyun 	chipio_8051_write_direct(codec, 0x93, 0x10);
8019*4882a593Smuzhiyun 
8020*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8021*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x44);
8022*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8023*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc2);
8024*4882a593Smuzhiyun 
8025*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x83);
8026*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2e, 0x3f);
8027*4882a593Smuzhiyun 
8028*4882a593Smuzhiyun 	chipio_set_control_param(codec, 3, 3);
8029*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_ASI_96KHZ, 1);
8030*4882a593Smuzhiyun 
8031*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, 0x724, 0x83);
8032*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_ASI, 0);
8033*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x17, 0, 0x794, 0x00);
8034*4882a593Smuzhiyun 
8035*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8036*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x92);
8037*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8038*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0xfa);
8039*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8040*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x22);
8041*4882a593Smuzhiyun 
8042*4882a593Smuzhiyun 	ae7_post_dsp_pll_setup(codec);
8043*4882a593Smuzhiyun 	ae7_post_dsp_asi_stream_setup(codec);
8044*4882a593Smuzhiyun 
8045*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8046*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x43);
8047*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
8048*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc7);
8049*4882a593Smuzhiyun 
8050*4882a593Smuzhiyun 	ae7_post_dsp_asi_setup_ports(codec);
8051*4882a593Smuzhiyun }
8052*4882a593Smuzhiyun 
8053*4882a593Smuzhiyun /*
8054*4882a593Smuzhiyun  * Setup default parameters for DSP
8055*4882a593Smuzhiyun  */
ca0132_setup_defaults(struct hda_codec * codec)8056*4882a593Smuzhiyun static void ca0132_setup_defaults(struct hda_codec *codec)
8057*4882a593Smuzhiyun {
8058*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8059*4882a593Smuzhiyun 	unsigned int tmp;
8060*4882a593Smuzhiyun 	int num_fx;
8061*4882a593Smuzhiyun 	int idx, i;
8062*4882a593Smuzhiyun 
8063*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
8064*4882a593Smuzhiyun 		return;
8065*4882a593Smuzhiyun 
8066*4882a593Smuzhiyun 	/* out, in effects + voicefx */
8067*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT + 1;
8068*4882a593Smuzhiyun 	for (idx = 0; idx < num_fx; idx++) {
8069*4882a593Smuzhiyun 		for (i = 0; i <= ca0132_effects[idx].params; i++) {
8070*4882a593Smuzhiyun 			dspio_set_uint_param(codec, ca0132_effects[idx].mid,
8071*4882a593Smuzhiyun 					     ca0132_effects[idx].reqs[i],
8072*4882a593Smuzhiyun 					     ca0132_effects[idx].def_vals[i]);
8073*4882a593Smuzhiyun 		}
8074*4882a593Smuzhiyun 	}
8075*4882a593Smuzhiyun 
8076*4882a593Smuzhiyun 	/*remove DSP headroom*/
8077*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8078*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x3C, tmp);
8079*4882a593Smuzhiyun 
8080*4882a593Smuzhiyun 	/*set speaker EQ bypass attenuation*/
8081*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x8f, 0x01, tmp);
8082*4882a593Smuzhiyun 
8083*4882a593Smuzhiyun 	/* set AMic1 and AMic2 as mono mic */
8084*4882a593Smuzhiyun 	tmp = FLOAT_ONE;
8085*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x00, tmp);
8086*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x01, tmp);
8087*4882a593Smuzhiyun 
8088*4882a593Smuzhiyun 	/* set AMic1 as CrystalVoice input */
8089*4882a593Smuzhiyun 	tmp = FLOAT_ONE;
8090*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x05, tmp);
8091*4882a593Smuzhiyun 
8092*4882a593Smuzhiyun 	/* set WUH source */
8093*4882a593Smuzhiyun 	tmp = FLOAT_TWO;
8094*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x31, 0x00, tmp);
8095*4882a593Smuzhiyun }
8096*4882a593Smuzhiyun 
8097*4882a593Smuzhiyun /*
8098*4882a593Smuzhiyun  * Setup default parameters for Recon3D/Recon3Di DSP.
8099*4882a593Smuzhiyun  */
8100*4882a593Smuzhiyun 
r3d_setup_defaults(struct hda_codec * codec)8101*4882a593Smuzhiyun static void r3d_setup_defaults(struct hda_codec *codec)
8102*4882a593Smuzhiyun {
8103*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8104*4882a593Smuzhiyun 	unsigned int tmp;
8105*4882a593Smuzhiyun 	int num_fx;
8106*4882a593Smuzhiyun 	int idx, i;
8107*4882a593Smuzhiyun 
8108*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
8109*4882a593Smuzhiyun 		return;
8110*4882a593Smuzhiyun 
8111*4882a593Smuzhiyun 	ca0132_alt_dsp_scp_startup(codec);
8112*4882a593Smuzhiyun 	ca0132_alt_init_analog_mics(codec);
8113*4882a593Smuzhiyun 
8114*4882a593Smuzhiyun 	/*remove DSP headroom*/
8115*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8116*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x3C, tmp);
8117*4882a593Smuzhiyun 
8118*4882a593Smuzhiyun 	/* set WUH source */
8119*4882a593Smuzhiyun 	tmp = FLOAT_TWO;
8120*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x31, 0x00, tmp);
8121*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8122*4882a593Smuzhiyun 
8123*4882a593Smuzhiyun 	/* Set speaker source? */
8124*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x32, 0x00, tmp);
8125*4882a593Smuzhiyun 
8126*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_R3DI)
8127*4882a593Smuzhiyun 		r3di_gpio_dsp_status_set(codec, R3DI_DSP_DOWNLOADED);
8128*4882a593Smuzhiyun 
8129*4882a593Smuzhiyun 	/* Disable mute on Center/LFE. */
8130*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_R3D) {
8131*4882a593Smuzhiyun 		ca0113_mmio_gpio_set(codec, 2, false);
8132*4882a593Smuzhiyun 		ca0113_mmio_gpio_set(codec, 4, true);
8133*4882a593Smuzhiyun 	}
8134*4882a593Smuzhiyun 
8135*4882a593Smuzhiyun 	/* Setup effect defaults */
8136*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT + 1;
8137*4882a593Smuzhiyun 	for (idx = 0; idx < num_fx; idx++) {
8138*4882a593Smuzhiyun 		for (i = 0; i <= ca0132_effects[idx].params; i++) {
8139*4882a593Smuzhiyun 			dspio_set_uint_param(codec,
8140*4882a593Smuzhiyun 					ca0132_effects[idx].mid,
8141*4882a593Smuzhiyun 					ca0132_effects[idx].reqs[i],
8142*4882a593Smuzhiyun 					ca0132_effects[idx].def_vals[i]);
8143*4882a593Smuzhiyun 		}
8144*4882a593Smuzhiyun 	}
8145*4882a593Smuzhiyun }
8146*4882a593Smuzhiyun 
8147*4882a593Smuzhiyun /*
8148*4882a593Smuzhiyun  * Setup default parameters for the Sound Blaster Z DSP. A lot more going on
8149*4882a593Smuzhiyun  * than the Chromebook setup.
8150*4882a593Smuzhiyun  */
sbz_setup_defaults(struct hda_codec * codec)8151*4882a593Smuzhiyun static void sbz_setup_defaults(struct hda_codec *codec)
8152*4882a593Smuzhiyun {
8153*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8154*4882a593Smuzhiyun 	unsigned int tmp;
8155*4882a593Smuzhiyun 	int num_fx;
8156*4882a593Smuzhiyun 	int idx, i;
8157*4882a593Smuzhiyun 
8158*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
8159*4882a593Smuzhiyun 		return;
8160*4882a593Smuzhiyun 
8161*4882a593Smuzhiyun 	ca0132_alt_dsp_scp_startup(codec);
8162*4882a593Smuzhiyun 	ca0132_alt_init_analog_mics(codec);
8163*4882a593Smuzhiyun 	sbz_connect_streams(codec);
8164*4882a593Smuzhiyun 	sbz_chipio_startup_data(codec);
8165*4882a593Smuzhiyun 
8166*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 1);
8167*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 1);
8168*4882a593Smuzhiyun 
8169*4882a593Smuzhiyun 	/*
8170*4882a593Smuzhiyun 	 * Sets internal input loopback to off, used to have a switch to
8171*4882a593Smuzhiyun 	 * enable input loopback, but turned out to be way too buggy.
8172*4882a593Smuzhiyun 	 */
8173*4882a593Smuzhiyun 	tmp = FLOAT_ONE;
8174*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x08, tmp);
8175*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x10, tmp);
8176*4882a593Smuzhiyun 
8177*4882a593Smuzhiyun 	/*remove DSP headroom*/
8178*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8179*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x3C, tmp);
8180*4882a593Smuzhiyun 
8181*4882a593Smuzhiyun 	/* set WUH source */
8182*4882a593Smuzhiyun 	tmp = FLOAT_TWO;
8183*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x31, 0x00, tmp);
8184*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8185*4882a593Smuzhiyun 
8186*4882a593Smuzhiyun 	/* Set speaker source? */
8187*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x32, 0x00, tmp);
8188*4882a593Smuzhiyun 
8189*4882a593Smuzhiyun 	ca0132_alt_dsp_initial_mic_setup(codec);
8190*4882a593Smuzhiyun 
8191*4882a593Smuzhiyun 	/* out, in effects + voicefx */
8192*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT + 1;
8193*4882a593Smuzhiyun 	for (idx = 0; idx < num_fx; idx++) {
8194*4882a593Smuzhiyun 		for (i = 0; i <= ca0132_effects[idx].params; i++) {
8195*4882a593Smuzhiyun 			dspio_set_uint_param(codec,
8196*4882a593Smuzhiyun 					ca0132_effects[idx].mid,
8197*4882a593Smuzhiyun 					ca0132_effects[idx].reqs[i],
8198*4882a593Smuzhiyun 					ca0132_effects[idx].def_vals[i]);
8199*4882a593Smuzhiyun 		}
8200*4882a593Smuzhiyun 	}
8201*4882a593Smuzhiyun 
8202*4882a593Smuzhiyun 	ca0132_alt_init_speaker_tuning(codec);
8203*4882a593Smuzhiyun 
8204*4882a593Smuzhiyun 	ca0132_alt_create_dummy_stream(codec);
8205*4882a593Smuzhiyun }
8206*4882a593Smuzhiyun 
8207*4882a593Smuzhiyun /*
8208*4882a593Smuzhiyun  * Setup default parameters for the Sound BlasterX AE-5 DSP.
8209*4882a593Smuzhiyun  */
ae5_setup_defaults(struct hda_codec * codec)8210*4882a593Smuzhiyun static void ae5_setup_defaults(struct hda_codec *codec)
8211*4882a593Smuzhiyun {
8212*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8213*4882a593Smuzhiyun 	unsigned int tmp;
8214*4882a593Smuzhiyun 	int num_fx;
8215*4882a593Smuzhiyun 	int idx, i;
8216*4882a593Smuzhiyun 
8217*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
8218*4882a593Smuzhiyun 		return;
8219*4882a593Smuzhiyun 
8220*4882a593Smuzhiyun 	ca0132_alt_dsp_scp_startup(codec);
8221*4882a593Smuzhiyun 	ca0132_alt_init_analog_mics(codec);
8222*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 1);
8223*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 1);
8224*4882a593Smuzhiyun 
8225*4882a593Smuzhiyun 	/* New, unknown SCP req's */
8226*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8227*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x29, tmp);
8228*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x2a, tmp);
8229*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x0d, tmp);
8230*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x0e, tmp);
8231*4882a593Smuzhiyun 
8232*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2e, 0x3f);
8233*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8234*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x28, 0x00);
8235*4882a593Smuzhiyun 
8236*4882a593Smuzhiyun 	/* Internal loopback off */
8237*4882a593Smuzhiyun 	tmp = FLOAT_ONE;
8238*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x08, tmp);
8239*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x10, tmp);
8240*4882a593Smuzhiyun 
8241*4882a593Smuzhiyun 	/*remove DSP headroom*/
8242*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8243*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x3C, tmp);
8244*4882a593Smuzhiyun 
8245*4882a593Smuzhiyun 	/* set WUH source */
8246*4882a593Smuzhiyun 	tmp = FLOAT_TWO;
8247*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x31, 0x00, tmp);
8248*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8249*4882a593Smuzhiyun 
8250*4882a593Smuzhiyun 	/* Set speaker source? */
8251*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x32, 0x00, tmp);
8252*4882a593Smuzhiyun 
8253*4882a593Smuzhiyun 	ca0132_alt_dsp_initial_mic_setup(codec);
8254*4882a593Smuzhiyun 	ae5_post_dsp_register_set(codec);
8255*4882a593Smuzhiyun 	ae5_post_dsp_param_setup(codec);
8256*4882a593Smuzhiyun 	ae5_post_dsp_pll_setup(codec);
8257*4882a593Smuzhiyun 	ae5_post_dsp_stream_setup(codec);
8258*4882a593Smuzhiyun 	ae5_post_dsp_startup_data(codec);
8259*4882a593Smuzhiyun 
8260*4882a593Smuzhiyun 	/* out, in effects + voicefx */
8261*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT + 1;
8262*4882a593Smuzhiyun 	for (idx = 0; idx < num_fx; idx++) {
8263*4882a593Smuzhiyun 		for (i = 0; i <= ca0132_effects[idx].params; i++) {
8264*4882a593Smuzhiyun 			dspio_set_uint_param(codec,
8265*4882a593Smuzhiyun 					ca0132_effects[idx].mid,
8266*4882a593Smuzhiyun 					ca0132_effects[idx].reqs[i],
8267*4882a593Smuzhiyun 					ca0132_effects[idx].def_vals[i]);
8268*4882a593Smuzhiyun 		}
8269*4882a593Smuzhiyun 	}
8270*4882a593Smuzhiyun 
8271*4882a593Smuzhiyun 	ca0132_alt_init_speaker_tuning(codec);
8272*4882a593Smuzhiyun 
8273*4882a593Smuzhiyun 	ca0132_alt_create_dummy_stream(codec);
8274*4882a593Smuzhiyun }
8275*4882a593Smuzhiyun 
8276*4882a593Smuzhiyun /*
8277*4882a593Smuzhiyun  * Setup default parameters for the Sound Blaster AE-7 DSP.
8278*4882a593Smuzhiyun  */
ae7_setup_defaults(struct hda_codec * codec)8279*4882a593Smuzhiyun static void ae7_setup_defaults(struct hda_codec *codec)
8280*4882a593Smuzhiyun {
8281*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8282*4882a593Smuzhiyun 	unsigned int tmp;
8283*4882a593Smuzhiyun 	int num_fx;
8284*4882a593Smuzhiyun 	int idx, i;
8285*4882a593Smuzhiyun 
8286*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED)
8287*4882a593Smuzhiyun 		return;
8288*4882a593Smuzhiyun 
8289*4882a593Smuzhiyun 	ca0132_alt_dsp_scp_startup(codec);
8290*4882a593Smuzhiyun 	ca0132_alt_init_analog_mics(codec);
8291*4882a593Smuzhiyun 	ae7_post_dsp_setup_ports(codec);
8292*4882a593Smuzhiyun 
8293*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8294*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96,
8295*4882a593Smuzhiyun 			SPEAKER_TUNING_FRONT_LEFT_INVERT, tmp);
8296*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96,
8297*4882a593Smuzhiyun 			SPEAKER_TUNING_FRONT_RIGHT_INVERT, tmp);
8298*4882a593Smuzhiyun 
8299*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2e, 0x3f);
8300*4882a593Smuzhiyun 
8301*4882a593Smuzhiyun 	/* New, unknown SCP req's */
8302*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x0d, tmp);
8303*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x80, 0x0e, tmp);
8304*4882a593Smuzhiyun 
8305*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8306*4882a593Smuzhiyun 
8307*4882a593Smuzhiyun 	/* Internal loopback off */
8308*4882a593Smuzhiyun 	tmp = FLOAT_ONE;
8309*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x08, tmp);
8310*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x37, 0x10, tmp);
8311*4882a593Smuzhiyun 
8312*4882a593Smuzhiyun 	/*remove DSP headroom*/
8313*4882a593Smuzhiyun 	tmp = FLOAT_ZERO;
8314*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x96, 0x3C, tmp);
8315*4882a593Smuzhiyun 
8316*4882a593Smuzhiyun 	/* set WUH source */
8317*4882a593Smuzhiyun 	tmp = FLOAT_TWO;
8318*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x31, 0x00, tmp);
8319*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8320*4882a593Smuzhiyun 
8321*4882a593Smuzhiyun 	/* Set speaker source? */
8322*4882a593Smuzhiyun 	dspio_set_uint_param(codec, 0x32, 0x00, tmp);
8323*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x28, 0x00);
8324*4882a593Smuzhiyun 
8325*4882a593Smuzhiyun 	/*
8326*4882a593Smuzhiyun 	 * This is the second time we've called this, but this is seemingly
8327*4882a593Smuzhiyun 	 * what Windows does.
8328*4882a593Smuzhiyun 	 */
8329*4882a593Smuzhiyun 	ca0132_alt_init_analog_mics(codec);
8330*4882a593Smuzhiyun 
8331*4882a593Smuzhiyun 	ae7_post_dsp_asi_setup(codec);
8332*4882a593Smuzhiyun 
8333*4882a593Smuzhiyun 	/*
8334*4882a593Smuzhiyun 	 * Not sure why, but these are both set to 1. They're only set to 0
8335*4882a593Smuzhiyun 	 * upon shutdown.
8336*4882a593Smuzhiyun 	 */
8337*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, true);
8338*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, true);
8339*4882a593Smuzhiyun 
8340*4882a593Smuzhiyun 	/* Volume control related. */
8341*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x0f, 0x04);
8342*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x10, 0x04);
8343*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x80);
8344*4882a593Smuzhiyun 
8345*4882a593Smuzhiyun 	/* out, in effects + voicefx */
8346*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT + 1;
8347*4882a593Smuzhiyun 	for (idx = 0; idx < num_fx; idx++) {
8348*4882a593Smuzhiyun 		for (i = 0; i <= ca0132_effects[idx].params; i++) {
8349*4882a593Smuzhiyun 			dspio_set_uint_param(codec,
8350*4882a593Smuzhiyun 					ca0132_effects[idx].mid,
8351*4882a593Smuzhiyun 					ca0132_effects[idx].reqs[i],
8352*4882a593Smuzhiyun 					ca0132_effects[idx].def_vals[i]);
8353*4882a593Smuzhiyun 		}
8354*4882a593Smuzhiyun 	}
8355*4882a593Smuzhiyun 
8356*4882a593Smuzhiyun 	ca0132_alt_init_speaker_tuning(codec);
8357*4882a593Smuzhiyun 
8358*4882a593Smuzhiyun 	ca0132_alt_create_dummy_stream(codec);
8359*4882a593Smuzhiyun }
8360*4882a593Smuzhiyun 
8361*4882a593Smuzhiyun /*
8362*4882a593Smuzhiyun  * Initialization of flags in chip
8363*4882a593Smuzhiyun  */
ca0132_init_flags(struct hda_codec * codec)8364*4882a593Smuzhiyun static void ca0132_init_flags(struct hda_codec *codec)
8365*4882a593Smuzhiyun {
8366*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8367*4882a593Smuzhiyun 
8368*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
8369*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_DSP_96KHZ, 1);
8370*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_DAC_96KHZ, 1);
8371*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_ADC_B_96KHZ, 1);
8372*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_ADC_C_96KHZ, 1);
8373*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_SRC_RATE_96KHZ, 1);
8374*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_IDLE_ENABLE, 0);
8375*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_SPDIF2OUT, 0);
8376*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8377*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_D_10KOHM_LOAD, 0);
8378*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8379*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_A_10KOHM_LOAD, 1);
8380*4882a593Smuzhiyun 	} else {
8381*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_IDLE_ENABLE, 0);
8382*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8383*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_A_COMMON_MODE, 0);
8384*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8385*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_D_COMMON_MODE, 0);
8386*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8387*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_A_10KOHM_LOAD, 0);
8388*4882a593Smuzhiyun 		chipio_set_control_flag(codec,
8389*4882a593Smuzhiyun 				CONTROL_FLAG_PORT_D_10KOHM_LOAD, 0);
8390*4882a593Smuzhiyun 		chipio_set_control_flag(codec, CONTROL_FLAG_ADC_C_HIGH_PASS, 1);
8391*4882a593Smuzhiyun 	}
8392*4882a593Smuzhiyun }
8393*4882a593Smuzhiyun 
8394*4882a593Smuzhiyun /*
8395*4882a593Smuzhiyun  * Initialization of parameters in chip
8396*4882a593Smuzhiyun  */
ca0132_init_params(struct hda_codec * codec)8397*4882a593Smuzhiyun static void ca0132_init_params(struct hda_codec *codec)
8398*4882a593Smuzhiyun {
8399*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8400*4882a593Smuzhiyun 
8401*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
8402*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8403*4882a593Smuzhiyun 		chipio_set_conn_rate(codec, 0x0B, SR_48_000);
8404*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_SPDIF1_SOURCE, 0);
8405*4882a593Smuzhiyun 		chipio_set_control_param(codec, 0, 0);
8406*4882a593Smuzhiyun 		chipio_set_control_param(codec, CONTROL_PARAM_VIP_SOURCE, 0);
8407*4882a593Smuzhiyun 	}
8408*4882a593Smuzhiyun 
8409*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_PORTA_160OHM_GAIN, 6);
8410*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_PORTD_160OHM_GAIN, 6);
8411*4882a593Smuzhiyun }
8412*4882a593Smuzhiyun 
ca0132_set_dsp_msr(struct hda_codec * codec,bool is96k)8413*4882a593Smuzhiyun static void ca0132_set_dsp_msr(struct hda_codec *codec, bool is96k)
8414*4882a593Smuzhiyun {
8415*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_DSP_96KHZ, is96k);
8416*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_DAC_96KHZ, is96k);
8417*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_SRC_RATE_96KHZ, is96k);
8418*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_SRC_CLOCK_196MHZ, is96k);
8419*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_ADC_B_96KHZ, is96k);
8420*4882a593Smuzhiyun 	chipio_set_control_flag(codec, CONTROL_FLAG_ADC_C_96KHZ, is96k);
8421*4882a593Smuzhiyun 
8422*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICIN1, SR_96_000);
8423*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_MICOUT1, SR_96_000);
8424*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, MEM_CONNID_WUH, SR_48_000);
8425*4882a593Smuzhiyun }
8426*4882a593Smuzhiyun 
ca0132_download_dsp_images(struct hda_codec * codec)8427*4882a593Smuzhiyun static bool ca0132_download_dsp_images(struct hda_codec *codec)
8428*4882a593Smuzhiyun {
8429*4882a593Smuzhiyun 	bool dsp_loaded = false;
8430*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8431*4882a593Smuzhiyun 	const struct dsp_image_seg *dsp_os_image;
8432*4882a593Smuzhiyun 	const struct firmware *fw_entry = NULL;
8433*4882a593Smuzhiyun 	/*
8434*4882a593Smuzhiyun 	 * Alternate firmwares for different variants. The Recon3Di apparently
8435*4882a593Smuzhiyun 	 * can use the default firmware, but I'll leave the option in case
8436*4882a593Smuzhiyun 	 * it needs it again.
8437*4882a593Smuzhiyun 	 */
8438*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
8439*4882a593Smuzhiyun 	case QUIRK_SBZ:
8440*4882a593Smuzhiyun 	case QUIRK_R3D:
8441*4882a593Smuzhiyun 	case QUIRK_AE5:
8442*4882a593Smuzhiyun 		if (request_firmware(&fw_entry, DESKTOP_EFX_FILE,
8443*4882a593Smuzhiyun 					codec->card->dev) != 0)
8444*4882a593Smuzhiyun 			codec_dbg(codec, "Desktop firmware not found.");
8445*4882a593Smuzhiyun 		else
8446*4882a593Smuzhiyun 			codec_dbg(codec, "Desktop firmware selected.");
8447*4882a593Smuzhiyun 		break;
8448*4882a593Smuzhiyun 	case QUIRK_R3DI:
8449*4882a593Smuzhiyun 		if (request_firmware(&fw_entry, R3DI_EFX_FILE,
8450*4882a593Smuzhiyun 					codec->card->dev) != 0)
8451*4882a593Smuzhiyun 			codec_dbg(codec, "Recon3Di alt firmware not detected.");
8452*4882a593Smuzhiyun 		else
8453*4882a593Smuzhiyun 			codec_dbg(codec, "Recon3Di firmware selected.");
8454*4882a593Smuzhiyun 		break;
8455*4882a593Smuzhiyun 	default:
8456*4882a593Smuzhiyun 		break;
8457*4882a593Smuzhiyun 	}
8458*4882a593Smuzhiyun 	/*
8459*4882a593Smuzhiyun 	 * Use default ctefx.bin if no alt firmware is detected, or if none
8460*4882a593Smuzhiyun 	 * exists for your particular codec.
8461*4882a593Smuzhiyun 	 */
8462*4882a593Smuzhiyun 	if (!fw_entry) {
8463*4882a593Smuzhiyun 		codec_dbg(codec, "Default firmware selected.");
8464*4882a593Smuzhiyun 		if (request_firmware(&fw_entry, EFX_FILE,
8465*4882a593Smuzhiyun 					codec->card->dev) != 0)
8466*4882a593Smuzhiyun 			return false;
8467*4882a593Smuzhiyun 	}
8468*4882a593Smuzhiyun 
8469*4882a593Smuzhiyun 	dsp_os_image = (struct dsp_image_seg *)(fw_entry->data);
8470*4882a593Smuzhiyun 	if (dspload_image(codec, dsp_os_image, 0, 0, true, 0)) {
8471*4882a593Smuzhiyun 		codec_err(codec, "ca0132 DSP load image failed\n");
8472*4882a593Smuzhiyun 		goto exit_download;
8473*4882a593Smuzhiyun 	}
8474*4882a593Smuzhiyun 
8475*4882a593Smuzhiyun 	dsp_loaded = dspload_wait_loaded(codec);
8476*4882a593Smuzhiyun 
8477*4882a593Smuzhiyun exit_download:
8478*4882a593Smuzhiyun 	release_firmware(fw_entry);
8479*4882a593Smuzhiyun 
8480*4882a593Smuzhiyun 	return dsp_loaded;
8481*4882a593Smuzhiyun }
8482*4882a593Smuzhiyun 
ca0132_download_dsp(struct hda_codec * codec)8483*4882a593Smuzhiyun static void ca0132_download_dsp(struct hda_codec *codec)
8484*4882a593Smuzhiyun {
8485*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8486*4882a593Smuzhiyun 
8487*4882a593Smuzhiyun #ifndef CONFIG_SND_HDA_CODEC_CA0132_DSP
8488*4882a593Smuzhiyun 	return; /* NOP */
8489*4882a593Smuzhiyun #endif
8490*4882a593Smuzhiyun 
8491*4882a593Smuzhiyun 	if (spec->dsp_state == DSP_DOWNLOAD_FAILED)
8492*4882a593Smuzhiyun 		return; /* don't retry failures */
8493*4882a593Smuzhiyun 
8494*4882a593Smuzhiyun 	chipio_enable_clocks(codec);
8495*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOADED) {
8496*4882a593Smuzhiyun 		spec->dsp_state = DSP_DOWNLOADING;
8497*4882a593Smuzhiyun 
8498*4882a593Smuzhiyun 		if (!ca0132_download_dsp_images(codec))
8499*4882a593Smuzhiyun 			spec->dsp_state = DSP_DOWNLOAD_FAILED;
8500*4882a593Smuzhiyun 		else
8501*4882a593Smuzhiyun 			spec->dsp_state = DSP_DOWNLOADED;
8502*4882a593Smuzhiyun 	}
8503*4882a593Smuzhiyun 
8504*4882a593Smuzhiyun 	/* For codecs using alt functions, this is already done earlier */
8505*4882a593Smuzhiyun 	if (spec->dsp_state == DSP_DOWNLOADED && !ca0132_use_alt_functions(spec))
8506*4882a593Smuzhiyun 		ca0132_set_dsp_msr(codec, true);
8507*4882a593Smuzhiyun }
8508*4882a593Smuzhiyun 
ca0132_process_dsp_response(struct hda_codec * codec,struct hda_jack_callback * callback)8509*4882a593Smuzhiyun static void ca0132_process_dsp_response(struct hda_codec *codec,
8510*4882a593Smuzhiyun 					struct hda_jack_callback *callback)
8511*4882a593Smuzhiyun {
8512*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8513*4882a593Smuzhiyun 
8514*4882a593Smuzhiyun 	codec_dbg(codec, "ca0132_process_dsp_response\n");
8515*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
8516*4882a593Smuzhiyun 	if (spec->wait_scp) {
8517*4882a593Smuzhiyun 		if (dspio_get_response_data(codec) >= 0)
8518*4882a593Smuzhiyun 			spec->wait_scp = 0;
8519*4882a593Smuzhiyun 	}
8520*4882a593Smuzhiyun 
8521*4882a593Smuzhiyun 	dspio_clear_response_queue(codec);
8522*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
8523*4882a593Smuzhiyun }
8524*4882a593Smuzhiyun 
hp_callback(struct hda_codec * codec,struct hda_jack_callback * cb)8525*4882a593Smuzhiyun static void hp_callback(struct hda_codec *codec, struct hda_jack_callback *cb)
8526*4882a593Smuzhiyun {
8527*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8528*4882a593Smuzhiyun 	struct hda_jack_tbl *tbl;
8529*4882a593Smuzhiyun 
8530*4882a593Smuzhiyun 	/* Delay enabling the HP amp, to let the mic-detection
8531*4882a593Smuzhiyun 	 * state machine run.
8532*4882a593Smuzhiyun 	 */
8533*4882a593Smuzhiyun 	tbl = snd_hda_jack_tbl_get(codec, cb->nid);
8534*4882a593Smuzhiyun 	if (tbl)
8535*4882a593Smuzhiyun 		tbl->block_report = 1;
8536*4882a593Smuzhiyun 	schedule_delayed_work(&spec->unsol_hp_work, msecs_to_jiffies(500));
8537*4882a593Smuzhiyun }
8538*4882a593Smuzhiyun 
amic_callback(struct hda_codec * codec,struct hda_jack_callback * cb)8539*4882a593Smuzhiyun static void amic_callback(struct hda_codec *codec, struct hda_jack_callback *cb)
8540*4882a593Smuzhiyun {
8541*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8542*4882a593Smuzhiyun 
8543*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
8544*4882a593Smuzhiyun 		ca0132_alt_select_in(codec);
8545*4882a593Smuzhiyun 	else
8546*4882a593Smuzhiyun 		ca0132_select_mic(codec);
8547*4882a593Smuzhiyun }
8548*4882a593Smuzhiyun 
ca0132_init_unsol(struct hda_codec * codec)8549*4882a593Smuzhiyun static void ca0132_init_unsol(struct hda_codec *codec)
8550*4882a593Smuzhiyun {
8551*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8552*4882a593Smuzhiyun 	snd_hda_jack_detect_enable_callback(codec, spec->unsol_tag_hp, hp_callback);
8553*4882a593Smuzhiyun 	snd_hda_jack_detect_enable_callback(codec, spec->unsol_tag_amic1,
8554*4882a593Smuzhiyun 					    amic_callback);
8555*4882a593Smuzhiyun 	snd_hda_jack_detect_enable_callback(codec, UNSOL_TAG_DSP,
8556*4882a593Smuzhiyun 					    ca0132_process_dsp_response);
8557*4882a593Smuzhiyun 	/* Front headphone jack detection */
8558*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
8559*4882a593Smuzhiyun 		snd_hda_jack_detect_enable_callback(codec,
8560*4882a593Smuzhiyun 			spec->unsol_tag_front_hp, hp_callback);
8561*4882a593Smuzhiyun }
8562*4882a593Smuzhiyun 
8563*4882a593Smuzhiyun /*
8564*4882a593Smuzhiyun  * Verbs tables.
8565*4882a593Smuzhiyun  */
8566*4882a593Smuzhiyun 
8567*4882a593Smuzhiyun /* Sends before DSP download. */
8568*4882a593Smuzhiyun static const struct hda_verb ca0132_base_init_verbs[] = {
8569*4882a593Smuzhiyun 	/*enable ct extension*/
8570*4882a593Smuzhiyun 	{0x15, VENDOR_CHIPIO_CT_EXTENSIONS_ENABLE, 0x1},
8571*4882a593Smuzhiyun 	{}
8572*4882a593Smuzhiyun };
8573*4882a593Smuzhiyun 
8574*4882a593Smuzhiyun /* Send at exit. */
8575*4882a593Smuzhiyun static const struct hda_verb ca0132_base_exit_verbs[] = {
8576*4882a593Smuzhiyun 	/*set afg to D3*/
8577*4882a593Smuzhiyun 	{0x01, AC_VERB_SET_POWER_STATE, 0x03},
8578*4882a593Smuzhiyun 	/*disable ct extension*/
8579*4882a593Smuzhiyun 	{0x15, VENDOR_CHIPIO_CT_EXTENSIONS_ENABLE, 0},
8580*4882a593Smuzhiyun 	{}
8581*4882a593Smuzhiyun };
8582*4882a593Smuzhiyun 
8583*4882a593Smuzhiyun /* Other verbs tables. Sends after DSP download. */
8584*4882a593Smuzhiyun 
8585*4882a593Smuzhiyun static const struct hda_verb ca0132_init_verbs0[] = {
8586*4882a593Smuzhiyun 	/* chip init verbs */
8587*4882a593Smuzhiyun 	{0x15, 0x70D, 0xF0},
8588*4882a593Smuzhiyun 	{0x15, 0x70E, 0xFE},
8589*4882a593Smuzhiyun 	{0x15, 0x707, 0x75},
8590*4882a593Smuzhiyun 	{0x15, 0x707, 0xD3},
8591*4882a593Smuzhiyun 	{0x15, 0x707, 0x09},
8592*4882a593Smuzhiyun 	{0x15, 0x707, 0x53},
8593*4882a593Smuzhiyun 	{0x15, 0x707, 0xD4},
8594*4882a593Smuzhiyun 	{0x15, 0x707, 0xEF},
8595*4882a593Smuzhiyun 	{0x15, 0x707, 0x75},
8596*4882a593Smuzhiyun 	{0x15, 0x707, 0xD3},
8597*4882a593Smuzhiyun 	{0x15, 0x707, 0x09},
8598*4882a593Smuzhiyun 	{0x15, 0x707, 0x02},
8599*4882a593Smuzhiyun 	{0x15, 0x707, 0x37},
8600*4882a593Smuzhiyun 	{0x15, 0x707, 0x78},
8601*4882a593Smuzhiyun 	{0x15, 0x53C, 0xCE},
8602*4882a593Smuzhiyun 	{0x15, 0x575, 0xC9},
8603*4882a593Smuzhiyun 	{0x15, 0x53D, 0xCE},
8604*4882a593Smuzhiyun 	{0x15, 0x5B7, 0xC9},
8605*4882a593Smuzhiyun 	{0x15, 0x70D, 0xE8},
8606*4882a593Smuzhiyun 	{0x15, 0x70E, 0xFE},
8607*4882a593Smuzhiyun 	{0x15, 0x707, 0x02},
8608*4882a593Smuzhiyun 	{0x15, 0x707, 0x68},
8609*4882a593Smuzhiyun 	{0x15, 0x707, 0x62},
8610*4882a593Smuzhiyun 	{0x15, 0x53A, 0xCE},
8611*4882a593Smuzhiyun 	{0x15, 0x546, 0xC9},
8612*4882a593Smuzhiyun 	{0x15, 0x53B, 0xCE},
8613*4882a593Smuzhiyun 	{0x15, 0x5E8, 0xC9},
8614*4882a593Smuzhiyun 	{}
8615*4882a593Smuzhiyun };
8616*4882a593Smuzhiyun 
8617*4882a593Smuzhiyun /* Extra init verbs for desktop cards. */
8618*4882a593Smuzhiyun static const struct hda_verb ca0132_init_verbs1[] = {
8619*4882a593Smuzhiyun 	{0x15, 0x70D, 0x20},
8620*4882a593Smuzhiyun 	{0x15, 0x70E, 0x19},
8621*4882a593Smuzhiyun 	{0x15, 0x707, 0x00},
8622*4882a593Smuzhiyun 	{0x15, 0x539, 0xCE},
8623*4882a593Smuzhiyun 	{0x15, 0x546, 0xC9},
8624*4882a593Smuzhiyun 	{0x15, 0x70D, 0xB7},
8625*4882a593Smuzhiyun 	{0x15, 0x70E, 0x09},
8626*4882a593Smuzhiyun 	{0x15, 0x707, 0x10},
8627*4882a593Smuzhiyun 	{0x15, 0x70D, 0xAF},
8628*4882a593Smuzhiyun 	{0x15, 0x70E, 0x09},
8629*4882a593Smuzhiyun 	{0x15, 0x707, 0x01},
8630*4882a593Smuzhiyun 	{0x15, 0x707, 0x05},
8631*4882a593Smuzhiyun 	{0x15, 0x70D, 0x73},
8632*4882a593Smuzhiyun 	{0x15, 0x70E, 0x09},
8633*4882a593Smuzhiyun 	{0x15, 0x707, 0x14},
8634*4882a593Smuzhiyun 	{0x15, 0x6FF, 0xC4},
8635*4882a593Smuzhiyun 	{}
8636*4882a593Smuzhiyun };
8637*4882a593Smuzhiyun 
ca0132_init_chip(struct hda_codec * codec)8638*4882a593Smuzhiyun static void ca0132_init_chip(struct hda_codec *codec)
8639*4882a593Smuzhiyun {
8640*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8641*4882a593Smuzhiyun 	int num_fx;
8642*4882a593Smuzhiyun 	int i;
8643*4882a593Smuzhiyun 	unsigned int on;
8644*4882a593Smuzhiyun 
8645*4882a593Smuzhiyun 	mutex_init(&spec->chipio_mutex);
8646*4882a593Smuzhiyun 
8647*4882a593Smuzhiyun 	spec->cur_out_type = SPEAKER_OUT;
8648*4882a593Smuzhiyun 	if (!ca0132_use_alt_functions(spec))
8649*4882a593Smuzhiyun 		spec->cur_mic_type = DIGITAL_MIC;
8650*4882a593Smuzhiyun 	else
8651*4882a593Smuzhiyun 		spec->cur_mic_type = REAR_MIC;
8652*4882a593Smuzhiyun 
8653*4882a593Smuzhiyun 	spec->cur_mic_boost = 0;
8654*4882a593Smuzhiyun 
8655*4882a593Smuzhiyun 	for (i = 0; i < VNODES_COUNT; i++) {
8656*4882a593Smuzhiyun 		spec->vnode_lvol[i] = 0x5a;
8657*4882a593Smuzhiyun 		spec->vnode_rvol[i] = 0x5a;
8658*4882a593Smuzhiyun 		spec->vnode_lswitch[i] = 0;
8659*4882a593Smuzhiyun 		spec->vnode_rswitch[i] = 0;
8660*4882a593Smuzhiyun 	}
8661*4882a593Smuzhiyun 
8662*4882a593Smuzhiyun 	/*
8663*4882a593Smuzhiyun 	 * Default states for effects are in ca0132_effects[].
8664*4882a593Smuzhiyun 	 */
8665*4882a593Smuzhiyun 	num_fx = OUT_EFFECTS_COUNT + IN_EFFECTS_COUNT;
8666*4882a593Smuzhiyun 	for (i = 0; i < num_fx; i++) {
8667*4882a593Smuzhiyun 		on = (unsigned int)ca0132_effects[i].reqs[0];
8668*4882a593Smuzhiyun 		spec->effects_switch[i] = on ? 1 : 0;
8669*4882a593Smuzhiyun 	}
8670*4882a593Smuzhiyun 	/*
8671*4882a593Smuzhiyun 	 * Sets defaults for the effect slider controls, only for alternative
8672*4882a593Smuzhiyun 	 * ca0132 codecs. Also sets x-bass crossover frequency to 80hz.
8673*4882a593Smuzhiyun 	 */
8674*4882a593Smuzhiyun 	if (ca0132_use_alt_controls(spec)) {
8675*4882a593Smuzhiyun 		/* Set speakers to default to full range. */
8676*4882a593Smuzhiyun 		spec->speaker_range_val[0] = 1;
8677*4882a593Smuzhiyun 		spec->speaker_range_val[1] = 1;
8678*4882a593Smuzhiyun 
8679*4882a593Smuzhiyun 		spec->xbass_xover_freq = 8;
8680*4882a593Smuzhiyun 		for (i = 0; i < EFFECT_LEVEL_SLIDERS; i++)
8681*4882a593Smuzhiyun 			spec->fx_ctl_val[i] = effect_slider_defaults[i];
8682*4882a593Smuzhiyun 
8683*4882a593Smuzhiyun 		spec->bass_redirect_xover_freq = 8;
8684*4882a593Smuzhiyun 	}
8685*4882a593Smuzhiyun 
8686*4882a593Smuzhiyun 	spec->voicefx_val = 0;
8687*4882a593Smuzhiyun 	spec->effects_switch[PLAY_ENHANCEMENT - EFFECT_START_NID] = 1;
8688*4882a593Smuzhiyun 	spec->effects_switch[CRYSTAL_VOICE - EFFECT_START_NID] = 0;
8689*4882a593Smuzhiyun 
8690*4882a593Smuzhiyun 	/*
8691*4882a593Smuzhiyun 	 * The ZxR doesn't have a front panel header, and it's line-in is on
8692*4882a593Smuzhiyun 	 * the daughter board. So, there is no input enum control, and we need
8693*4882a593Smuzhiyun 	 * to make sure that spec->in_enum_val is set properly.
8694*4882a593Smuzhiyun 	 */
8695*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_ZXR)
8696*4882a593Smuzhiyun 		spec->in_enum_val = REAR_MIC;
8697*4882a593Smuzhiyun 
8698*4882a593Smuzhiyun #ifdef ENABLE_TUNING_CONTROLS
8699*4882a593Smuzhiyun 	ca0132_init_tuning_defaults(codec);
8700*4882a593Smuzhiyun #endif
8701*4882a593Smuzhiyun }
8702*4882a593Smuzhiyun 
8703*4882a593Smuzhiyun /*
8704*4882a593Smuzhiyun  * Recon3Di exit specific commands.
8705*4882a593Smuzhiyun  */
8706*4882a593Smuzhiyun /* prevents popping noise on shutdown */
r3di_gpio_shutdown(struct hda_codec * codec)8707*4882a593Smuzhiyun static void r3di_gpio_shutdown(struct hda_codec *codec)
8708*4882a593Smuzhiyun {
8709*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, AC_VERB_SET_GPIO_DATA, 0x00);
8710*4882a593Smuzhiyun }
8711*4882a593Smuzhiyun 
8712*4882a593Smuzhiyun /*
8713*4882a593Smuzhiyun  * Sound Blaster Z exit specific commands.
8714*4882a593Smuzhiyun  */
sbz_region2_exit(struct hda_codec * codec)8715*4882a593Smuzhiyun static void sbz_region2_exit(struct hda_codec *codec)
8716*4882a593Smuzhiyun {
8717*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8718*4882a593Smuzhiyun 	unsigned int i;
8719*4882a593Smuzhiyun 
8720*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
8721*4882a593Smuzhiyun 		writeb(0x0, spec->mem_base + 0x100);
8722*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
8723*4882a593Smuzhiyun 		writeb(0xb3, spec->mem_base + 0x304);
8724*4882a593Smuzhiyun 
8725*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8726*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, false);
8727*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 4, true);
8728*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 5, false);
8729*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 7, false);
8730*4882a593Smuzhiyun }
8731*4882a593Smuzhiyun 
sbz_set_pin_ctl_default(struct hda_codec * codec)8732*4882a593Smuzhiyun static void sbz_set_pin_ctl_default(struct hda_codec *codec)
8733*4882a593Smuzhiyun {
8734*4882a593Smuzhiyun 	static const hda_nid_t pins[] = {0x0B, 0x0C, 0x0E, 0x12, 0x13};
8735*4882a593Smuzhiyun 	unsigned int i;
8736*4882a593Smuzhiyun 
8737*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x11, 0,
8738*4882a593Smuzhiyun 			AC_VERB_SET_PIN_WIDGET_CONTROL, 0x40);
8739*4882a593Smuzhiyun 
8740*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pins); i++)
8741*4882a593Smuzhiyun 		snd_hda_codec_write(codec, pins[i], 0,
8742*4882a593Smuzhiyun 				AC_VERB_SET_PIN_WIDGET_CONTROL, 0x00);
8743*4882a593Smuzhiyun }
8744*4882a593Smuzhiyun 
ca0132_clear_unsolicited(struct hda_codec * codec)8745*4882a593Smuzhiyun static void ca0132_clear_unsolicited(struct hda_codec *codec)
8746*4882a593Smuzhiyun {
8747*4882a593Smuzhiyun 	static const hda_nid_t pins[] = {0x0B, 0x0E, 0x0F, 0x10, 0x11, 0x12, 0x13};
8748*4882a593Smuzhiyun 	unsigned int i;
8749*4882a593Smuzhiyun 
8750*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pins); i++) {
8751*4882a593Smuzhiyun 		snd_hda_codec_write(codec, pins[i], 0,
8752*4882a593Smuzhiyun 				AC_VERB_SET_UNSOLICITED_ENABLE, 0x00);
8753*4882a593Smuzhiyun 	}
8754*4882a593Smuzhiyun }
8755*4882a593Smuzhiyun 
8756*4882a593Smuzhiyun /* On shutdown, sends commands in sets of three */
sbz_gpio_shutdown_commands(struct hda_codec * codec,int dir,int mask,int data)8757*4882a593Smuzhiyun static void sbz_gpio_shutdown_commands(struct hda_codec *codec, int dir,
8758*4882a593Smuzhiyun 							int mask, int data)
8759*4882a593Smuzhiyun {
8760*4882a593Smuzhiyun 	if (dir >= 0)
8761*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
8762*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DIRECTION, dir);
8763*4882a593Smuzhiyun 	if (mask >= 0)
8764*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
8765*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_MASK, mask);
8766*4882a593Smuzhiyun 
8767*4882a593Smuzhiyun 	if (data >= 0)
8768*4882a593Smuzhiyun 		snd_hda_codec_write(codec, 0x01, 0,
8769*4882a593Smuzhiyun 				AC_VERB_SET_GPIO_DATA, data);
8770*4882a593Smuzhiyun }
8771*4882a593Smuzhiyun 
zxr_dbpro_power_state_shutdown(struct hda_codec * codec)8772*4882a593Smuzhiyun static void zxr_dbpro_power_state_shutdown(struct hda_codec *codec)
8773*4882a593Smuzhiyun {
8774*4882a593Smuzhiyun 	static const hda_nid_t pins[] = {0x05, 0x0c, 0x09, 0x0e, 0x08, 0x11, 0x01};
8775*4882a593Smuzhiyun 	unsigned int i;
8776*4882a593Smuzhiyun 
8777*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pins); i++)
8778*4882a593Smuzhiyun 		snd_hda_codec_write(codec, pins[i], 0,
8779*4882a593Smuzhiyun 				AC_VERB_SET_POWER_STATE, 0x03);
8780*4882a593Smuzhiyun }
8781*4882a593Smuzhiyun 
sbz_exit_chip(struct hda_codec * codec)8782*4882a593Smuzhiyun static void sbz_exit_chip(struct hda_codec *codec)
8783*4882a593Smuzhiyun {
8784*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
8785*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
8786*4882a593Smuzhiyun 
8787*4882a593Smuzhiyun 	/* Mess with GPIO */
8788*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, -1);
8789*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, 0x05);
8790*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, 0x01);
8791*4882a593Smuzhiyun 
8792*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x14, 0);
8793*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 0);
8794*4882a593Smuzhiyun 
8795*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, 0x41, SR_192_000);
8796*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, 0x91, SR_192_000);
8797*4882a593Smuzhiyun 
8798*4882a593Smuzhiyun 	chipio_write(codec, 0x18a020, 0x00000083);
8799*4882a593Smuzhiyun 
8800*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, 0x03);
8801*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, 0x07);
8802*4882a593Smuzhiyun 	sbz_gpio_shutdown_commands(codec, 0x07, 0x07, 0x06);
8803*4882a593Smuzhiyun 
8804*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 0);
8805*4882a593Smuzhiyun 
8806*4882a593Smuzhiyun 	chipio_set_control_param(codec, 0x0D, 0x24);
8807*4882a593Smuzhiyun 
8808*4882a593Smuzhiyun 	ca0132_clear_unsolicited(codec);
8809*4882a593Smuzhiyun 	sbz_set_pin_ctl_default(codec);
8810*4882a593Smuzhiyun 
8811*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x0B, 0,
8812*4882a593Smuzhiyun 		AC_VERB_SET_EAPD_BTLENABLE, 0x00);
8813*4882a593Smuzhiyun 
8814*4882a593Smuzhiyun 	sbz_region2_exit(codec);
8815*4882a593Smuzhiyun }
8816*4882a593Smuzhiyun 
r3d_exit_chip(struct hda_codec * codec)8817*4882a593Smuzhiyun static void r3d_exit_chip(struct hda_codec *codec)
8818*4882a593Smuzhiyun {
8819*4882a593Smuzhiyun 	ca0132_clear_unsolicited(codec);
8820*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
8821*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x5b);
8822*4882a593Smuzhiyun }
8823*4882a593Smuzhiyun 
ae5_exit_chip(struct hda_codec * codec)8824*4882a593Smuzhiyun static void ae5_exit_chip(struct hda_codec *codec)
8825*4882a593Smuzhiyun {
8826*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
8827*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
8828*4882a593Smuzhiyun 
8829*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x32, 0x3f);
8830*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x07, 0x83);
8831*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x48, 0x07, 0x83);
8832*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x30, 0x00);
8833*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2b, 0x00);
8834*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2d, 0x00);
8835*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8836*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, false);
8837*4882a593Smuzhiyun 
8838*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
8839*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x53);
8840*4882a593Smuzhiyun 
8841*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_ASI, 0);
8842*4882a593Smuzhiyun 
8843*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x18, 0);
8844*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0c, 0);
8845*4882a593Smuzhiyun 
8846*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x724, 0x83);
8847*4882a593Smuzhiyun }
8848*4882a593Smuzhiyun 
ae7_exit_chip(struct hda_codec * codec)8849*4882a593Smuzhiyun static void ae7_exit_chip(struct hda_codec *codec)
8850*4882a593Smuzhiyun {
8851*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x18, 0);
8852*4882a593Smuzhiyun 	chipio_set_stream_source_dest(codec, 0x21, 0xc8, 0xc8);
8853*4882a593Smuzhiyun 	chipio_set_stream_channels(codec, 0x21, 0);
8854*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_NODE_ID, 0x09);
8855*4882a593Smuzhiyun 	chipio_set_control_param(codec, 0x20, 0x01);
8856*4882a593Smuzhiyun 
8857*4882a593Smuzhiyun 	chipio_set_control_param(codec, CONTROL_PARAM_ASI, 0);
8858*4882a593Smuzhiyun 
8859*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x18, 0);
8860*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0c, 0);
8861*4882a593Smuzhiyun 
8862*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2b, 0x00);
8863*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x15, 0, 0x724, 0x83);
8864*4882a593Smuzhiyun 	ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x83);
8865*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x30, 0x00);
8866*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x2e, 0x00);
8867*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8868*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 1, false);
8869*4882a593Smuzhiyun 	ca0113_mmio_command_set(codec, 0x30, 0x32, 0x3f);
8870*4882a593Smuzhiyun 
8871*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
8872*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x53);
8873*4882a593Smuzhiyun }
8874*4882a593Smuzhiyun 
zxr_exit_chip(struct hda_codec * codec)8875*4882a593Smuzhiyun static void zxr_exit_chip(struct hda_codec *codec)
8876*4882a593Smuzhiyun {
8877*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x03, 0);
8878*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x04, 0);
8879*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x14, 0);
8880*4882a593Smuzhiyun 	chipio_set_stream_control(codec, 0x0C, 0);
8881*4882a593Smuzhiyun 
8882*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, 0x41, SR_192_000);
8883*4882a593Smuzhiyun 	chipio_set_conn_rate(codec, 0x91, SR_192_000);
8884*4882a593Smuzhiyun 
8885*4882a593Smuzhiyun 	chipio_write(codec, 0x18a020, 0x00000083);
8886*4882a593Smuzhiyun 
8887*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x793, 0x00);
8888*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x794, 0x53);
8889*4882a593Smuzhiyun 
8890*4882a593Smuzhiyun 	ca0132_clear_unsolicited(codec);
8891*4882a593Smuzhiyun 	sbz_set_pin_ctl_default(codec);
8892*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x0B, 0, AC_VERB_SET_EAPD_BTLENABLE, 0x00);
8893*4882a593Smuzhiyun 
8894*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 5, false);
8895*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 2, false);
8896*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 3, false);
8897*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, false);
8898*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 4, true);
8899*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 0, true);
8900*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 5, true);
8901*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 2, false);
8902*4882a593Smuzhiyun 	ca0113_mmio_gpio_set(codec, 3, false);
8903*4882a593Smuzhiyun }
8904*4882a593Smuzhiyun 
ca0132_exit_chip(struct hda_codec * codec)8905*4882a593Smuzhiyun static void ca0132_exit_chip(struct hda_codec *codec)
8906*4882a593Smuzhiyun {
8907*4882a593Smuzhiyun 	/* put any chip cleanup stuffs here. */
8908*4882a593Smuzhiyun 
8909*4882a593Smuzhiyun 	if (dspload_is_loaded(codec))
8910*4882a593Smuzhiyun 		dsp_reset(codec);
8911*4882a593Smuzhiyun }
8912*4882a593Smuzhiyun 
8913*4882a593Smuzhiyun /*
8914*4882a593Smuzhiyun  * This fixes a problem that was hard to reproduce. Very rarely, I would
8915*4882a593Smuzhiyun  * boot up, and there would be no sound, but the DSP indicated it had loaded
8916*4882a593Smuzhiyun  * properly. I did a few memory dumps to see if anything was different, and
8917*4882a593Smuzhiyun  * there were a few areas of memory uninitialized with a1a2a3a4. This function
8918*4882a593Smuzhiyun  * checks if those areas are uninitialized, and if they are, it'll attempt to
8919*4882a593Smuzhiyun  * reload the card 3 times. Usually it fixes by the second.
8920*4882a593Smuzhiyun  */
sbz_dsp_startup_check(struct hda_codec * codec)8921*4882a593Smuzhiyun static void sbz_dsp_startup_check(struct hda_codec *codec)
8922*4882a593Smuzhiyun {
8923*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
8924*4882a593Smuzhiyun 	unsigned int dsp_data_check[4];
8925*4882a593Smuzhiyun 	unsigned int cur_address = 0x390;
8926*4882a593Smuzhiyun 	unsigned int i;
8927*4882a593Smuzhiyun 	unsigned int failure = 0;
8928*4882a593Smuzhiyun 	unsigned int reload = 3;
8929*4882a593Smuzhiyun 
8930*4882a593Smuzhiyun 	if (spec->startup_check_entered)
8931*4882a593Smuzhiyun 		return;
8932*4882a593Smuzhiyun 
8933*4882a593Smuzhiyun 	spec->startup_check_entered = true;
8934*4882a593Smuzhiyun 
8935*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
8936*4882a593Smuzhiyun 		chipio_read(codec, cur_address, &dsp_data_check[i]);
8937*4882a593Smuzhiyun 		cur_address += 0x4;
8938*4882a593Smuzhiyun 	}
8939*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
8940*4882a593Smuzhiyun 		if (dsp_data_check[i] == 0xa1a2a3a4)
8941*4882a593Smuzhiyun 			failure = 1;
8942*4882a593Smuzhiyun 	}
8943*4882a593Smuzhiyun 
8944*4882a593Smuzhiyun 	codec_dbg(codec, "Startup Check: %d ", failure);
8945*4882a593Smuzhiyun 	if (failure)
8946*4882a593Smuzhiyun 		codec_info(codec, "DSP not initialized properly. Attempting to fix.");
8947*4882a593Smuzhiyun 	/*
8948*4882a593Smuzhiyun 	 * While the failure condition is true, and we haven't reached our
8949*4882a593Smuzhiyun 	 * three reload limit, continue trying to reload the driver and
8950*4882a593Smuzhiyun 	 * fix the issue.
8951*4882a593Smuzhiyun 	 */
8952*4882a593Smuzhiyun 	while (failure && (reload != 0)) {
8953*4882a593Smuzhiyun 		codec_info(codec, "Reloading... Tries left: %d", reload);
8954*4882a593Smuzhiyun 		sbz_exit_chip(codec);
8955*4882a593Smuzhiyun 		spec->dsp_state = DSP_DOWNLOAD_INIT;
8956*4882a593Smuzhiyun 		codec->patch_ops.init(codec);
8957*4882a593Smuzhiyun 		failure = 0;
8958*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
8959*4882a593Smuzhiyun 			chipio_read(codec, cur_address, &dsp_data_check[i]);
8960*4882a593Smuzhiyun 			cur_address += 0x4;
8961*4882a593Smuzhiyun 		}
8962*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
8963*4882a593Smuzhiyun 			if (dsp_data_check[i] == 0xa1a2a3a4)
8964*4882a593Smuzhiyun 				failure = 1;
8965*4882a593Smuzhiyun 		}
8966*4882a593Smuzhiyun 		reload--;
8967*4882a593Smuzhiyun 	}
8968*4882a593Smuzhiyun 
8969*4882a593Smuzhiyun 	if (!failure && reload < 3)
8970*4882a593Smuzhiyun 		codec_info(codec, "DSP fixed.");
8971*4882a593Smuzhiyun 
8972*4882a593Smuzhiyun 	if (!failure)
8973*4882a593Smuzhiyun 		return;
8974*4882a593Smuzhiyun 
8975*4882a593Smuzhiyun 	codec_info(codec, "DSP failed to initialize properly. Either try a full shutdown or a suspend to clear the internal memory.");
8976*4882a593Smuzhiyun }
8977*4882a593Smuzhiyun 
8978*4882a593Smuzhiyun /*
8979*4882a593Smuzhiyun  * This is for the extra volume verbs 0x797 (left) and 0x798 (right). These add
8980*4882a593Smuzhiyun  * extra precision for decibel values. If you had the dB value in floating point
8981*4882a593Smuzhiyun  * you would take the value after the decimal point, multiply by 64, and divide
8982*4882a593Smuzhiyun  * by 2. So for 8.59, it's (59 * 64) / 100. Useful if someone wanted to
8983*4882a593Smuzhiyun  * implement fixed point or floating point dB volumes. For now, I'll set them
8984*4882a593Smuzhiyun  * to 0 just incase a value has lingered from a boot into Windows.
8985*4882a593Smuzhiyun  */
ca0132_alt_vol_setup(struct hda_codec * codec)8986*4882a593Smuzhiyun static void ca0132_alt_vol_setup(struct hda_codec *codec)
8987*4882a593Smuzhiyun {
8988*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x02, 0, 0x797, 0x00);
8989*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x02, 0, 0x798, 0x00);
8990*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x03, 0, 0x797, 0x00);
8991*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x03, 0, 0x798, 0x00);
8992*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x04, 0, 0x797, 0x00);
8993*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x04, 0, 0x798, 0x00);
8994*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x07, 0, 0x797, 0x00);
8995*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x07, 0, 0x798, 0x00);
8996*4882a593Smuzhiyun }
8997*4882a593Smuzhiyun 
8998*4882a593Smuzhiyun /*
8999*4882a593Smuzhiyun  * Extra commands that don't really fit anywhere else.
9000*4882a593Smuzhiyun  */
sbz_pre_dsp_setup(struct hda_codec * codec)9001*4882a593Smuzhiyun static void sbz_pre_dsp_setup(struct hda_codec *codec)
9002*4882a593Smuzhiyun {
9003*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9004*4882a593Smuzhiyun 
9005*4882a593Smuzhiyun 	writel(0x00820680, spec->mem_base + 0x01C);
9006*4882a593Smuzhiyun 	writel(0x00820680, spec->mem_base + 0x01C);
9007*4882a593Smuzhiyun 
9008*4882a593Smuzhiyun 	chipio_write(codec, 0x18b0a4, 0x000000c2);
9009*4882a593Smuzhiyun 
9010*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x11, 0,
9011*4882a593Smuzhiyun 			AC_VERB_SET_PIN_WIDGET_CONTROL, 0x44);
9012*4882a593Smuzhiyun }
9013*4882a593Smuzhiyun 
r3d_pre_dsp_setup(struct hda_codec * codec)9014*4882a593Smuzhiyun static void r3d_pre_dsp_setup(struct hda_codec *codec)
9015*4882a593Smuzhiyun {
9016*4882a593Smuzhiyun 	chipio_write(codec, 0x18b0a4, 0x000000c2);
9017*4882a593Smuzhiyun 
9018*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9019*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x1E);
9020*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9021*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0x1C);
9022*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9023*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x5B);
9024*4882a593Smuzhiyun 
9025*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x11, 0,
9026*4882a593Smuzhiyun 			AC_VERB_SET_PIN_WIDGET_CONTROL, 0x44);
9027*4882a593Smuzhiyun }
9028*4882a593Smuzhiyun 
r3di_pre_dsp_setup(struct hda_codec * codec)9029*4882a593Smuzhiyun static void r3di_pre_dsp_setup(struct hda_codec *codec)
9030*4882a593Smuzhiyun {
9031*4882a593Smuzhiyun 	chipio_write(codec, 0x18b0a4, 0x000000c2);
9032*4882a593Smuzhiyun 
9033*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9034*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x1E);
9035*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9036*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0x1C);
9037*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9038*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x5B);
9039*4882a593Smuzhiyun 
9040*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9041*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x20);
9042*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9043*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_HIGH, 0x19);
9044*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9045*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x00);
9046*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9047*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_DATA_WRITE, 0x40);
9048*4882a593Smuzhiyun 
9049*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x11, 0,
9050*4882a593Smuzhiyun 			AC_VERB_SET_PIN_WIDGET_CONTROL, 0x04);
9051*4882a593Smuzhiyun }
9052*4882a593Smuzhiyun 
9053*4882a593Smuzhiyun /*
9054*4882a593Smuzhiyun  * These are sent before the DSP is downloaded. Not sure
9055*4882a593Smuzhiyun  * what they do, or if they're necessary. Could possibly
9056*4882a593Smuzhiyun  * be removed. Figure they're better to leave in.
9057*4882a593Smuzhiyun  */
9058*4882a593Smuzhiyun static const unsigned int ca0113_mmio_init_address_sbz[] = {
9059*4882a593Smuzhiyun 	0x400, 0x408, 0x40c, 0x01c, 0xc0c, 0xc00, 0xc04, 0xc0c, 0xc0c, 0xc0c,
9060*4882a593Smuzhiyun 	0xc0c, 0xc08, 0xc08, 0xc08, 0xc08, 0xc08, 0xc04
9061*4882a593Smuzhiyun };
9062*4882a593Smuzhiyun 
9063*4882a593Smuzhiyun static const unsigned int ca0113_mmio_init_data_sbz[] = {
9064*4882a593Smuzhiyun 	0x00000030, 0x00000000, 0x00000003, 0x00000003, 0x00000003,
9065*4882a593Smuzhiyun 	0x00000003, 0x000000c1, 0x000000f1, 0x00000001, 0x000000c7,
9066*4882a593Smuzhiyun 	0x000000c1, 0x00000080
9067*4882a593Smuzhiyun };
9068*4882a593Smuzhiyun 
9069*4882a593Smuzhiyun static const unsigned int ca0113_mmio_init_data_zxr[] = {
9070*4882a593Smuzhiyun 	0x00000030, 0x00000000, 0x00000000, 0x00000003, 0x00000003,
9071*4882a593Smuzhiyun 	0x00000003, 0x00000001, 0x000000f1, 0x00000001, 0x000000c7,
9072*4882a593Smuzhiyun 	0x000000c1, 0x00000080
9073*4882a593Smuzhiyun };
9074*4882a593Smuzhiyun 
9075*4882a593Smuzhiyun static const unsigned int ca0113_mmio_init_address_ae5[] = {
9076*4882a593Smuzhiyun 	0x400, 0x42c, 0x46c, 0x4ac, 0x4ec, 0x43c, 0x47c, 0x4bc, 0x4fc, 0x408,
9077*4882a593Smuzhiyun 	0x100, 0x410, 0x40c, 0x100, 0x100, 0x830, 0x86c, 0x800, 0x86c, 0x800,
9078*4882a593Smuzhiyun 	0x804, 0x20c, 0x01c, 0xc0c, 0xc00, 0xc04, 0xc0c, 0xc0c, 0xc0c, 0xc0c,
9079*4882a593Smuzhiyun 	0xc08, 0xc08, 0xc08, 0xc08, 0xc08, 0xc04, 0x01c
9080*4882a593Smuzhiyun };
9081*4882a593Smuzhiyun 
9082*4882a593Smuzhiyun static const unsigned int ca0113_mmio_init_data_ae5[] = {
9083*4882a593Smuzhiyun 	0x00000001, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
9084*4882a593Smuzhiyun 	0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000001,
9085*4882a593Smuzhiyun 	0x00000600, 0x00000014, 0x00000001, 0x0000060f, 0x0000070f,
9086*4882a593Smuzhiyun 	0x00000aff, 0x00000000, 0x0000006b, 0x00000001, 0x0000006b,
9087*4882a593Smuzhiyun 	0x00000057, 0x00800000, 0x00880680, 0x00000080, 0x00000030,
9088*4882a593Smuzhiyun 	0x00000000, 0x00000000, 0x00000003, 0x00000003, 0x00000003,
9089*4882a593Smuzhiyun 	0x00000001, 0x000000f1, 0x00000001, 0x000000c7, 0x000000c1,
9090*4882a593Smuzhiyun 	0x00000080, 0x00880680
9091*4882a593Smuzhiyun };
9092*4882a593Smuzhiyun 
ca0132_mmio_init_sbz(struct hda_codec * codec)9093*4882a593Smuzhiyun static void ca0132_mmio_init_sbz(struct hda_codec *codec)
9094*4882a593Smuzhiyun {
9095*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9096*4882a593Smuzhiyun 	unsigned int tmp[2], i, count, cur_addr;
9097*4882a593Smuzhiyun 	const unsigned int *addr, *data;
9098*4882a593Smuzhiyun 
9099*4882a593Smuzhiyun 	addr = ca0113_mmio_init_address_sbz;
9100*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
9101*4882a593Smuzhiyun 		writel(0x00000000, spec->mem_base + addr[i]);
9102*4882a593Smuzhiyun 
9103*4882a593Smuzhiyun 	cur_addr = i;
9104*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9105*4882a593Smuzhiyun 	case QUIRK_ZXR:
9106*4882a593Smuzhiyun 		tmp[0] = 0x00880480;
9107*4882a593Smuzhiyun 		tmp[1] = 0x00000080;
9108*4882a593Smuzhiyun 		break;
9109*4882a593Smuzhiyun 	case QUIRK_SBZ:
9110*4882a593Smuzhiyun 		tmp[0] = 0x00820680;
9111*4882a593Smuzhiyun 		tmp[1] = 0x00000083;
9112*4882a593Smuzhiyun 		break;
9113*4882a593Smuzhiyun 	case QUIRK_R3D:
9114*4882a593Smuzhiyun 		tmp[0] = 0x00880680;
9115*4882a593Smuzhiyun 		tmp[1] = 0x00000083;
9116*4882a593Smuzhiyun 		break;
9117*4882a593Smuzhiyun 	default:
9118*4882a593Smuzhiyun 		tmp[0] = 0x00000000;
9119*4882a593Smuzhiyun 		tmp[1] = 0x00000000;
9120*4882a593Smuzhiyun 		break;
9121*4882a593Smuzhiyun 	}
9122*4882a593Smuzhiyun 
9123*4882a593Smuzhiyun 	for (i = 0; i < 2; i++)
9124*4882a593Smuzhiyun 		writel(tmp[i], spec->mem_base + addr[cur_addr + i]);
9125*4882a593Smuzhiyun 
9126*4882a593Smuzhiyun 	cur_addr += i;
9127*4882a593Smuzhiyun 
9128*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9129*4882a593Smuzhiyun 	case QUIRK_ZXR:
9130*4882a593Smuzhiyun 		count = ARRAY_SIZE(ca0113_mmio_init_data_zxr);
9131*4882a593Smuzhiyun 		data = ca0113_mmio_init_data_zxr;
9132*4882a593Smuzhiyun 		break;
9133*4882a593Smuzhiyun 	default:
9134*4882a593Smuzhiyun 		count = ARRAY_SIZE(ca0113_mmio_init_data_sbz);
9135*4882a593Smuzhiyun 		data = ca0113_mmio_init_data_sbz;
9136*4882a593Smuzhiyun 		break;
9137*4882a593Smuzhiyun 	}
9138*4882a593Smuzhiyun 
9139*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
9140*4882a593Smuzhiyun 		writel(data[i], spec->mem_base + addr[cur_addr + i]);
9141*4882a593Smuzhiyun }
9142*4882a593Smuzhiyun 
ca0132_mmio_init_ae5(struct hda_codec * codec)9143*4882a593Smuzhiyun static void ca0132_mmio_init_ae5(struct hda_codec *codec)
9144*4882a593Smuzhiyun {
9145*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9146*4882a593Smuzhiyun 	const unsigned int *addr, *data;
9147*4882a593Smuzhiyun 	unsigned int i, count;
9148*4882a593Smuzhiyun 
9149*4882a593Smuzhiyun 	addr = ca0113_mmio_init_address_ae5;
9150*4882a593Smuzhiyun 	data = ca0113_mmio_init_data_ae5;
9151*4882a593Smuzhiyun 	count = ARRAY_SIZE(ca0113_mmio_init_data_ae5);
9152*4882a593Smuzhiyun 
9153*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE7) {
9154*4882a593Smuzhiyun 		writel(0x00000680, spec->mem_base + 0x1c);
9155*4882a593Smuzhiyun 		writel(0x00880680, spec->mem_base + 0x1c);
9156*4882a593Smuzhiyun 	}
9157*4882a593Smuzhiyun 
9158*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
9159*4882a593Smuzhiyun 		/*
9160*4882a593Smuzhiyun 		 * AE-7 shares all writes with the AE-5, except that it writes
9161*4882a593Smuzhiyun 		 * a different value to 0x20c.
9162*4882a593Smuzhiyun 		 */
9163*4882a593Smuzhiyun 		if (i == 21 && ca0132_quirk(spec) == QUIRK_AE7) {
9164*4882a593Smuzhiyun 			writel(0x00800001, spec->mem_base + addr[i]);
9165*4882a593Smuzhiyun 			continue;
9166*4882a593Smuzhiyun 		}
9167*4882a593Smuzhiyun 
9168*4882a593Smuzhiyun 		writel(data[i], spec->mem_base + addr[i]);
9169*4882a593Smuzhiyun 	}
9170*4882a593Smuzhiyun 
9171*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE5)
9172*4882a593Smuzhiyun 		writel(0x00880680, spec->mem_base + 0x1c);
9173*4882a593Smuzhiyun }
9174*4882a593Smuzhiyun 
ca0132_mmio_init(struct hda_codec * codec)9175*4882a593Smuzhiyun static void ca0132_mmio_init(struct hda_codec *codec)
9176*4882a593Smuzhiyun {
9177*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9178*4882a593Smuzhiyun 
9179*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9180*4882a593Smuzhiyun 	case QUIRK_R3D:
9181*4882a593Smuzhiyun 	case QUIRK_SBZ:
9182*4882a593Smuzhiyun 	case QUIRK_ZXR:
9183*4882a593Smuzhiyun 		ca0132_mmio_init_sbz(codec);
9184*4882a593Smuzhiyun 		break;
9185*4882a593Smuzhiyun 	case QUIRK_AE5:
9186*4882a593Smuzhiyun 		ca0132_mmio_init_ae5(codec);
9187*4882a593Smuzhiyun 		break;
9188*4882a593Smuzhiyun 	default:
9189*4882a593Smuzhiyun 		break;
9190*4882a593Smuzhiyun 	}
9191*4882a593Smuzhiyun }
9192*4882a593Smuzhiyun 
9193*4882a593Smuzhiyun static const unsigned int ca0132_ae5_register_set_addresses[] = {
9194*4882a593Smuzhiyun 	0x304, 0x304, 0x304, 0x304, 0x100, 0x304, 0x100, 0x304, 0x100, 0x304,
9195*4882a593Smuzhiyun 	0x100, 0x304, 0x86c, 0x800, 0x86c, 0x800, 0x804
9196*4882a593Smuzhiyun };
9197*4882a593Smuzhiyun 
9198*4882a593Smuzhiyun static const unsigned char ca0132_ae5_register_set_data[] = {
9199*4882a593Smuzhiyun 	0x0f, 0x0e, 0x1f, 0x0c, 0x3f, 0x08, 0x7f, 0x00, 0xff, 0x00, 0x6b,
9200*4882a593Smuzhiyun 	0x01, 0x6b, 0x57
9201*4882a593Smuzhiyun };
9202*4882a593Smuzhiyun 
9203*4882a593Smuzhiyun /*
9204*4882a593Smuzhiyun  * This function writes to some SFR's, does some region2 writes, and then
9205*4882a593Smuzhiyun  * eventually resets the codec with the 0x7ff verb. Not quite sure why it does
9206*4882a593Smuzhiyun  * what it does.
9207*4882a593Smuzhiyun  */
ae5_register_set(struct hda_codec * codec)9208*4882a593Smuzhiyun static void ae5_register_set(struct hda_codec *codec)
9209*4882a593Smuzhiyun {
9210*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9211*4882a593Smuzhiyun 	unsigned int count = ARRAY_SIZE(ca0132_ae5_register_set_addresses);
9212*4882a593Smuzhiyun 	const unsigned int *addr = ca0132_ae5_register_set_addresses;
9213*4882a593Smuzhiyun 	const unsigned char *data = ca0132_ae5_register_set_data;
9214*4882a593Smuzhiyun 	unsigned int i, cur_addr;
9215*4882a593Smuzhiyun 	unsigned char tmp[3];
9216*4882a593Smuzhiyun 
9217*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE7) {
9218*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9219*4882a593Smuzhiyun 				    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x41);
9220*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9221*4882a593Smuzhiyun 				    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc8);
9222*4882a593Smuzhiyun 	}
9223*4882a593Smuzhiyun 
9224*4882a593Smuzhiyun 	chipio_8051_write_direct(codec, 0x93, 0x10);
9225*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9226*4882a593Smuzhiyun 			    VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x44);
9227*4882a593Smuzhiyun 	snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9228*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PLL_PMU_WRITE, 0xc2);
9229*4882a593Smuzhiyun 
9230*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE7) {
9231*4882a593Smuzhiyun 		tmp[0] = 0x03;
9232*4882a593Smuzhiyun 		tmp[1] = 0x03;
9233*4882a593Smuzhiyun 		tmp[2] = 0x07;
9234*4882a593Smuzhiyun 	} else {
9235*4882a593Smuzhiyun 		tmp[0] = 0x0f;
9236*4882a593Smuzhiyun 		tmp[1] = 0x0f;
9237*4882a593Smuzhiyun 		tmp[2] = 0x0f;
9238*4882a593Smuzhiyun 	}
9239*4882a593Smuzhiyun 
9240*4882a593Smuzhiyun 	for (i = cur_addr = 0; i < 3; i++, cur_addr++)
9241*4882a593Smuzhiyun 		writeb(tmp[i], spec->mem_base + addr[cur_addr]);
9242*4882a593Smuzhiyun 
9243*4882a593Smuzhiyun 	/*
9244*4882a593Smuzhiyun 	 * First writes are in single bytes, final are in 4 bytes. So, we use
9245*4882a593Smuzhiyun 	 * writeb, then writel.
9246*4882a593Smuzhiyun 	 */
9247*4882a593Smuzhiyun 	for (i = 0; cur_addr < 12; i++, cur_addr++)
9248*4882a593Smuzhiyun 		writeb(data[i], spec->mem_base + addr[cur_addr]);
9249*4882a593Smuzhiyun 
9250*4882a593Smuzhiyun 	for (; cur_addr < count; i++, cur_addr++)
9251*4882a593Smuzhiyun 		writel(data[i], spec->mem_base + addr[cur_addr]);
9252*4882a593Smuzhiyun 
9253*4882a593Smuzhiyun 	writel(0x00800001, spec->mem_base + 0x20c);
9254*4882a593Smuzhiyun 
9255*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE7) {
9256*4882a593Smuzhiyun 		ca0113_mmio_command_set_type2(codec, 0x48, 0x07, 0x83);
9257*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x30, 0x2e, 0x3f);
9258*4882a593Smuzhiyun 	} else {
9259*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x30, 0x2d, 0x3f);
9260*4882a593Smuzhiyun 	}
9261*4882a593Smuzhiyun 
9262*4882a593Smuzhiyun 	chipio_8051_write_direct(codec, 0x90, 0x00);
9263*4882a593Smuzhiyun 	chipio_8051_write_direct(codec, 0x90, 0x10);
9264*4882a593Smuzhiyun 
9265*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE5)
9266*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x48, 0x07, 0x83);
9267*4882a593Smuzhiyun 
9268*4882a593Smuzhiyun 	chipio_write(codec, 0x18b0a4, 0x000000c2);
9269*4882a593Smuzhiyun 
9270*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x7ff, 0x00);
9271*4882a593Smuzhiyun 	snd_hda_codec_write(codec, 0x01, 0, 0x7ff, 0x00);
9272*4882a593Smuzhiyun }
9273*4882a593Smuzhiyun 
9274*4882a593Smuzhiyun /*
9275*4882a593Smuzhiyun  * Extra init functions for alternative ca0132 codecs. Done
9276*4882a593Smuzhiyun  * here so they don't clutter up the main ca0132_init function
9277*4882a593Smuzhiyun  * anymore than they have to.
9278*4882a593Smuzhiyun  */
ca0132_alt_init(struct hda_codec * codec)9279*4882a593Smuzhiyun static void ca0132_alt_init(struct hda_codec *codec)
9280*4882a593Smuzhiyun {
9281*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9282*4882a593Smuzhiyun 
9283*4882a593Smuzhiyun 	ca0132_alt_vol_setup(codec);
9284*4882a593Smuzhiyun 
9285*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9286*4882a593Smuzhiyun 	case QUIRK_SBZ:
9287*4882a593Smuzhiyun 		codec_dbg(codec, "SBZ alt_init");
9288*4882a593Smuzhiyun 		ca0132_gpio_init(codec);
9289*4882a593Smuzhiyun 		sbz_pre_dsp_setup(codec);
9290*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9291*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->desktop_init_verbs);
9292*4882a593Smuzhiyun 		break;
9293*4882a593Smuzhiyun 	case QUIRK_R3DI:
9294*4882a593Smuzhiyun 		codec_dbg(codec, "R3DI alt_init");
9295*4882a593Smuzhiyun 		ca0132_gpio_init(codec);
9296*4882a593Smuzhiyun 		ca0132_gpio_setup(codec);
9297*4882a593Smuzhiyun 		r3di_gpio_dsp_status_set(codec, R3DI_DSP_DOWNLOADING);
9298*4882a593Smuzhiyun 		r3di_pre_dsp_setup(codec);
9299*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9300*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0, 0x6FF, 0xC4);
9301*4882a593Smuzhiyun 		break;
9302*4882a593Smuzhiyun 	case QUIRK_R3D:
9303*4882a593Smuzhiyun 		r3d_pre_dsp_setup(codec);
9304*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9305*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->desktop_init_verbs);
9306*4882a593Smuzhiyun 		break;
9307*4882a593Smuzhiyun 	case QUIRK_AE5:
9308*4882a593Smuzhiyun 		ca0132_gpio_init(codec);
9309*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9310*4882a593Smuzhiyun 				VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x49);
9311*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9312*4882a593Smuzhiyun 				VENDOR_CHIPIO_PLL_PMU_WRITE, 0x88);
9313*4882a593Smuzhiyun 		chipio_write(codec, 0x18b030, 0x00000020);
9314*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9315*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->desktop_init_verbs);
9316*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x30, 0x32, 0x3f);
9317*4882a593Smuzhiyun 		break;
9318*4882a593Smuzhiyun 	case QUIRK_AE7:
9319*4882a593Smuzhiyun 		ca0132_gpio_init(codec);
9320*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9321*4882a593Smuzhiyun 				VENDOR_CHIPIO_8051_ADDRESS_LOW, 0x49);
9322*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9323*4882a593Smuzhiyun 				VENDOR_CHIPIO_PLL_PMU_WRITE, 0x88);
9324*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9325*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->desktop_init_verbs);
9326*4882a593Smuzhiyun 		chipio_write(codec, 0x18b008, 0x000000f8);
9327*4882a593Smuzhiyun 		chipio_write(codec, 0x18b008, 0x000000f0);
9328*4882a593Smuzhiyun 		chipio_write(codec, 0x18b030, 0x00000020);
9329*4882a593Smuzhiyun 		ca0113_mmio_command_set(codec, 0x30, 0x32, 0x3f);
9330*4882a593Smuzhiyun 		break;
9331*4882a593Smuzhiyun 	case QUIRK_ZXR:
9332*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9333*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->desktop_init_verbs);
9334*4882a593Smuzhiyun 		break;
9335*4882a593Smuzhiyun 	default:
9336*4882a593Smuzhiyun 		break;
9337*4882a593Smuzhiyun 	}
9338*4882a593Smuzhiyun }
9339*4882a593Smuzhiyun 
ca0132_init(struct hda_codec * codec)9340*4882a593Smuzhiyun static int ca0132_init(struct hda_codec *codec)
9341*4882a593Smuzhiyun {
9342*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9343*4882a593Smuzhiyun 	struct auto_pin_cfg *cfg = &spec->autocfg;
9344*4882a593Smuzhiyun 	int i;
9345*4882a593Smuzhiyun 	bool dsp_loaded;
9346*4882a593Smuzhiyun 
9347*4882a593Smuzhiyun 	/*
9348*4882a593Smuzhiyun 	 * If the DSP is already downloaded, and init has been entered again,
9349*4882a593Smuzhiyun 	 * there's only two reasons for it. One, the codec has awaken from a
9350*4882a593Smuzhiyun 	 * suspended state, and in that case dspload_is_loaded will return
9351*4882a593Smuzhiyun 	 * false, and the init will be ran again. The other reason it gets
9352*4882a593Smuzhiyun 	 * re entered is on startup for some reason it triggers a suspend and
9353*4882a593Smuzhiyun 	 * resume state. In this case, it will check if the DSP is downloaded,
9354*4882a593Smuzhiyun 	 * and not run the init function again. For codecs using alt_functions,
9355*4882a593Smuzhiyun 	 * it will check if the DSP is loaded properly.
9356*4882a593Smuzhiyun 	 */
9357*4882a593Smuzhiyun 	if (spec->dsp_state == DSP_DOWNLOADED) {
9358*4882a593Smuzhiyun 		dsp_loaded = dspload_is_loaded(codec);
9359*4882a593Smuzhiyun 		if (!dsp_loaded) {
9360*4882a593Smuzhiyun 			spec->dsp_reload = true;
9361*4882a593Smuzhiyun 			spec->dsp_state = DSP_DOWNLOAD_INIT;
9362*4882a593Smuzhiyun 		} else {
9363*4882a593Smuzhiyun 			if (ca0132_quirk(spec) == QUIRK_SBZ)
9364*4882a593Smuzhiyun 				sbz_dsp_startup_check(codec);
9365*4882a593Smuzhiyun 			return 0;
9366*4882a593Smuzhiyun 		}
9367*4882a593Smuzhiyun 	}
9368*4882a593Smuzhiyun 
9369*4882a593Smuzhiyun 	if (spec->dsp_state != DSP_DOWNLOAD_FAILED)
9370*4882a593Smuzhiyun 		spec->dsp_state = DSP_DOWNLOAD_INIT;
9371*4882a593Smuzhiyun 	spec->curr_chip_addx = INVALID_CHIP_ADDRESS;
9372*4882a593Smuzhiyun 
9373*4882a593Smuzhiyun 	if (ca0132_use_pci_mmio(spec))
9374*4882a593Smuzhiyun 		ca0132_mmio_init(codec);
9375*4882a593Smuzhiyun 
9376*4882a593Smuzhiyun 	snd_hda_power_up_pm(codec);
9377*4882a593Smuzhiyun 
9378*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_AE5 || ca0132_quirk(spec) == QUIRK_AE7)
9379*4882a593Smuzhiyun 		ae5_register_set(codec);
9380*4882a593Smuzhiyun 
9381*4882a593Smuzhiyun 	ca0132_init_unsol(codec);
9382*4882a593Smuzhiyun 	ca0132_init_params(codec);
9383*4882a593Smuzhiyun 	ca0132_init_flags(codec);
9384*4882a593Smuzhiyun 
9385*4882a593Smuzhiyun 	snd_hda_sequence_write(codec, spec->base_init_verbs);
9386*4882a593Smuzhiyun 
9387*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec))
9388*4882a593Smuzhiyun 		ca0132_alt_init(codec);
9389*4882a593Smuzhiyun 
9390*4882a593Smuzhiyun 	ca0132_download_dsp(codec);
9391*4882a593Smuzhiyun 
9392*4882a593Smuzhiyun 	ca0132_refresh_widget_caps(codec);
9393*4882a593Smuzhiyun 
9394*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9395*4882a593Smuzhiyun 	case QUIRK_R3DI:
9396*4882a593Smuzhiyun 	case QUIRK_R3D:
9397*4882a593Smuzhiyun 		r3d_setup_defaults(codec);
9398*4882a593Smuzhiyun 		break;
9399*4882a593Smuzhiyun 	case QUIRK_SBZ:
9400*4882a593Smuzhiyun 	case QUIRK_ZXR:
9401*4882a593Smuzhiyun 		sbz_setup_defaults(codec);
9402*4882a593Smuzhiyun 		break;
9403*4882a593Smuzhiyun 	case QUIRK_AE5:
9404*4882a593Smuzhiyun 		ae5_setup_defaults(codec);
9405*4882a593Smuzhiyun 		break;
9406*4882a593Smuzhiyun 	case QUIRK_AE7:
9407*4882a593Smuzhiyun 		ae7_setup_defaults(codec);
9408*4882a593Smuzhiyun 		break;
9409*4882a593Smuzhiyun 	default:
9410*4882a593Smuzhiyun 		ca0132_setup_defaults(codec);
9411*4882a593Smuzhiyun 		ca0132_init_analog_mic2(codec);
9412*4882a593Smuzhiyun 		ca0132_init_dmic(codec);
9413*4882a593Smuzhiyun 		break;
9414*4882a593Smuzhiyun 	}
9415*4882a593Smuzhiyun 
9416*4882a593Smuzhiyun 	for (i = 0; i < spec->num_outputs; i++)
9417*4882a593Smuzhiyun 		init_output(codec, spec->out_pins[i], spec->dacs[0]);
9418*4882a593Smuzhiyun 
9419*4882a593Smuzhiyun 	init_output(codec, cfg->dig_out_pins[0], spec->dig_out);
9420*4882a593Smuzhiyun 
9421*4882a593Smuzhiyun 	for (i = 0; i < spec->num_inputs; i++)
9422*4882a593Smuzhiyun 		init_input(codec, spec->input_pins[i], spec->adcs[i]);
9423*4882a593Smuzhiyun 
9424*4882a593Smuzhiyun 	init_input(codec, cfg->dig_in_pin, spec->dig_in);
9425*4882a593Smuzhiyun 
9426*4882a593Smuzhiyun 	if (!ca0132_use_alt_functions(spec)) {
9427*4882a593Smuzhiyun 		snd_hda_sequence_write(codec, spec->chip_init_verbs);
9428*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9429*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PARAM_EX_ID_SET, 0x0D);
9430*4882a593Smuzhiyun 		snd_hda_codec_write(codec, WIDGET_CHIP_CTRL, 0,
9431*4882a593Smuzhiyun 			    VENDOR_CHIPIO_PARAM_EX_VALUE_SET, 0x20);
9432*4882a593Smuzhiyun 	}
9433*4882a593Smuzhiyun 
9434*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_SBZ)
9435*4882a593Smuzhiyun 		ca0132_gpio_setup(codec);
9436*4882a593Smuzhiyun 
9437*4882a593Smuzhiyun 	snd_hda_sequence_write(codec, spec->spec_init_verbs);
9438*4882a593Smuzhiyun 	if (ca0132_use_alt_functions(spec)) {
9439*4882a593Smuzhiyun 		ca0132_alt_select_out(codec);
9440*4882a593Smuzhiyun 		ca0132_alt_select_in(codec);
9441*4882a593Smuzhiyun 	} else {
9442*4882a593Smuzhiyun 		ca0132_select_out(codec);
9443*4882a593Smuzhiyun 		ca0132_select_mic(codec);
9444*4882a593Smuzhiyun 	}
9445*4882a593Smuzhiyun 
9446*4882a593Smuzhiyun 	snd_hda_jack_report_sync(codec);
9447*4882a593Smuzhiyun 
9448*4882a593Smuzhiyun 	/*
9449*4882a593Smuzhiyun 	 * Re set the PlayEnhancement switch on a resume event, because the
9450*4882a593Smuzhiyun 	 * controls will not be reloaded.
9451*4882a593Smuzhiyun 	 */
9452*4882a593Smuzhiyun 	if (spec->dsp_reload) {
9453*4882a593Smuzhiyun 		spec->dsp_reload = false;
9454*4882a593Smuzhiyun 		ca0132_pe_switch_set(codec);
9455*4882a593Smuzhiyun 	}
9456*4882a593Smuzhiyun 
9457*4882a593Smuzhiyun 	snd_hda_power_down_pm(codec);
9458*4882a593Smuzhiyun 
9459*4882a593Smuzhiyun 	return 0;
9460*4882a593Smuzhiyun }
9461*4882a593Smuzhiyun 
dbpro_init(struct hda_codec * codec)9462*4882a593Smuzhiyun static int dbpro_init(struct hda_codec *codec)
9463*4882a593Smuzhiyun {
9464*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9465*4882a593Smuzhiyun 	struct auto_pin_cfg *cfg = &spec->autocfg;
9466*4882a593Smuzhiyun 	unsigned int i;
9467*4882a593Smuzhiyun 
9468*4882a593Smuzhiyun 	init_output(codec, cfg->dig_out_pins[0], spec->dig_out);
9469*4882a593Smuzhiyun 	init_input(codec, cfg->dig_in_pin, spec->dig_in);
9470*4882a593Smuzhiyun 
9471*4882a593Smuzhiyun 	for (i = 0; i < spec->num_inputs; i++)
9472*4882a593Smuzhiyun 		init_input(codec, spec->input_pins[i], spec->adcs[i]);
9473*4882a593Smuzhiyun 
9474*4882a593Smuzhiyun 	return 0;
9475*4882a593Smuzhiyun }
9476*4882a593Smuzhiyun 
ca0132_free(struct hda_codec * codec)9477*4882a593Smuzhiyun static void ca0132_free(struct hda_codec *codec)
9478*4882a593Smuzhiyun {
9479*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9480*4882a593Smuzhiyun 
9481*4882a593Smuzhiyun 	cancel_delayed_work_sync(&spec->unsol_hp_work);
9482*4882a593Smuzhiyun 	snd_hda_power_up(codec);
9483*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9484*4882a593Smuzhiyun 	case QUIRK_SBZ:
9485*4882a593Smuzhiyun 		sbz_exit_chip(codec);
9486*4882a593Smuzhiyun 		break;
9487*4882a593Smuzhiyun 	case QUIRK_ZXR:
9488*4882a593Smuzhiyun 		zxr_exit_chip(codec);
9489*4882a593Smuzhiyun 		break;
9490*4882a593Smuzhiyun 	case QUIRK_R3D:
9491*4882a593Smuzhiyun 		r3d_exit_chip(codec);
9492*4882a593Smuzhiyun 		break;
9493*4882a593Smuzhiyun 	case QUIRK_AE5:
9494*4882a593Smuzhiyun 		ae5_exit_chip(codec);
9495*4882a593Smuzhiyun 		break;
9496*4882a593Smuzhiyun 	case QUIRK_AE7:
9497*4882a593Smuzhiyun 		ae7_exit_chip(codec);
9498*4882a593Smuzhiyun 		break;
9499*4882a593Smuzhiyun 	case QUIRK_R3DI:
9500*4882a593Smuzhiyun 		r3di_gpio_shutdown(codec);
9501*4882a593Smuzhiyun 		break;
9502*4882a593Smuzhiyun 	default:
9503*4882a593Smuzhiyun 		break;
9504*4882a593Smuzhiyun 	}
9505*4882a593Smuzhiyun 
9506*4882a593Smuzhiyun 	snd_hda_sequence_write(codec, spec->base_exit_verbs);
9507*4882a593Smuzhiyun 	ca0132_exit_chip(codec);
9508*4882a593Smuzhiyun 
9509*4882a593Smuzhiyun 	snd_hda_power_down(codec);
9510*4882a593Smuzhiyun #ifdef CONFIG_PCI
9511*4882a593Smuzhiyun 	if (spec->mem_base)
9512*4882a593Smuzhiyun 		pci_iounmap(codec->bus->pci, spec->mem_base);
9513*4882a593Smuzhiyun #endif
9514*4882a593Smuzhiyun 	kfree(spec->spec_init_verbs);
9515*4882a593Smuzhiyun 	kfree(codec->spec);
9516*4882a593Smuzhiyun }
9517*4882a593Smuzhiyun 
dbpro_free(struct hda_codec * codec)9518*4882a593Smuzhiyun static void dbpro_free(struct hda_codec *codec)
9519*4882a593Smuzhiyun {
9520*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9521*4882a593Smuzhiyun 
9522*4882a593Smuzhiyun 	zxr_dbpro_power_state_shutdown(codec);
9523*4882a593Smuzhiyun 
9524*4882a593Smuzhiyun 	kfree(spec->spec_init_verbs);
9525*4882a593Smuzhiyun 	kfree(codec->spec);
9526*4882a593Smuzhiyun }
9527*4882a593Smuzhiyun 
ca0132_reboot_notify(struct hda_codec * codec)9528*4882a593Smuzhiyun static void ca0132_reboot_notify(struct hda_codec *codec)
9529*4882a593Smuzhiyun {
9530*4882a593Smuzhiyun 	codec->patch_ops.free(codec);
9531*4882a593Smuzhiyun }
9532*4882a593Smuzhiyun 
9533*4882a593Smuzhiyun #ifdef CONFIG_PM
ca0132_suspend(struct hda_codec * codec)9534*4882a593Smuzhiyun static int ca0132_suspend(struct hda_codec *codec)
9535*4882a593Smuzhiyun {
9536*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9537*4882a593Smuzhiyun 
9538*4882a593Smuzhiyun 	cancel_delayed_work_sync(&spec->unsol_hp_work);
9539*4882a593Smuzhiyun 	return 0;
9540*4882a593Smuzhiyun }
9541*4882a593Smuzhiyun #endif
9542*4882a593Smuzhiyun 
9543*4882a593Smuzhiyun static const struct hda_codec_ops ca0132_patch_ops = {
9544*4882a593Smuzhiyun 	.build_controls = ca0132_build_controls,
9545*4882a593Smuzhiyun 	.build_pcms = ca0132_build_pcms,
9546*4882a593Smuzhiyun 	.init = ca0132_init,
9547*4882a593Smuzhiyun 	.free = ca0132_free,
9548*4882a593Smuzhiyun 	.unsol_event = snd_hda_jack_unsol_event,
9549*4882a593Smuzhiyun #ifdef CONFIG_PM
9550*4882a593Smuzhiyun 	.suspend = ca0132_suspend,
9551*4882a593Smuzhiyun #endif
9552*4882a593Smuzhiyun 	.reboot_notify = ca0132_reboot_notify,
9553*4882a593Smuzhiyun };
9554*4882a593Smuzhiyun 
9555*4882a593Smuzhiyun static const struct hda_codec_ops dbpro_patch_ops = {
9556*4882a593Smuzhiyun 	.build_controls = dbpro_build_controls,
9557*4882a593Smuzhiyun 	.build_pcms = dbpro_build_pcms,
9558*4882a593Smuzhiyun 	.init = dbpro_init,
9559*4882a593Smuzhiyun 	.free = dbpro_free,
9560*4882a593Smuzhiyun };
9561*4882a593Smuzhiyun 
ca0132_config(struct hda_codec * codec)9562*4882a593Smuzhiyun static void ca0132_config(struct hda_codec *codec)
9563*4882a593Smuzhiyun {
9564*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9565*4882a593Smuzhiyun 
9566*4882a593Smuzhiyun 	spec->dacs[0] = 0x2;
9567*4882a593Smuzhiyun 	spec->dacs[1] = 0x3;
9568*4882a593Smuzhiyun 	spec->dacs[2] = 0x4;
9569*4882a593Smuzhiyun 
9570*4882a593Smuzhiyun 	spec->multiout.dac_nids = spec->dacs;
9571*4882a593Smuzhiyun 	spec->multiout.num_dacs = 3;
9572*4882a593Smuzhiyun 
9573*4882a593Smuzhiyun 	if (!ca0132_use_alt_functions(spec))
9574*4882a593Smuzhiyun 		spec->multiout.max_channels = 2;
9575*4882a593Smuzhiyun 	else
9576*4882a593Smuzhiyun 		spec->multiout.max_channels = 6;
9577*4882a593Smuzhiyun 
9578*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9579*4882a593Smuzhiyun 	case QUIRK_ALIENWARE:
9580*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_ALIENWARE applied.\n", __func__);
9581*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, alienware_pincfgs);
9582*4882a593Smuzhiyun 		break;
9583*4882a593Smuzhiyun 	case QUIRK_SBZ:
9584*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_SBZ applied.\n", __func__);
9585*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, sbz_pincfgs);
9586*4882a593Smuzhiyun 		break;
9587*4882a593Smuzhiyun 	case QUIRK_ZXR:
9588*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_ZXR applied.\n", __func__);
9589*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, zxr_pincfgs);
9590*4882a593Smuzhiyun 		break;
9591*4882a593Smuzhiyun 	case QUIRK_R3D:
9592*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_R3D applied.\n", __func__);
9593*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, r3d_pincfgs);
9594*4882a593Smuzhiyun 		break;
9595*4882a593Smuzhiyun 	case QUIRK_R3DI:
9596*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_R3DI applied.\n", __func__);
9597*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, r3di_pincfgs);
9598*4882a593Smuzhiyun 		break;
9599*4882a593Smuzhiyun 	case QUIRK_AE5:
9600*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_AE5 applied.\n", __func__);
9601*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, ae5_pincfgs);
9602*4882a593Smuzhiyun 		break;
9603*4882a593Smuzhiyun 	case QUIRK_AE7:
9604*4882a593Smuzhiyun 		codec_dbg(codec, "%s: QUIRK_AE7 applied.\n", __func__);
9605*4882a593Smuzhiyun 		snd_hda_apply_pincfgs(codec, ae7_pincfgs);
9606*4882a593Smuzhiyun 		break;
9607*4882a593Smuzhiyun 	default:
9608*4882a593Smuzhiyun 		break;
9609*4882a593Smuzhiyun 	}
9610*4882a593Smuzhiyun 
9611*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9612*4882a593Smuzhiyun 	case QUIRK_ALIENWARE:
9613*4882a593Smuzhiyun 		spec->num_outputs = 2;
9614*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0b; /* speaker out */
9615*4882a593Smuzhiyun 		spec->out_pins[1] = 0x0f;
9616*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9617*4882a593Smuzhiyun 		spec->unsol_tag_hp = 0x0f;
9618*4882a593Smuzhiyun 
9619*4882a593Smuzhiyun 		spec->adcs[0] = 0x7; /* digital mic / analog mic1 */
9620*4882a593Smuzhiyun 		spec->adcs[1] = 0x8; /* analog mic2 */
9621*4882a593Smuzhiyun 		spec->adcs[2] = 0xa; /* what u hear */
9622*4882a593Smuzhiyun 
9623*4882a593Smuzhiyun 		spec->num_inputs = 3;
9624*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12;
9625*4882a593Smuzhiyun 		spec->input_pins[1] = 0x11;
9626*4882a593Smuzhiyun 		spec->input_pins[2] = 0x13;
9627*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9628*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = 0x11;
9629*4882a593Smuzhiyun 		break;
9630*4882a593Smuzhiyun 	case QUIRK_SBZ:
9631*4882a593Smuzhiyun 	case QUIRK_R3D:
9632*4882a593Smuzhiyun 		spec->num_outputs = 2;
9633*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0B; /* Line out */
9634*4882a593Smuzhiyun 		spec->out_pins[1] = 0x0F; /* Rear headphone out */
9635*4882a593Smuzhiyun 		spec->out_pins[2] = 0x10; /* Front Headphone / Center/LFE*/
9636*4882a593Smuzhiyun 		spec->out_pins[3] = 0x11; /* Rear surround */
9637*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9638*4882a593Smuzhiyun 		spec->unsol_tag_hp = spec->out_pins[1];
9639*4882a593Smuzhiyun 		spec->unsol_tag_front_hp = spec->out_pins[2];
9640*4882a593Smuzhiyun 
9641*4882a593Smuzhiyun 		spec->adcs[0] = 0x7; /* Rear Mic / Line-in */
9642*4882a593Smuzhiyun 		spec->adcs[1] = 0x8; /* Front Mic, but only if no DSP */
9643*4882a593Smuzhiyun 		spec->adcs[2] = 0xa; /* what u hear */
9644*4882a593Smuzhiyun 
9645*4882a593Smuzhiyun 		spec->num_inputs = 2;
9646*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12; /* Rear Mic / Line-in */
9647*4882a593Smuzhiyun 		spec->input_pins[1] = 0x13; /* What U Hear */
9648*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9649*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = spec->input_pins[0];
9650*4882a593Smuzhiyun 
9651*4882a593Smuzhiyun 		/* SPDIF I/O */
9652*4882a593Smuzhiyun 		spec->dig_out = 0x05;
9653*4882a593Smuzhiyun 		spec->multiout.dig_out_nid = spec->dig_out;
9654*4882a593Smuzhiyun 		spec->dig_in = 0x09;
9655*4882a593Smuzhiyun 		break;
9656*4882a593Smuzhiyun 	case QUIRK_ZXR:
9657*4882a593Smuzhiyun 		spec->num_outputs = 2;
9658*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0B; /* Line out */
9659*4882a593Smuzhiyun 		spec->out_pins[1] = 0x0F; /* Rear headphone out */
9660*4882a593Smuzhiyun 		spec->out_pins[2] = 0x10; /* Center/LFE */
9661*4882a593Smuzhiyun 		spec->out_pins[3] = 0x11; /* Rear surround */
9662*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9663*4882a593Smuzhiyun 		spec->unsol_tag_hp = spec->out_pins[1];
9664*4882a593Smuzhiyun 		spec->unsol_tag_front_hp = spec->out_pins[2];
9665*4882a593Smuzhiyun 
9666*4882a593Smuzhiyun 		spec->adcs[0] = 0x7; /* Rear Mic / Line-in */
9667*4882a593Smuzhiyun 		spec->adcs[1] = 0x8; /* Not connected, no front mic */
9668*4882a593Smuzhiyun 		spec->adcs[2] = 0xa; /* what u hear */
9669*4882a593Smuzhiyun 
9670*4882a593Smuzhiyun 		spec->num_inputs = 2;
9671*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12; /* Rear Mic / Line-in */
9672*4882a593Smuzhiyun 		spec->input_pins[1] = 0x13; /* What U Hear */
9673*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9674*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = spec->input_pins[0];
9675*4882a593Smuzhiyun 		break;
9676*4882a593Smuzhiyun 	case QUIRK_ZXR_DBPRO:
9677*4882a593Smuzhiyun 		spec->adcs[0] = 0x8; /* ZxR DBPro Aux In */
9678*4882a593Smuzhiyun 
9679*4882a593Smuzhiyun 		spec->num_inputs = 1;
9680*4882a593Smuzhiyun 		spec->input_pins[0] = 0x11; /* RCA Line-in */
9681*4882a593Smuzhiyun 
9682*4882a593Smuzhiyun 		spec->dig_out = 0x05;
9683*4882a593Smuzhiyun 		spec->multiout.dig_out_nid = spec->dig_out;
9684*4882a593Smuzhiyun 
9685*4882a593Smuzhiyun 		spec->dig_in = 0x09;
9686*4882a593Smuzhiyun 		break;
9687*4882a593Smuzhiyun 	case QUIRK_AE5:
9688*4882a593Smuzhiyun 	case QUIRK_AE7:
9689*4882a593Smuzhiyun 		spec->num_outputs = 2;
9690*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0B; /* Line out */
9691*4882a593Smuzhiyun 		spec->out_pins[1] = 0x11; /* Rear headphone out */
9692*4882a593Smuzhiyun 		spec->out_pins[2] = 0x10; /* Front Headphone / Center/LFE*/
9693*4882a593Smuzhiyun 		spec->out_pins[3] = 0x0F; /* Rear surround */
9694*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9695*4882a593Smuzhiyun 		spec->unsol_tag_hp = spec->out_pins[1];
9696*4882a593Smuzhiyun 		spec->unsol_tag_front_hp = spec->out_pins[2];
9697*4882a593Smuzhiyun 
9698*4882a593Smuzhiyun 		spec->adcs[0] = 0x7; /* Rear Mic / Line-in */
9699*4882a593Smuzhiyun 		spec->adcs[1] = 0x8; /* Front Mic, but only if no DSP */
9700*4882a593Smuzhiyun 		spec->adcs[2] = 0xa; /* what u hear */
9701*4882a593Smuzhiyun 
9702*4882a593Smuzhiyun 		spec->num_inputs = 2;
9703*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12; /* Rear Mic / Line-in */
9704*4882a593Smuzhiyun 		spec->input_pins[1] = 0x13; /* What U Hear */
9705*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9706*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = spec->input_pins[0];
9707*4882a593Smuzhiyun 
9708*4882a593Smuzhiyun 		/* SPDIF I/O */
9709*4882a593Smuzhiyun 		spec->dig_out = 0x05;
9710*4882a593Smuzhiyun 		spec->multiout.dig_out_nid = spec->dig_out;
9711*4882a593Smuzhiyun 		break;
9712*4882a593Smuzhiyun 	case QUIRK_R3DI:
9713*4882a593Smuzhiyun 		spec->num_outputs = 2;
9714*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0B; /* Line out */
9715*4882a593Smuzhiyun 		spec->out_pins[1] = 0x0F; /* Rear headphone out */
9716*4882a593Smuzhiyun 		spec->out_pins[2] = 0x10; /* Front Headphone / Center/LFE*/
9717*4882a593Smuzhiyun 		spec->out_pins[3] = 0x11; /* Rear surround */
9718*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9719*4882a593Smuzhiyun 		spec->unsol_tag_hp = spec->out_pins[1];
9720*4882a593Smuzhiyun 		spec->unsol_tag_front_hp = spec->out_pins[2];
9721*4882a593Smuzhiyun 
9722*4882a593Smuzhiyun 		spec->adcs[0] = 0x07; /* Rear Mic / Line-in */
9723*4882a593Smuzhiyun 		spec->adcs[1] = 0x08; /* Front Mic, but only if no DSP */
9724*4882a593Smuzhiyun 		spec->adcs[2] = 0x0a; /* what u hear */
9725*4882a593Smuzhiyun 
9726*4882a593Smuzhiyun 		spec->num_inputs = 2;
9727*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12; /* Rear Mic / Line-in */
9728*4882a593Smuzhiyun 		spec->input_pins[1] = 0x13; /* What U Hear */
9729*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9730*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = spec->input_pins[0];
9731*4882a593Smuzhiyun 
9732*4882a593Smuzhiyun 		/* SPDIF I/O */
9733*4882a593Smuzhiyun 		spec->dig_out = 0x05;
9734*4882a593Smuzhiyun 		spec->multiout.dig_out_nid = spec->dig_out;
9735*4882a593Smuzhiyun 		break;
9736*4882a593Smuzhiyun 	default:
9737*4882a593Smuzhiyun 		spec->num_outputs = 2;
9738*4882a593Smuzhiyun 		spec->out_pins[0] = 0x0b; /* speaker out */
9739*4882a593Smuzhiyun 		spec->out_pins[1] = 0x10; /* headphone out */
9740*4882a593Smuzhiyun 		spec->shared_out_nid = 0x2;
9741*4882a593Smuzhiyun 		spec->unsol_tag_hp = spec->out_pins[1];
9742*4882a593Smuzhiyun 
9743*4882a593Smuzhiyun 		spec->adcs[0] = 0x7; /* digital mic / analog mic1 */
9744*4882a593Smuzhiyun 		spec->adcs[1] = 0x8; /* analog mic2 */
9745*4882a593Smuzhiyun 		spec->adcs[2] = 0xa; /* what u hear */
9746*4882a593Smuzhiyun 
9747*4882a593Smuzhiyun 		spec->num_inputs = 3;
9748*4882a593Smuzhiyun 		spec->input_pins[0] = 0x12;
9749*4882a593Smuzhiyun 		spec->input_pins[1] = 0x11;
9750*4882a593Smuzhiyun 		spec->input_pins[2] = 0x13;
9751*4882a593Smuzhiyun 		spec->shared_mic_nid = 0x7;
9752*4882a593Smuzhiyun 		spec->unsol_tag_amic1 = spec->input_pins[0];
9753*4882a593Smuzhiyun 
9754*4882a593Smuzhiyun 		/* SPDIF I/O */
9755*4882a593Smuzhiyun 		spec->dig_out = 0x05;
9756*4882a593Smuzhiyun 		spec->multiout.dig_out_nid = spec->dig_out;
9757*4882a593Smuzhiyun 		spec->dig_in = 0x09;
9758*4882a593Smuzhiyun 		break;
9759*4882a593Smuzhiyun 	}
9760*4882a593Smuzhiyun }
9761*4882a593Smuzhiyun 
ca0132_prepare_verbs(struct hda_codec * codec)9762*4882a593Smuzhiyun static int ca0132_prepare_verbs(struct hda_codec *codec)
9763*4882a593Smuzhiyun {
9764*4882a593Smuzhiyun /* Verbs + terminator (an empty element) */
9765*4882a593Smuzhiyun #define NUM_SPEC_VERBS 2
9766*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9767*4882a593Smuzhiyun 
9768*4882a593Smuzhiyun 	spec->chip_init_verbs = ca0132_init_verbs0;
9769*4882a593Smuzhiyun 	/*
9770*4882a593Smuzhiyun 	 * Since desktop cards use pci_mmio, this can be used to determine
9771*4882a593Smuzhiyun 	 * whether or not to use these verbs instead of a separate bool.
9772*4882a593Smuzhiyun 	 */
9773*4882a593Smuzhiyun 	if (ca0132_use_pci_mmio(spec))
9774*4882a593Smuzhiyun 		spec->desktop_init_verbs = ca0132_init_verbs1;
9775*4882a593Smuzhiyun 	spec->spec_init_verbs = kcalloc(NUM_SPEC_VERBS,
9776*4882a593Smuzhiyun 					sizeof(struct hda_verb),
9777*4882a593Smuzhiyun 					GFP_KERNEL);
9778*4882a593Smuzhiyun 	if (!spec->spec_init_verbs)
9779*4882a593Smuzhiyun 		return -ENOMEM;
9780*4882a593Smuzhiyun 
9781*4882a593Smuzhiyun 	/* config EAPD */
9782*4882a593Smuzhiyun 	spec->spec_init_verbs[0].nid = 0x0b;
9783*4882a593Smuzhiyun 	spec->spec_init_verbs[0].param = 0x78D;
9784*4882a593Smuzhiyun 	spec->spec_init_verbs[0].verb = 0x00;
9785*4882a593Smuzhiyun 
9786*4882a593Smuzhiyun 	/* Previously commented configuration */
9787*4882a593Smuzhiyun 	/*
9788*4882a593Smuzhiyun 	spec->spec_init_verbs[2].nid = 0x0b;
9789*4882a593Smuzhiyun 	spec->spec_init_verbs[2].param = AC_VERB_SET_EAPD_BTLENABLE;
9790*4882a593Smuzhiyun 	spec->spec_init_verbs[2].verb = 0x02;
9791*4882a593Smuzhiyun 
9792*4882a593Smuzhiyun 	spec->spec_init_verbs[3].nid = 0x10;
9793*4882a593Smuzhiyun 	spec->spec_init_verbs[3].param = 0x78D;
9794*4882a593Smuzhiyun 	spec->spec_init_verbs[3].verb = 0x02;
9795*4882a593Smuzhiyun 
9796*4882a593Smuzhiyun 	spec->spec_init_verbs[4].nid = 0x10;
9797*4882a593Smuzhiyun 	spec->spec_init_verbs[4].param = AC_VERB_SET_EAPD_BTLENABLE;
9798*4882a593Smuzhiyun 	spec->spec_init_verbs[4].verb = 0x02;
9799*4882a593Smuzhiyun 	*/
9800*4882a593Smuzhiyun 
9801*4882a593Smuzhiyun 	/* Terminator: spec->spec_init_verbs[NUM_SPEC_VERBS-1] */
9802*4882a593Smuzhiyun 	return 0;
9803*4882a593Smuzhiyun }
9804*4882a593Smuzhiyun 
9805*4882a593Smuzhiyun /*
9806*4882a593Smuzhiyun  * The Sound Blaster ZxR shares the same PCI subsystem ID as some regular
9807*4882a593Smuzhiyun  * Sound Blaster Z cards. However, they have different HDA codec subsystem
9808*4882a593Smuzhiyun  * ID's. So, we check for the ZxR's subsystem ID, as well as the DBPro
9809*4882a593Smuzhiyun  * daughter boards ID.
9810*4882a593Smuzhiyun  */
sbz_detect_quirk(struct hda_codec * codec)9811*4882a593Smuzhiyun static void sbz_detect_quirk(struct hda_codec *codec)
9812*4882a593Smuzhiyun {
9813*4882a593Smuzhiyun 	struct ca0132_spec *spec = codec->spec;
9814*4882a593Smuzhiyun 
9815*4882a593Smuzhiyun 	switch (codec->core.subsystem_id) {
9816*4882a593Smuzhiyun 	case 0x11020033:
9817*4882a593Smuzhiyun 		spec->quirk = QUIRK_ZXR;
9818*4882a593Smuzhiyun 		break;
9819*4882a593Smuzhiyun 	case 0x1102003f:
9820*4882a593Smuzhiyun 		spec->quirk = QUIRK_ZXR_DBPRO;
9821*4882a593Smuzhiyun 		break;
9822*4882a593Smuzhiyun 	default:
9823*4882a593Smuzhiyun 		spec->quirk = QUIRK_SBZ;
9824*4882a593Smuzhiyun 		break;
9825*4882a593Smuzhiyun 	}
9826*4882a593Smuzhiyun }
9827*4882a593Smuzhiyun 
patch_ca0132(struct hda_codec * codec)9828*4882a593Smuzhiyun static int patch_ca0132(struct hda_codec *codec)
9829*4882a593Smuzhiyun {
9830*4882a593Smuzhiyun 	struct ca0132_spec *spec;
9831*4882a593Smuzhiyun 	int err;
9832*4882a593Smuzhiyun 	const struct snd_pci_quirk *quirk;
9833*4882a593Smuzhiyun 
9834*4882a593Smuzhiyun 	codec_dbg(codec, "patch_ca0132\n");
9835*4882a593Smuzhiyun 
9836*4882a593Smuzhiyun 	spec = kzalloc(sizeof(*spec), GFP_KERNEL);
9837*4882a593Smuzhiyun 	if (!spec)
9838*4882a593Smuzhiyun 		return -ENOMEM;
9839*4882a593Smuzhiyun 	codec->spec = spec;
9840*4882a593Smuzhiyun 	spec->codec = codec;
9841*4882a593Smuzhiyun 
9842*4882a593Smuzhiyun 	/* Detect codec quirk */
9843*4882a593Smuzhiyun 	quirk = snd_pci_quirk_lookup(codec->bus->pci, ca0132_quirks);
9844*4882a593Smuzhiyun 	if (quirk)
9845*4882a593Smuzhiyun 		spec->quirk = quirk->value;
9846*4882a593Smuzhiyun 	else
9847*4882a593Smuzhiyun 		spec->quirk = QUIRK_NONE;
9848*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_SBZ)
9849*4882a593Smuzhiyun 		sbz_detect_quirk(codec);
9850*4882a593Smuzhiyun 
9851*4882a593Smuzhiyun 	if (ca0132_quirk(spec) == QUIRK_ZXR_DBPRO)
9852*4882a593Smuzhiyun 		codec->patch_ops = dbpro_patch_ops;
9853*4882a593Smuzhiyun 	else
9854*4882a593Smuzhiyun 		codec->patch_ops = ca0132_patch_ops;
9855*4882a593Smuzhiyun 
9856*4882a593Smuzhiyun 	codec->pcm_format_first = 1;
9857*4882a593Smuzhiyun 	codec->no_sticky_stream = 1;
9858*4882a593Smuzhiyun 
9859*4882a593Smuzhiyun 
9860*4882a593Smuzhiyun 	spec->dsp_state = DSP_DOWNLOAD_INIT;
9861*4882a593Smuzhiyun 	spec->num_mixers = 1;
9862*4882a593Smuzhiyun 
9863*4882a593Smuzhiyun 	/* Set which mixers each quirk uses. */
9864*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9865*4882a593Smuzhiyun 	case QUIRK_SBZ:
9866*4882a593Smuzhiyun 		spec->mixers[0] = desktop_mixer;
9867*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Sound Blaster Z");
9868*4882a593Smuzhiyun 		break;
9869*4882a593Smuzhiyun 	case QUIRK_ZXR:
9870*4882a593Smuzhiyun 		spec->mixers[0] = desktop_mixer;
9871*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Sound Blaster ZxR");
9872*4882a593Smuzhiyun 		break;
9873*4882a593Smuzhiyun 	case QUIRK_ZXR_DBPRO:
9874*4882a593Smuzhiyun 		break;
9875*4882a593Smuzhiyun 	case QUIRK_R3D:
9876*4882a593Smuzhiyun 		spec->mixers[0] = desktop_mixer;
9877*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Recon3D");
9878*4882a593Smuzhiyun 		break;
9879*4882a593Smuzhiyun 	case QUIRK_R3DI:
9880*4882a593Smuzhiyun 		spec->mixers[0] = r3di_mixer;
9881*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Recon3Di");
9882*4882a593Smuzhiyun 		break;
9883*4882a593Smuzhiyun 	case QUIRK_AE5:
9884*4882a593Smuzhiyun 		spec->mixers[0] = desktop_mixer;
9885*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Sound BlasterX AE-5");
9886*4882a593Smuzhiyun 		break;
9887*4882a593Smuzhiyun 	case QUIRK_AE7:
9888*4882a593Smuzhiyun 		spec->mixers[0] = desktop_mixer;
9889*4882a593Smuzhiyun 		snd_hda_codec_set_name(codec, "Sound Blaster AE-7");
9890*4882a593Smuzhiyun 		break;
9891*4882a593Smuzhiyun 	default:
9892*4882a593Smuzhiyun 		spec->mixers[0] = ca0132_mixer;
9893*4882a593Smuzhiyun 		break;
9894*4882a593Smuzhiyun 	}
9895*4882a593Smuzhiyun 
9896*4882a593Smuzhiyun 	/* Setup whether or not to use alt functions/controls/pci_mmio */
9897*4882a593Smuzhiyun 	switch (ca0132_quirk(spec)) {
9898*4882a593Smuzhiyun 	case QUIRK_SBZ:
9899*4882a593Smuzhiyun 	case QUIRK_R3D:
9900*4882a593Smuzhiyun 	case QUIRK_AE5:
9901*4882a593Smuzhiyun 	case QUIRK_AE7:
9902*4882a593Smuzhiyun 	case QUIRK_ZXR:
9903*4882a593Smuzhiyun 		spec->use_alt_controls = true;
9904*4882a593Smuzhiyun 		spec->use_alt_functions = true;
9905*4882a593Smuzhiyun 		spec->use_pci_mmio = true;
9906*4882a593Smuzhiyun 		break;
9907*4882a593Smuzhiyun 	case QUIRK_R3DI:
9908*4882a593Smuzhiyun 		spec->use_alt_controls = true;
9909*4882a593Smuzhiyun 		spec->use_alt_functions = true;
9910*4882a593Smuzhiyun 		spec->use_pci_mmio = false;
9911*4882a593Smuzhiyun 		break;
9912*4882a593Smuzhiyun 	default:
9913*4882a593Smuzhiyun 		spec->use_alt_controls = false;
9914*4882a593Smuzhiyun 		spec->use_alt_functions = false;
9915*4882a593Smuzhiyun 		spec->use_pci_mmio = false;
9916*4882a593Smuzhiyun 		break;
9917*4882a593Smuzhiyun 	}
9918*4882a593Smuzhiyun 
9919*4882a593Smuzhiyun #ifdef CONFIG_PCI
9920*4882a593Smuzhiyun 	if (spec->use_pci_mmio) {
9921*4882a593Smuzhiyun 		spec->mem_base = pci_iomap(codec->bus->pci, 2, 0xC20);
9922*4882a593Smuzhiyun 		if (spec->mem_base == NULL) {
9923*4882a593Smuzhiyun 			codec_warn(codec, "pci_iomap failed! Setting quirk to QUIRK_NONE.");
9924*4882a593Smuzhiyun 			spec->quirk = QUIRK_NONE;
9925*4882a593Smuzhiyun 		}
9926*4882a593Smuzhiyun 	}
9927*4882a593Smuzhiyun #endif
9928*4882a593Smuzhiyun 
9929*4882a593Smuzhiyun 	spec->base_init_verbs = ca0132_base_init_verbs;
9930*4882a593Smuzhiyun 	spec->base_exit_verbs = ca0132_base_exit_verbs;
9931*4882a593Smuzhiyun 
9932*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&spec->unsol_hp_work, ca0132_unsol_hp_delayed);
9933*4882a593Smuzhiyun 
9934*4882a593Smuzhiyun 	ca0132_init_chip(codec);
9935*4882a593Smuzhiyun 
9936*4882a593Smuzhiyun 	ca0132_config(codec);
9937*4882a593Smuzhiyun 
9938*4882a593Smuzhiyun 	err = ca0132_prepare_verbs(codec);
9939*4882a593Smuzhiyun 	if (err < 0)
9940*4882a593Smuzhiyun 		goto error;
9941*4882a593Smuzhiyun 
9942*4882a593Smuzhiyun 	err = snd_hda_parse_pin_def_config(codec, &spec->autocfg, NULL);
9943*4882a593Smuzhiyun 	if (err < 0)
9944*4882a593Smuzhiyun 		goto error;
9945*4882a593Smuzhiyun 
9946*4882a593Smuzhiyun 	return 0;
9947*4882a593Smuzhiyun 
9948*4882a593Smuzhiyun  error:
9949*4882a593Smuzhiyun 	ca0132_free(codec);
9950*4882a593Smuzhiyun 	return err;
9951*4882a593Smuzhiyun }
9952*4882a593Smuzhiyun 
9953*4882a593Smuzhiyun /*
9954*4882a593Smuzhiyun  * patch entries
9955*4882a593Smuzhiyun  */
9956*4882a593Smuzhiyun static const struct hda_device_id snd_hda_id_ca0132[] = {
9957*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x11020011, "CA0132", patch_ca0132),
9958*4882a593Smuzhiyun 	{} /* terminator */
9959*4882a593Smuzhiyun };
9960*4882a593Smuzhiyun MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_ca0132);
9961*4882a593Smuzhiyun 
9962*4882a593Smuzhiyun MODULE_LICENSE("GPL");
9963*4882a593Smuzhiyun MODULE_DESCRIPTION("Creative Sound Core3D codec");
9964*4882a593Smuzhiyun 
9965*4882a593Smuzhiyun static struct hda_codec_driver ca0132_driver = {
9966*4882a593Smuzhiyun 	.id = snd_hda_id_ca0132,
9967*4882a593Smuzhiyun };
9968*4882a593Smuzhiyun 
9969*4882a593Smuzhiyun module_hda_codec_driver(ca0132_driver);
9970