1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2021 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun&csi2_dcphy0 { 8*4882a593Smuzhiyun status = "okay"; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun ports { 11*4882a593Smuzhiyun #address-cells = <1>; 12*4882a593Smuzhiyun #size-cells = <0>; 13*4882a593Smuzhiyun port@0 { 14*4882a593Smuzhiyun reg = <0>; 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <0>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun mipi_in_ucam0: endpoint@1 { 19*4882a593Smuzhiyun reg = <1>; 20*4882a593Smuzhiyun remote-endpoint = <&imx464_out0>; 21*4882a593Smuzhiyun data-lanes = <1 2>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun port@1 { 25*4882a593Smuzhiyun reg = <1>; 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun csidcphy0_out: endpoint@0 { 30*4882a593Smuzhiyun reg = <0>; 31*4882a593Smuzhiyun remote-endpoint = <&mipi0_csi2_input>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun}; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun&csi2_dcphy1 { 38*4882a593Smuzhiyun status = "okay"; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun ports { 41*4882a593Smuzhiyun #address-cells = <1>; 42*4882a593Smuzhiyun #size-cells = <0>; 43*4882a593Smuzhiyun port@0 { 44*4882a593Smuzhiyun reg = <0>; 45*4882a593Smuzhiyun #address-cells = <1>; 46*4882a593Smuzhiyun #size-cells = <0>; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun mipi_in_ucam1: endpoint@1 { 49*4882a593Smuzhiyun reg = <1>; 50*4882a593Smuzhiyun remote-endpoint = <&imx464_out1>; 51*4882a593Smuzhiyun data-lanes = <1 2>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun port@1 { 55*4882a593Smuzhiyun reg = <1>; 56*4882a593Smuzhiyun #address-cells = <1>; 57*4882a593Smuzhiyun #size-cells = <0>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun csidcphy1_out: endpoint@0 { 60*4882a593Smuzhiyun reg = <0>; 61*4882a593Smuzhiyun remote-endpoint = <&mipi1_csi2_input>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&csi2_dphy0_hw { 68*4882a593Smuzhiyun status = "okay"; 69*4882a593Smuzhiyun}; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun&csi2_dphy1_hw { 72*4882a593Smuzhiyun status = "okay"; 73*4882a593Smuzhiyun}; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun&csi2_dphy1 { 76*4882a593Smuzhiyun status = "okay"; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun ports { 79*4882a593Smuzhiyun #address-cells = <1>; 80*4882a593Smuzhiyun #size-cells = <0>; 81*4882a593Smuzhiyun port@0 { 82*4882a593Smuzhiyun reg = <0>; 83*4882a593Smuzhiyun #address-cells = <1>; 84*4882a593Smuzhiyun #size-cells = <0>; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun mipi_in_ucam2: endpoint@1 { 87*4882a593Smuzhiyun reg = <1>; 88*4882a593Smuzhiyun remote-endpoint = <&imx464_out2>; 89*4882a593Smuzhiyun data-lanes = <1 2>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun port@1 { 93*4882a593Smuzhiyun reg = <1>; 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <0>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun csidphy1_out: endpoint@0 { 98*4882a593Smuzhiyun reg = <0>; 99*4882a593Smuzhiyun remote-endpoint = <&mipi2_csi2_input>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun}; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun&csi2_dphy2 { 106*4882a593Smuzhiyun status = "okay"; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun ports { 109*4882a593Smuzhiyun #address-cells = <1>; 110*4882a593Smuzhiyun #size-cells = <0>; 111*4882a593Smuzhiyun port@0 { 112*4882a593Smuzhiyun reg = <0>; 113*4882a593Smuzhiyun #address-cells = <1>; 114*4882a593Smuzhiyun #size-cells = <0>; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun mipi_in_ucam3: endpoint@1 { 117*4882a593Smuzhiyun reg = <1>; 118*4882a593Smuzhiyun remote-endpoint = <&imx464_out3>; 119*4882a593Smuzhiyun data-lanes = <1 2>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun port@1 { 123*4882a593Smuzhiyun reg = <1>; 124*4882a593Smuzhiyun #address-cells = <1>; 125*4882a593Smuzhiyun #size-cells = <0>; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun csidphy2_out: endpoint@0 { 128*4882a593Smuzhiyun reg = <0>; 129*4882a593Smuzhiyun remote-endpoint = <&mipi3_csi2_input>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun}; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun&csi2_dphy4 { 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun ports { 139*4882a593Smuzhiyun #address-cells = <1>; 140*4882a593Smuzhiyun #size-cells = <0>; 141*4882a593Smuzhiyun port@0 { 142*4882a593Smuzhiyun reg = <0>; 143*4882a593Smuzhiyun #address-cells = <1>; 144*4882a593Smuzhiyun #size-cells = <0>; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun mipi_in_ucam4: endpoint@1 { 147*4882a593Smuzhiyun reg = <1>; 148*4882a593Smuzhiyun remote-endpoint = <&imx464_out4>; 149*4882a593Smuzhiyun data-lanes = <1 2>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun port@1 { 153*4882a593Smuzhiyun reg = <1>; 154*4882a593Smuzhiyun #address-cells = <1>; 155*4882a593Smuzhiyun #size-cells = <0>; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun csidphy4_out: endpoint@0 { 158*4882a593Smuzhiyun reg = <0>; 159*4882a593Smuzhiyun remote-endpoint = <&mipi4_csi2_input>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun}; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun&csi2_dphy5 { 166*4882a593Smuzhiyun status = "okay"; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun ports { 169*4882a593Smuzhiyun #address-cells = <1>; 170*4882a593Smuzhiyun #size-cells = <0>; 171*4882a593Smuzhiyun port@0 { 172*4882a593Smuzhiyun reg = <0>; 173*4882a593Smuzhiyun #address-cells = <1>; 174*4882a593Smuzhiyun #size-cells = <0>; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun mipi_in_ucam5: endpoint@1 { 177*4882a593Smuzhiyun reg = <1>; 178*4882a593Smuzhiyun remote-endpoint = <&imx464_out5>; 179*4882a593Smuzhiyun data-lanes = <1 2>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun port@1 { 183*4882a593Smuzhiyun reg = <1>; 184*4882a593Smuzhiyun #address-cells = <1>; 185*4882a593Smuzhiyun #size-cells = <0>; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun csidphy5_out: endpoint@0 { 188*4882a593Smuzhiyun reg = <0>; 189*4882a593Smuzhiyun remote-endpoint = <&mipi5_csi2_input>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun}; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun&i2c3 { 196*4882a593Smuzhiyun status = "okay"; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* module 77/79 0x1a 78/80 0x36 */ 199*4882a593Smuzhiyun imx464_2: imx464-2@1a { 200*4882a593Smuzhiyun compatible = "sony,imx464"; 201*4882a593Smuzhiyun status = "okay"; 202*4882a593Smuzhiyun reg = <0x1a>; 203*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M3>; 204*4882a593Smuzhiyun clock-names = "xvclk"; 205*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 206*4882a593Smuzhiyun pinctrl-names = "default"; 207*4882a593Smuzhiyun pinctrl-0 = <&mipim0_camera3_clk>; 208*4882a593Smuzhiyun avdd-supply = <&vcc_mipicsi0>; 209*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PB3 GPIO_ACTIVE_HIGH>; 210*4882a593Smuzhiyun rockchip,camera-module-index = <2>; 211*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 212*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 213*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 214*4882a593Smuzhiyun port { 215*4882a593Smuzhiyun imx464_out2: endpoint { 216*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam2>; 217*4882a593Smuzhiyun data-lanes = <1 2>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun imx464_3: imx464-3@36 { 223*4882a593Smuzhiyun compatible = "sony,imx464"; 224*4882a593Smuzhiyun status = "okay"; 225*4882a593Smuzhiyun reg = <0x36>; 226*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M3>; 227*4882a593Smuzhiyun clock-names = "xvclk"; 228*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 229*4882a593Smuzhiyun avdd-supply = <&vcc_mipicsi0>; 230*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PA7 GPIO_ACTIVE_HIGH>; 231*4882a593Smuzhiyun rockchip,camera-module-index = <3>; 232*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 233*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 234*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 235*4882a593Smuzhiyun port { 236*4882a593Smuzhiyun imx464_out3: endpoint { 237*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam3>; 238*4882a593Smuzhiyun data-lanes = <1 2>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun}; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun&i2c4 { 245*4882a593Smuzhiyun status = "okay"; 246*4882a593Smuzhiyun pinctrl-0 = <&i2c4m3_xfer>; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* 77/79 0x1a 78/80 0x36 */ 249*4882a593Smuzhiyun imx464_4: imx464-4@1a { 250*4882a593Smuzhiyun compatible = "sony,imx464"; 251*4882a593Smuzhiyun status = "okay"; 252*4882a593Smuzhiyun reg = <0x1a>; 253*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M4>; 254*4882a593Smuzhiyun clock-names = "xvclk"; 255*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 256*4882a593Smuzhiyun pinctrl-names = "default"; 257*4882a593Smuzhiyun pinctrl-0 = <&mipim0_camera4_clk>; 258*4882a593Smuzhiyun avdd-supply = <&vcc_mipicsi1>; 259*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PB4 GPIO_ACTIVE_HIGH>; 260*4882a593Smuzhiyun rockchip,camera-module-index = <0>; 261*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 262*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 263*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 264*4882a593Smuzhiyun port { 265*4882a593Smuzhiyun imx464_out4: endpoint { 266*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam4>; 267*4882a593Smuzhiyun data-lanes = <1 2>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun imx464_5: imx464-5@36 { 273*4882a593Smuzhiyun compatible = "sony,imx464"; 274*4882a593Smuzhiyun status = "okay"; 275*4882a593Smuzhiyun reg = <0x36>; 276*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M4>; 277*4882a593Smuzhiyun clock-names = "xvclk"; 278*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 279*4882a593Smuzhiyun avdd-supply = <&vcc_mipicsi1>; 280*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PB0 GPIO_ACTIVE_HIGH>; 281*4882a593Smuzhiyun rockchip,camera-module-index = <1>; 282*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 283*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 284*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 285*4882a593Smuzhiyun port { 286*4882a593Smuzhiyun imx464_out5: endpoint { 287*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam5>; 288*4882a593Smuzhiyun data-lanes = <1 2>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun}; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun&i2c5 { 295*4882a593Smuzhiyun status = "okay"; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* 77/79 0x1a 78/80 0x36 */ 298*4882a593Smuzhiyun imx464_0: imx464-0@1a { 299*4882a593Smuzhiyun compatible = "sony,imx464"; 300*4882a593Smuzhiyun status = "okay"; 301*4882a593Smuzhiyun reg = <0x1a>; 302*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M1>; 303*4882a593Smuzhiyun clock-names = "xvclk"; 304*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 305*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PA0 GPIO_ACTIVE_HIGH>; 306*4882a593Smuzhiyun pinctrl-names = "default"; 307*4882a593Smuzhiyun pinctrl-0 = <&mipim0_camera1_clk>; 308*4882a593Smuzhiyun avdd-supply = <&vcc_mipidcphy0>; 309*4882a593Smuzhiyun rockchip,camera-module-index = <4>; 310*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 311*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 312*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 313*4882a593Smuzhiyun port { 314*4882a593Smuzhiyun imx464_out0: endpoint { 315*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam0>; 316*4882a593Smuzhiyun data-lanes = <1 2>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun imx464_1: imx464-1@36 { 322*4882a593Smuzhiyun compatible = "sony,imx464"; 323*4882a593Smuzhiyun status = "okay"; 324*4882a593Smuzhiyun reg = <0x36>; 325*4882a593Smuzhiyun clocks = <&cru CLK_MIPI_CAMARAOUT_M2>; 326*4882a593Smuzhiyun clock-names = "xvclk"; 327*4882a593Smuzhiyun power-domains = <&power RK3588_PD_VI>; 328*4882a593Smuzhiyun pinctrl-names = "default"; 329*4882a593Smuzhiyun pinctrl-0 = <&mipim0_camera2_clk>; 330*4882a593Smuzhiyun pwdn-gpios = <&gpio1 RK_PA1 GPIO_ACTIVE_HIGH>; 331*4882a593Smuzhiyun avdd-supply = <&vcc_mipidcphy0>; 332*4882a593Smuzhiyun rockchip,camera-module-index = <5>; 333*4882a593Smuzhiyun rockchip,camera-module-facing = "back"; 334*4882a593Smuzhiyun rockchip,camera-module-name = "CMK-OT1980-PX1"; 335*4882a593Smuzhiyun rockchip,camera-module-lens-name = "SHG102"; 336*4882a593Smuzhiyun port { 337*4882a593Smuzhiyun imx464_out1: endpoint { 338*4882a593Smuzhiyun remote-endpoint = <&mipi_in_ucam1>; 339*4882a593Smuzhiyun data-lanes = <1 2>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun}; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun&mipi_dcphy0 { 346*4882a593Smuzhiyun status = "okay"; 347*4882a593Smuzhiyun}; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun&mipi_dcphy1 { 350*4882a593Smuzhiyun status = "okay"; 351*4882a593Smuzhiyun}; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun&mipi0_csi2 { 354*4882a593Smuzhiyun status = "okay"; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun ports { 357*4882a593Smuzhiyun #address-cells = <1>; 358*4882a593Smuzhiyun #size-cells = <0>; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun port@0 { 361*4882a593Smuzhiyun reg = <0>; 362*4882a593Smuzhiyun #address-cells = <1>; 363*4882a593Smuzhiyun #size-cells = <0>; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun mipi0_csi2_input: endpoint@1 { 366*4882a593Smuzhiyun reg = <1>; 367*4882a593Smuzhiyun remote-endpoint = <&csidcphy0_out>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun port@1 { 372*4882a593Smuzhiyun reg = <1>; 373*4882a593Smuzhiyun #address-cells = <1>; 374*4882a593Smuzhiyun #size-cells = <0>; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun mipi0_csi2_output: endpoint@0 { 377*4882a593Smuzhiyun reg = <0>; 378*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in0>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun}; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun&mipi1_csi2 { 385*4882a593Smuzhiyun status = "okay"; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun ports { 388*4882a593Smuzhiyun #address-cells = <1>; 389*4882a593Smuzhiyun #size-cells = <0>; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun port@0 { 392*4882a593Smuzhiyun reg = <0>; 393*4882a593Smuzhiyun #address-cells = <1>; 394*4882a593Smuzhiyun #size-cells = <0>; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun mipi1_csi2_input: endpoint@1 { 397*4882a593Smuzhiyun reg = <1>; 398*4882a593Smuzhiyun remote-endpoint = <&csidcphy1_out>; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun port@1 { 403*4882a593Smuzhiyun reg = <1>; 404*4882a593Smuzhiyun #address-cells = <1>; 405*4882a593Smuzhiyun #size-cells = <0>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun mipi1_csi2_output: endpoint@0 { 408*4882a593Smuzhiyun reg = <0>; 409*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in1>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun}; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun&mipi2_csi2 { 416*4882a593Smuzhiyun status = "okay"; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun ports { 419*4882a593Smuzhiyun #address-cells = <1>; 420*4882a593Smuzhiyun #size-cells = <0>; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun port@0 { 423*4882a593Smuzhiyun reg = <0>; 424*4882a593Smuzhiyun #address-cells = <1>; 425*4882a593Smuzhiyun #size-cells = <0>; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun mipi2_csi2_input: endpoint@1 { 428*4882a593Smuzhiyun reg = <1>; 429*4882a593Smuzhiyun remote-endpoint = <&csidphy1_out>; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun port@1 { 434*4882a593Smuzhiyun reg = <1>; 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun mipi2_csi2_output: endpoint@0 { 439*4882a593Smuzhiyun reg = <0>; 440*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in2>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun}; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun&mipi3_csi2 { 447*4882a593Smuzhiyun status = "okay"; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun ports { 450*4882a593Smuzhiyun #address-cells = <1>; 451*4882a593Smuzhiyun #size-cells = <0>; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun port@0 { 454*4882a593Smuzhiyun reg = <0>; 455*4882a593Smuzhiyun #address-cells = <1>; 456*4882a593Smuzhiyun #size-cells = <0>; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun mipi3_csi2_input: endpoint@1 { 459*4882a593Smuzhiyun reg = <1>; 460*4882a593Smuzhiyun remote-endpoint = <&csidphy2_out>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun port@1 { 465*4882a593Smuzhiyun reg = <1>; 466*4882a593Smuzhiyun #address-cells = <1>; 467*4882a593Smuzhiyun #size-cells = <0>; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun mipi3_csi2_output: endpoint@0 { 470*4882a593Smuzhiyun reg = <0>; 471*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in3>; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun}; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun&mipi4_csi2 { 478*4882a593Smuzhiyun status = "okay"; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun ports { 481*4882a593Smuzhiyun #address-cells = <1>; 482*4882a593Smuzhiyun #size-cells = <0>; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun port@0 { 485*4882a593Smuzhiyun reg = <0>; 486*4882a593Smuzhiyun #address-cells = <1>; 487*4882a593Smuzhiyun #size-cells = <0>; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun mipi4_csi2_input: endpoint@1 { 490*4882a593Smuzhiyun reg = <1>; 491*4882a593Smuzhiyun remote-endpoint = <&csidphy4_out>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun port@1 { 496*4882a593Smuzhiyun reg = <1>; 497*4882a593Smuzhiyun #address-cells = <1>; 498*4882a593Smuzhiyun #size-cells = <0>; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun mipi4_csi2_output: endpoint@0 { 501*4882a593Smuzhiyun reg = <0>; 502*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in4>; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun}; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun&mipi5_csi2 { 509*4882a593Smuzhiyun status = "okay"; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun ports { 512*4882a593Smuzhiyun #address-cells = <1>; 513*4882a593Smuzhiyun #size-cells = <0>; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun port@0 { 516*4882a593Smuzhiyun reg = <0>; 517*4882a593Smuzhiyun #address-cells = <1>; 518*4882a593Smuzhiyun #size-cells = <0>; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun mipi5_csi2_input: endpoint@1 { 521*4882a593Smuzhiyun reg = <1>; 522*4882a593Smuzhiyun remote-endpoint = <&csidphy5_out>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun port@1 { 527*4882a593Smuzhiyun reg = <1>; 528*4882a593Smuzhiyun #address-cells = <1>; 529*4882a593Smuzhiyun #size-cells = <0>; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun mipi5_csi2_output: endpoint@0 { 532*4882a593Smuzhiyun reg = <0>; 533*4882a593Smuzhiyun remote-endpoint = <&cif_mipi_in5>; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun}; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun&rkcif { 540*4882a593Smuzhiyun status = "okay"; 541*4882a593Smuzhiyun}; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun&rkcif_mipi_lvds { 544*4882a593Smuzhiyun status = "okay"; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun port { 547*4882a593Smuzhiyun cif_mipi_in0: endpoint { 548*4882a593Smuzhiyun remote-endpoint = <&mipi0_csi2_output>; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun}; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf { 554*4882a593Smuzhiyun status = "okay"; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun port { 557*4882a593Smuzhiyun mipi_lvds_sditf: endpoint { 558*4882a593Smuzhiyun remote-endpoint = <&isp0_vir0>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun}; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun&rkcif_mipi_lvds1 { 564*4882a593Smuzhiyun status = "okay"; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun port { 567*4882a593Smuzhiyun cif_mipi_in1: endpoint { 568*4882a593Smuzhiyun remote-endpoint = <&mipi1_csi2_output>; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun }; 571*4882a593Smuzhiyun}; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun&rkcif_mipi_lvds1_sditf { 574*4882a593Smuzhiyun status = "okay"; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun port { 577*4882a593Smuzhiyun mipi1_lvds_sditf: endpoint { 578*4882a593Smuzhiyun remote-endpoint = <&isp1_vir0>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun}; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun&rkcif_mipi_lvds2 { 584*4882a593Smuzhiyun status = "okay"; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun port { 587*4882a593Smuzhiyun cif_mipi_in2: endpoint { 588*4882a593Smuzhiyun remote-endpoint = <&mipi2_csi2_output>; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun}; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun&rkcif_mipi_lvds2_sditf { 594*4882a593Smuzhiyun status = "okay"; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun port { 597*4882a593Smuzhiyun mipi2_lvds_sditf: endpoint { 598*4882a593Smuzhiyun remote-endpoint = <&isp0_vir1>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun}; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun&rkcif_mipi_lvds3 { 604*4882a593Smuzhiyun status = "okay"; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun port { 607*4882a593Smuzhiyun cif_mipi_in3: endpoint { 608*4882a593Smuzhiyun remote-endpoint = <&mipi3_csi2_output>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun}; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun&rkcif_mipi_lvds3_sditf { 614*4882a593Smuzhiyun status = "okay"; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun port { 617*4882a593Smuzhiyun mipi3_lvds_sditf: endpoint { 618*4882a593Smuzhiyun remote-endpoint = <&isp1_vir1>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun}; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun&rkcif_mipi_lvds4 { 624*4882a593Smuzhiyun status = "okay"; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun port { 627*4882a593Smuzhiyun cif_mipi_in4: endpoint { 628*4882a593Smuzhiyun remote-endpoint = <&mipi4_csi2_output>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun}; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun&rkcif_mipi_lvds4_sditf { 634*4882a593Smuzhiyun status = "okay"; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun port { 637*4882a593Smuzhiyun mipi4_lvds_sditf: endpoint { 638*4882a593Smuzhiyun remote-endpoint = <&isp0_vir2>; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun}; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun&rkcif_mipi_lvds5 { 644*4882a593Smuzhiyun status = "okay"; 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun port { 647*4882a593Smuzhiyun cif_mipi_in5: endpoint { 648*4882a593Smuzhiyun remote-endpoint = <&mipi5_csi2_output>; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun}; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun&rkcif_mipi_lvds5_sditf { 654*4882a593Smuzhiyun status = "okay"; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun port { 657*4882a593Smuzhiyun mipi5_lvds_sditf: endpoint { 658*4882a593Smuzhiyun remote-endpoint = <&isp1_vir2>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun}; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun&rkcif_mmu { 664*4882a593Smuzhiyun status = "okay"; 665*4882a593Smuzhiyun}; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun&rkisp0 { 668*4882a593Smuzhiyun status = "okay"; 669*4882a593Smuzhiyun}; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun&isp0_mmu { 672*4882a593Smuzhiyun status = "okay"; 673*4882a593Smuzhiyun}; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun&rkisp0_vir0 { 676*4882a593Smuzhiyun status = "okay"; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun port { 679*4882a593Smuzhiyun #address-cells = <1>; 680*4882a593Smuzhiyun #size-cells = <0>; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun isp0_vir0: endpoint@0 { 683*4882a593Smuzhiyun reg = <0>; 684*4882a593Smuzhiyun remote-endpoint = <&mipi_lvds_sditf>; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun }; 687*4882a593Smuzhiyun}; 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun&rkisp0_vir1 { 690*4882a593Smuzhiyun status = "okay"; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun port { 693*4882a593Smuzhiyun #address-cells = <1>; 694*4882a593Smuzhiyun #size-cells = <0>; 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun isp0_vir1: endpoint@0 { 697*4882a593Smuzhiyun reg = <0>; 698*4882a593Smuzhiyun remote-endpoint = <&mipi2_lvds_sditf>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun}; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun&rkisp0_vir2 { 704*4882a593Smuzhiyun status = "okay"; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun port { 707*4882a593Smuzhiyun #address-cells = <1>; 708*4882a593Smuzhiyun #size-cells = <0>; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun isp0_vir2: endpoint@0 { 711*4882a593Smuzhiyun reg = <0>; 712*4882a593Smuzhiyun remote-endpoint = <&mipi4_lvds_sditf>; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun}; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun&rkisp1 { 718*4882a593Smuzhiyun status = "okay"; 719*4882a593Smuzhiyun}; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun&isp1_mmu { 722*4882a593Smuzhiyun status = "okay"; 723*4882a593Smuzhiyun}; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun&rkisp1_vir0 { 726*4882a593Smuzhiyun status = "okay"; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun port { 729*4882a593Smuzhiyun #address-cells = <1>; 730*4882a593Smuzhiyun #size-cells = <0>; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun isp1_vir0: endpoint@0 { 733*4882a593Smuzhiyun reg = <0>; 734*4882a593Smuzhiyun remote-endpoint = <&mipi1_lvds_sditf>; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun}; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun&rkisp1_vir1 { 740*4882a593Smuzhiyun status = "okay"; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun port { 743*4882a593Smuzhiyun #address-cells = <1>; 744*4882a593Smuzhiyun #size-cells = <0>; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun isp1_vir1: endpoint@0 { 747*4882a593Smuzhiyun reg = <0>; 748*4882a593Smuzhiyun remote-endpoint = <&mipi3_lvds_sditf>; 749*4882a593Smuzhiyun }; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun}; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun&rkisp1_vir2 { 755*4882a593Smuzhiyun status = "okay"; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun port { 758*4882a593Smuzhiyun #address-cells = <1>; 759*4882a593Smuzhiyun #size-cells = <0>; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun isp1_vir2: endpoint@0 { 762*4882a593Smuzhiyun reg = <0>; 763*4882a593Smuzhiyun remote-endpoint = <&mipi5_lvds_sditf>; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun }; 766*4882a593Smuzhiyun}; 767