1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/px30-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/display/media-bus-format.h> 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 12*4882a593Smuzhiyun#include <dt-bindings/power/px30-power.h> 13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 14*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 15*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-px30.h> 16*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 17*4882a593Smuzhiyun#include "px30-dram-default-timing.dtsi" 18*4882a593Smuzhiyun#include "px30s-dram-default-timing.dtsi" 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun/ { 21*4882a593Smuzhiyun compatible = "rockchip,px30"; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun interrupt-parent = <&gic>; 24*4882a593Smuzhiyun #address-cells = <2>; 25*4882a593Smuzhiyun #size-cells = <2>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun aliases { 28*4882a593Smuzhiyun ethernet0 = &gmac; 29*4882a593Smuzhiyun i2c0 = &i2c0; 30*4882a593Smuzhiyun i2c1 = &i2c1; 31*4882a593Smuzhiyun i2c2 = &i2c2; 32*4882a593Smuzhiyun i2c3 = &i2c3; 33*4882a593Smuzhiyun mmc0 = &sdmmc; 34*4882a593Smuzhiyun mmc1 = &sdio; 35*4882a593Smuzhiyun mmc2 = &emmc; 36*4882a593Smuzhiyun serial0 = &uart0; 37*4882a593Smuzhiyun serial1 = &uart1; 38*4882a593Smuzhiyun serial2 = &uart2; 39*4882a593Smuzhiyun serial3 = &uart3; 40*4882a593Smuzhiyun serial4 = &uart4; 41*4882a593Smuzhiyun serial5 = &uart5; 42*4882a593Smuzhiyun spi0 = &spi0; 43*4882a593Smuzhiyun spi1 = &spi1; 44*4882a593Smuzhiyun spi2 = &sfc; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpus { 48*4882a593Smuzhiyun #address-cells = <2>; 49*4882a593Smuzhiyun #size-cells = <0>; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun cpu0: cpu@0 { 52*4882a593Smuzhiyun device_type = "cpu"; 53*4882a593Smuzhiyun compatible = "arm,cortex-a35"; 54*4882a593Smuzhiyun reg = <0x0 0x0>; 55*4882a593Smuzhiyun enable-method = "psci"; 56*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 57*4882a593Smuzhiyun #cooling-cells = <2>; 58*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 59*4882a593Smuzhiyun dynamic-power-coefficient = <90>; 60*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun cpu1: cpu@1 { 64*4882a593Smuzhiyun device_type = "cpu"; 65*4882a593Smuzhiyun compatible = "arm,cortex-a35"; 66*4882a593Smuzhiyun reg = <0x0 0x1>; 67*4882a593Smuzhiyun enable-method = "psci"; 68*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 69*4882a593Smuzhiyun #cooling-cells = <2>; 70*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 71*4882a593Smuzhiyun dynamic-power-coefficient = <90>; 72*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun cpu2: cpu@2 { 76*4882a593Smuzhiyun device_type = "cpu"; 77*4882a593Smuzhiyun compatible = "arm,cortex-a35"; 78*4882a593Smuzhiyun reg = <0x0 0x2>; 79*4882a593Smuzhiyun enable-method = "psci"; 80*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 81*4882a593Smuzhiyun #cooling-cells = <2>; 82*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 83*4882a593Smuzhiyun dynamic-power-coefficient = <90>; 84*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun cpu3: cpu@3 { 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun compatible = "arm,cortex-a35"; 90*4882a593Smuzhiyun reg = <0x0 0x3>; 91*4882a593Smuzhiyun enable-method = "psci"; 92*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 93*4882a593Smuzhiyun #cooling-cells = <2>; 94*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 95*4882a593Smuzhiyun dynamic-power-coefficient = <90>; 96*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun idle-states { 100*4882a593Smuzhiyun entry-method = "psci"; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun CPU_SLEEP: cpu-sleep { 103*4882a593Smuzhiyun compatible = "arm,idle-state"; 104*4882a593Smuzhiyun local-timer-stop; 105*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 106*4882a593Smuzhiyun entry-latency-us = <120>; 107*4882a593Smuzhiyun exit-latency-us = <250>; 108*4882a593Smuzhiyun min-residency-us = <900>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun CLUSTER_SLEEP: cluster-sleep { 112*4882a593Smuzhiyun compatible = "arm,idle-state"; 113*4882a593Smuzhiyun local-timer-stop; 114*4882a593Smuzhiyun arm,psci-suspend-param = <0x1010000>; 115*4882a593Smuzhiyun entry-latency-us = <400>; 116*4882a593Smuzhiyun exit-latency-us = <500>; 117*4882a593Smuzhiyun min-residency-us = <2000>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun cpu0_opp_table: cpu0-opp-table { 123*4882a593Smuzhiyun compatible = "operating-points-v2"; 124*4882a593Smuzhiyun opp-shared; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun rockchip,temp-hysteresis = <5000>; 127*4882a593Smuzhiyun rockchip,low-temp = <0>; 128*4882a593Smuzhiyun rockchip,low-temp-min-volt = <1000000>; 129*4882a593Smuzhiyun rockchip,low-temp-adjust-volt = < 130*4882a593Smuzhiyun /* MHz MHz uV */ 131*4882a593Smuzhiyun 0 1512 50000 132*4882a593Smuzhiyun >; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun clocks = <&cru PLL_APLL>; 135*4882a593Smuzhiyun rockchip,avs-scale = <4>; 136*4882a593Smuzhiyun rockchip,max-volt = <1350000>; 137*4882a593Smuzhiyun rockchip,evb-irdrop = <25000>; 138*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>, <&performance>; 139*4882a593Smuzhiyun nvmem-cell-names = "cpu_leakage", "performance"; 140*4882a593Smuzhiyun rockchip,bin-scaling-sel = < 141*4882a593Smuzhiyun 0 13 142*4882a593Smuzhiyun 1 15 143*4882a593Smuzhiyun >; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 146*4882a593Smuzhiyun 0 50000 0 147*4882a593Smuzhiyun 50001 54000 1 148*4882a593Smuzhiyun 54001 60000 2 149*4882a593Smuzhiyun 60001 99999 3 150*4882a593Smuzhiyun >; 151*4882a593Smuzhiyun rockchip,pvtm-freq = <408000>; 152*4882a593Smuzhiyun rockchip,pvtm-volt = <1000000>; 153*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 154*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1000>; 155*4882a593Smuzhiyun rockchip,pvtm-number = <10>; 156*4882a593Smuzhiyun rockchip,pvtm-error = <1000>; 157*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <40>; 158*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <(-56) (-56)>; 159*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun opp-408000000 { 162*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 163*4882a593Smuzhiyun opp-microvolt = <950000 950000 1350000>; 164*4882a593Smuzhiyun opp-microvolt-L0 = <950000 950000 1350000>; 165*4882a593Smuzhiyun opp-microvolt-L1 = <950000 950000 1350000>; 166*4882a593Smuzhiyun opp-microvolt-L2 = <950000 950000 1350000>; 167*4882a593Smuzhiyun opp-microvolt-L3 = <950000 950000 1350000>; 168*4882a593Smuzhiyun clock-latency-ns = <40000>; 169*4882a593Smuzhiyun opp-suspend; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun opp-600000000 { 172*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 173*4882a593Smuzhiyun opp-microvolt = <950000 950000 1350000>; 174*4882a593Smuzhiyun opp-microvolt-L0 = <950000 950000 1350000>; 175*4882a593Smuzhiyun opp-microvolt-L1 = <950000 950000 1350000>; 176*4882a593Smuzhiyun opp-microvolt-L2 = <950000 950000 1350000>; 177*4882a593Smuzhiyun opp-microvolt-L3 = <950000 950000 1350000>; 178*4882a593Smuzhiyun clock-latency-ns = <40000>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun opp-816000000 { 181*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 182*4882a593Smuzhiyun opp-microvolt = <1050000 1050000 1350000>; 183*4882a593Smuzhiyun opp-microvolt-L0 = <1050000 1050000 1350000>; 184*4882a593Smuzhiyun opp-microvolt-L1 = <1000000 1000000 1350000>; 185*4882a593Smuzhiyun opp-microvolt-L2 = <1000000 1000000 1350000>; 186*4882a593Smuzhiyun opp-microvolt-L3 = <950000 950000 1350000>; 187*4882a593Smuzhiyun clock-latency-ns = <40000>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun opp-1008000000 { 190*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 191*4882a593Smuzhiyun opp-microvolt = <1175000 1175000 1350000>; 192*4882a593Smuzhiyun opp-microvolt-L0 = <1175000 1175000 1350000>; 193*4882a593Smuzhiyun opp-microvolt-L1 = <1125000 1125000 1350000>; 194*4882a593Smuzhiyun opp-microvolt-L2 = <1125000 1125000 1350000>; 195*4882a593Smuzhiyun opp-microvolt-L3 = <1050000 1050000 1350000>; 196*4882a593Smuzhiyun clock-latency-ns = <40000>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun opp-1200000000 { 199*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 200*4882a593Smuzhiyun opp-microvolt = <1300000 1300000 1350000>; 201*4882a593Smuzhiyun opp-microvolt-L0 = <1300000 1300000 1350000>; 202*4882a593Smuzhiyun opp-microvolt-L1 = <1275000 1275000 1350000>; 203*4882a593Smuzhiyun opp-microvolt-L2 = <1250000 1250000 1350000>; 204*4882a593Smuzhiyun opp-microvolt-L3 = <1200000 1200000 1350000>; 205*4882a593Smuzhiyun clock-latency-ns = <40000>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun opp-1248000000 { 208*4882a593Smuzhiyun opp-hz = /bits/ 64 <1248000000>; 209*4882a593Smuzhiyun opp-microvolt = <1350000 1350000 1350000>; 210*4882a593Smuzhiyun opp-microvolt-L0 = <1350000 1350000 1350000>; 211*4882a593Smuzhiyun opp-microvolt-L1 = <1300000 1300000 1350000>; 212*4882a593Smuzhiyun opp-microvolt-L2 = <1275000 1275000 1350000>; 213*4882a593Smuzhiyun opp-microvolt-L3 = <1225000 1225000 1350000>; 214*4882a593Smuzhiyun clock-latency-ns = <40000>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun opp-1296000000 { 217*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 218*4882a593Smuzhiyun opp-microvolt = <1350000 1350000 1350000>; 219*4882a593Smuzhiyun opp-microvolt-L0 = <1350000 1350000 1350000>; 220*4882a593Smuzhiyun opp-microvolt-L1 = <1350000 1350000 1350000>; 221*4882a593Smuzhiyun opp-microvolt-L2 = <1300000 1300000 1350000>; 222*4882a593Smuzhiyun opp-microvolt-L3 = <1250000 1250000 1350000>; 223*4882a593Smuzhiyun clock-latency-ns = <40000>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun opp-1416000000 { 226*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 227*4882a593Smuzhiyun opp-microvolt = <1350000 1350000 1350000>; 228*4882a593Smuzhiyun opp-microvolt-L0 = <1350000 1350000 1350000>; 229*4882a593Smuzhiyun opp-microvolt-L1 = <1350000 1350000 1350000>; 230*4882a593Smuzhiyun opp-microvolt-L2 = <1300000 1300000 1350000>; 231*4882a593Smuzhiyun opp-microvolt-L3 = <1250000 1250000 1350000>; 232*4882a593Smuzhiyun clock-latency-ns = <40000>; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun opp-1512000000 { 235*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 236*4882a593Smuzhiyun opp-microvolt = <1350000 1350000 1350000>; 237*4882a593Smuzhiyun opp-microvolt-L0 = <1350000 1350000 1350000>; 238*4882a593Smuzhiyun opp-microvolt-L1 = <1350000 1350000 1350000>; 239*4882a593Smuzhiyun opp-microvolt-L2 = <1300000 1300000 1350000>; 240*4882a593Smuzhiyun opp-microvolt-L3 = <1250000 1250000 1350000>; 241*4882a593Smuzhiyun clock-latency-ns = <40000>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun px30s_cpu0_opp_table: px30s-cpu0-opp-table { 246*4882a593Smuzhiyun compatible = "operating-points-v2"; 247*4882a593Smuzhiyun opp-shared; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun nvmem-cells = <&cpu_leakage>; 250*4882a593Smuzhiyun nvmem-cell-names = "cpu_leakage"; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 253*4882a593Smuzhiyun 0 69850 0 254*4882a593Smuzhiyun 69851 73800 1 255*4882a593Smuzhiyun 73801 77750 2 256*4882a593Smuzhiyun 77751 81700 3 257*4882a593Smuzhiyun 81701 99999 4 258*4882a593Smuzhiyun >; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun rockchip,pvtm-freq = <408000>; 261*4882a593Smuzhiyun rockchip,pvtm-volt = <900000>; 262*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 263*4882a593Smuzhiyun rockchip,pvtm-sample-time = <1000>; 264*4882a593Smuzhiyun rockchip,pvtm-number = <10>; 265*4882a593Smuzhiyun rockchip,pvtm-error = <1000>; 266*4882a593Smuzhiyun rockchip,pvtm-ref-temp = <0>; 267*4882a593Smuzhiyun rockchip,pvtm-temp-prop = <0 0>; 268*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun opp-408000000 { 271*4882a593Smuzhiyun opp-hz = /bits/ 64 <408000000>; 272*4882a593Smuzhiyun opp-microvolt = <850000 850000 1150000>; 273*4882a593Smuzhiyun clock-latency-ns = <40000>; 274*4882a593Smuzhiyun opp-suspend; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun opp-600000000 { 277*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 278*4882a593Smuzhiyun opp-microvolt = <850000 850000 1150000>; 279*4882a593Smuzhiyun clock-latency-ns = <40000>; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun opp-816000000 { 282*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 283*4882a593Smuzhiyun opp-microvolt = <850000 850000 1150000>; 284*4882a593Smuzhiyun clock-latency-ns = <40000>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun opp-1008000000 { 287*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 288*4882a593Smuzhiyun opp-microvolt = <950000 950000 1150000>; 289*4882a593Smuzhiyun opp-microvolt-L0 = <950000 950000 1150000>; 290*4882a593Smuzhiyun opp-microvolt-L1 = <925000 925000 1150000>; 291*4882a593Smuzhiyun opp-microvolt-L2 = <900000 900000 1150000>; 292*4882a593Smuzhiyun opp-microvolt-L3 = <875000 875000 1150000>; 293*4882a593Smuzhiyun opp-microvolt-L4 = <850000 850000 1150000>; 294*4882a593Smuzhiyun clock-latency-ns = <40000>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun opp-1200000000 { 297*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 298*4882a593Smuzhiyun opp-microvolt = <1050000 1050000 1150000>; 299*4882a593Smuzhiyun opp-microvolt-L0 = <1050000 1050000 1150000>; 300*4882a593Smuzhiyun opp-microvolt-L1 = <1025000 1025000 1150000>; 301*4882a593Smuzhiyun opp-microvolt-L2 = <1000000 1000000 1150000>; 302*4882a593Smuzhiyun opp-microvolt-L3 = <975000 975000 1150000>; 303*4882a593Smuzhiyun opp-microvolt-L4 = <950000 950000 1150000>; 304*4882a593Smuzhiyun clock-latency-ns = <40000>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun opp-1248000000 { 307*4882a593Smuzhiyun opp-hz = /bits/ 64 <1248000000>; 308*4882a593Smuzhiyun opp-microvolt = <1075000 1075000 1150000>; 309*4882a593Smuzhiyun opp-microvolt-L0 = <1075000 1075000 1150000>; 310*4882a593Smuzhiyun opp-microvolt-L1 = <1050000 1050000 1150000>; 311*4882a593Smuzhiyun opp-microvolt-L2 = <1025000 1025000 1150000>; 312*4882a593Smuzhiyun opp-microvolt-L3 = <1000000 1000000 1150000>; 313*4882a593Smuzhiyun opp-microvolt-L4 = <975000 975000 1150000>; 314*4882a593Smuzhiyun clock-latency-ns = <40000>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun opp-1296000000 { 317*4882a593Smuzhiyun opp-hz = /bits/ 64 <1296000000>; 318*4882a593Smuzhiyun opp-microvolt = <1100000 1100000 1150000>; 319*4882a593Smuzhiyun opp-microvolt-L0 = <1100000 1100000 1150000>; 320*4882a593Smuzhiyun opp-microvolt-L1 = <1075000 1075000 1150000>; 321*4882a593Smuzhiyun opp-microvolt-L2 = <1050000 1050000 1150000>; 322*4882a593Smuzhiyun opp-microvolt-L3 = <1025000 1025000 1150000>; 323*4882a593Smuzhiyun opp-microvolt-L4 = <1000000 1000000 1150000>; 324*4882a593Smuzhiyun clock-latency-ns = <40000>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun opp-1416000000 { 327*4882a593Smuzhiyun opp-hz = /bits/ 64 <1416000000>; 328*4882a593Smuzhiyun opp-microvolt = <1150000 1150000 1150000>; 329*4882a593Smuzhiyun opp-microvolt-L0 = <1150000 1150000 1150000>; 330*4882a593Smuzhiyun opp-microvolt-L1 = <1125000 1125000 1150000>; 331*4882a593Smuzhiyun opp-microvolt-L2 = <1100000 1100000 1150000>; 332*4882a593Smuzhiyun opp-microvolt-L3 = <1075000 1075000 1150000>; 333*4882a593Smuzhiyun opp-microvolt-L4 = <1050000 1050000 1150000>; 334*4882a593Smuzhiyun clock-latency-ns = <40000>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun opp-1512000000 { 337*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 338*4882a593Smuzhiyun opp-microvolt = <1150000 1150000 1150000>; 339*4882a593Smuzhiyun opp-microvolt-L0 = <1150000 1150000 1150000>; 340*4882a593Smuzhiyun opp-microvolt-L1 = <1125000 1125000 1150000>; 341*4882a593Smuzhiyun opp-microvolt-L2 = <1100000 1100000 1150000>; 342*4882a593Smuzhiyun opp-microvolt-L3 = <1075000 1075000 1150000>; 343*4882a593Smuzhiyun opp-microvolt-L4 = <1050000 1050000 1150000>; 344*4882a593Smuzhiyun clock-latency-ns = <40000>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun arm-pmu { 349*4882a593Smuzhiyun compatible = "arm,cortex-a35-pmu"; 350*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 351*4882a593Smuzhiyun <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 352*4882a593Smuzhiyun <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 353*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 354*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun bus_soc: bus-soc { 358*4882a593Smuzhiyun compatible = "rockchip,px30-bus"; 359*4882a593Smuzhiyun rockchip,busfreq-policy = "autocs"; 360*4882a593Smuzhiyun soc-bus0 { 361*4882a593Smuzhiyun bus-id = <0>; 362*4882a593Smuzhiyun timer-us = <20>; 363*4882a593Smuzhiyun enable-msk = <0x40f7>; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun soc-bus1 { 366*4882a593Smuzhiyun bus-id = <1>; 367*4882a593Smuzhiyun timer-us = <200>; 368*4882a593Smuzhiyun enable-msk = <0x40bf>; 369*4882a593Smuzhiyun status = "disabled"; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun soc-bus2 { 372*4882a593Smuzhiyun bus-id = <2>; 373*4882a593Smuzhiyun timer-us = <200>; 374*4882a593Smuzhiyun enable-msk = <0x4007>; 375*4882a593Smuzhiyun status = "disabled"; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun bus_apll: bus-apll { 380*4882a593Smuzhiyun compatible = "rockchip,px30-bus"; 381*4882a593Smuzhiyun rockchip,busfreq-policy = "clkfreq"; 382*4882a593Smuzhiyun clocks = <&cru PLL_APLL>; 383*4882a593Smuzhiyun clock-names = "bus"; 384*4882a593Smuzhiyun operating-points-v2 = <&bus_apll_opp_table>; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun bus_apll_opp_table: bus-apll-opp-table { 389*4882a593Smuzhiyun compatible = "operating-points-v2"; 390*4882a593Smuzhiyun opp-shared; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun opp-1512000000 { 393*4882a593Smuzhiyun opp-hz = /bits/ 64 <1512000000>; 394*4882a593Smuzhiyun opp-microvolt = <1000000>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun opp-1008000000 { 397*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 398*4882a593Smuzhiyun opp-microvolt = <950000>; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun cpuinfo { 403*4882a593Smuzhiyun compatible = "rockchip,cpuinfo"; 404*4882a593Smuzhiyun nvmem-cells = <&cpu_id>; 405*4882a593Smuzhiyun nvmem-cell-names = "id"; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun display_subsystem: display-subsystem { 409*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 410*4882a593Smuzhiyun ports = <&vopb_out>, <&vopl_out>; 411*4882a593Smuzhiyun status = "disabled"; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun firmware { 415*4882a593Smuzhiyun optee: optee { 416*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 417*4882a593Smuzhiyun method = "smc"; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun scmi: scmi { 421*4882a593Smuzhiyun compatible = "arm,scmi-smc"; 422*4882a593Smuzhiyun shmem = <&scmi_shmem>; 423*4882a593Smuzhiyun arm,smc-id = <0x82000010>; 424*4882a593Smuzhiyun #address-cells = <1>; 425*4882a593Smuzhiyun #size-cells = <0>; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun scmi_clk: protocol@14 { 428*4882a593Smuzhiyun reg = <0x14>; 429*4882a593Smuzhiyun #clock-cells = <1>; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun sdei: sdei { 434*4882a593Smuzhiyun compatible = "arm,sdei-1.0"; 435*4882a593Smuzhiyun method = "smc"; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun gmac_clkin: external-gmac-clock { 440*4882a593Smuzhiyun compatible = "fixed-clock"; 441*4882a593Smuzhiyun clock-frequency = <50000000>; 442*4882a593Smuzhiyun clock-output-names = "gmac_clkin"; 443*4882a593Smuzhiyun #clock-cells = <0>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun psci { 447*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 448*4882a593Smuzhiyun method = "smc"; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 452*4882a593Smuzhiyun compatible = "rockchip,pm-px30"; 453*4882a593Smuzhiyun status = "disabled"; 454*4882a593Smuzhiyun rockchip,sleep-debug-en = <0>; 455*4882a593Smuzhiyun rockchip,sleep-mode-config = < 456*4882a593Smuzhiyun (0 457*4882a593Smuzhiyun | RKPM_SLP_ARMOFF 458*4882a593Smuzhiyun | RKPM_SLP_PMU_HW_PLLS_PD 459*4882a593Smuzhiyun | RKPM_SLP_PMU_PMUALIVE_32K 460*4882a593Smuzhiyun | RKPM_SLP_PMU_DIS_OSC 461*4882a593Smuzhiyun | RKPM_SLP_PMIC_LP 462*4882a593Smuzhiyun ) 463*4882a593Smuzhiyun >; 464*4882a593Smuzhiyun rockchip,wakeup-config = < 465*4882a593Smuzhiyun (0 466*4882a593Smuzhiyun | RKPM_CLUSTER_WKUP_EN 467*4882a593Smuzhiyun | RKPM_GPIO_WKUP_EN 468*4882a593Smuzhiyun | RKPM_USB_WKUP_EN 469*4882a593Smuzhiyun ) 470*4882a593Smuzhiyun >; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun timer { 474*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 475*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 476*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 477*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 478*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun thermal_zones: thermal-zones { 482*4882a593Smuzhiyun soc_thermal: soc-thermal { 483*4882a593Smuzhiyun polling-delay-passive = <20>; 484*4882a593Smuzhiyun polling-delay = <1000>; 485*4882a593Smuzhiyun sustainable-power = <750>; 486*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun trips { 489*4882a593Smuzhiyun threshold: trip-point-0 { 490*4882a593Smuzhiyun temperature = <70000>; 491*4882a593Smuzhiyun hysteresis = <2000>; 492*4882a593Smuzhiyun type = "passive"; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun target: trip-point-1 { 496*4882a593Smuzhiyun temperature = <85000>; 497*4882a593Smuzhiyun hysteresis = <2000>; 498*4882a593Smuzhiyun type = "passive"; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun soc_crit: soc-crit { 502*4882a593Smuzhiyun temperature = <115000>; 503*4882a593Smuzhiyun hysteresis = <2000>; 504*4882a593Smuzhiyun type = "critical"; 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun cooling-maps { 509*4882a593Smuzhiyun map0 { 510*4882a593Smuzhiyun trip = <&target>; 511*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 512*4882a593Smuzhiyun contribution = <4096>; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun map1 { 516*4882a593Smuzhiyun trip = <&target>; 517*4882a593Smuzhiyun cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 518*4882a593Smuzhiyun contribution = <4096>; 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun gpu_thermal: gpu-thermal { 524*4882a593Smuzhiyun polling-delay-passive = <100>; /* milliseconds */ 525*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 526*4882a593Smuzhiyun thermal-sensors = <&tsadc 1>; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun xin24m: xin24m { 531*4882a593Smuzhiyun compatible = "fixed-clock"; 532*4882a593Smuzhiyun #clock-cells = <0>; 533*4882a593Smuzhiyun clock-frequency = <24000000>; 534*4882a593Smuzhiyun clock-output-names = "xin24m"; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun xin32k: xin32k { 538*4882a593Smuzhiyun compatible = "fixed-clock"; 539*4882a593Smuzhiyun #clock-cells = <0>; 540*4882a593Smuzhiyun clock-frequency = <32768>; 541*4882a593Smuzhiyun clock-output-names = "xin32k"; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun scmi_shmem: scmi-shmem@10f000 { 545*4882a593Smuzhiyun compatible = "arm,scmi-shmem"; 546*4882a593Smuzhiyun reg = <0x0 0x0010f000 0x0 0x100>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun pmu: power-management@ff000000 { 550*4882a593Smuzhiyun compatible = "rockchip,px30-pmu", "syscon", "simple-mfd"; 551*4882a593Smuzhiyun reg = <0x0 0xff000000 0x0 0x1000>; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun power: power-controller { 554*4882a593Smuzhiyun compatible = "rockchip,px30-power-controller"; 555*4882a593Smuzhiyun #power-domain-cells = <1>; 556*4882a593Smuzhiyun #address-cells = <1>; 557*4882a593Smuzhiyun #size-cells = <0>; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun /* These power domains are grouped by VD_LOGIC */ 560*4882a593Smuzhiyun power-domain@PX30_PD_USB { 561*4882a593Smuzhiyun reg = <PX30_PD_USB>; 562*4882a593Smuzhiyun clocks = <&cru HCLK_HOST>, 563*4882a593Smuzhiyun <&cru HCLK_OTG>, 564*4882a593Smuzhiyun <&cru SCLK_OTG_ADP>; 565*4882a593Smuzhiyun pm_qos = <&qos_usb_host>, <&qos_usb_otg>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun power-domain@PX30_PD_SDCARD { 568*4882a593Smuzhiyun reg = <PX30_PD_SDCARD>; 569*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, 570*4882a593Smuzhiyun <&cru SCLK_SDMMC>; 571*4882a593Smuzhiyun pm_qos = <&qos_sdmmc>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun power-domain@PX30_PD_GMAC { 574*4882a593Smuzhiyun reg = <PX30_PD_GMAC>; 575*4882a593Smuzhiyun clocks = <&cru ACLK_GMAC>, 576*4882a593Smuzhiyun <&cru PCLK_GMAC>, 577*4882a593Smuzhiyun <&cru SCLK_MAC_REF>, 578*4882a593Smuzhiyun <&cru SCLK_GMAC_RX_TX>; 579*4882a593Smuzhiyun pm_qos = <&qos_gmac>; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun power-domain@PX30_PD_MMC_NAND { 582*4882a593Smuzhiyun reg = <PX30_PD_MMC_NAND>; 583*4882a593Smuzhiyun clocks = <&cru HCLK_NANDC>, 584*4882a593Smuzhiyun <&cru HCLK_EMMC>, 585*4882a593Smuzhiyun <&cru HCLK_SDIO>, 586*4882a593Smuzhiyun <&cru HCLK_SFC>, 587*4882a593Smuzhiyun <&cru SCLK_EMMC>, 588*4882a593Smuzhiyun <&cru SCLK_NANDC>, 589*4882a593Smuzhiyun <&cru SCLK_SDIO>, 590*4882a593Smuzhiyun <&cru SCLK_SFC>; 591*4882a593Smuzhiyun pm_qos = <&qos_emmc>, <&qos_nand>, 592*4882a593Smuzhiyun <&qos_sdio>, <&qos_sfc>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun power-domain@PX30_PD_VPU { 595*4882a593Smuzhiyun reg = <PX30_PD_VPU>; 596*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, 597*4882a593Smuzhiyun <&cru HCLK_VPU>, 598*4882a593Smuzhiyun <&cru SCLK_CORE_VPU>; 599*4882a593Smuzhiyun pm_qos = <&qos_vpu>, <&qos_vpu_r128>; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun power-domain@PX30_PD_VO { 602*4882a593Smuzhiyun reg = <PX30_PD_VO>; 603*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, 604*4882a593Smuzhiyun <&cru ACLK_VOPB>, 605*4882a593Smuzhiyun <&cru ACLK_VOPL>, 606*4882a593Smuzhiyun <&cru DCLK_VOPB>, 607*4882a593Smuzhiyun <&cru DCLK_VOPL>, 608*4882a593Smuzhiyun <&cru HCLK_RGA>, 609*4882a593Smuzhiyun <&cru HCLK_VOPB>, 610*4882a593Smuzhiyun <&cru HCLK_VOPL>, 611*4882a593Smuzhiyun <&cru PCLK_MIPI_DSI>, 612*4882a593Smuzhiyun <&cru SCLK_RGA_CORE>, 613*4882a593Smuzhiyun <&cru SCLK_VOPB_PWM>; 614*4882a593Smuzhiyun pm_qos = <&qos_rga_rd>, <&qos_rga_wr>, 615*4882a593Smuzhiyun <&qos_vop_m0>, <&qos_vop_m1>; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun power-domain@PX30_PD_VI { 618*4882a593Smuzhiyun reg = <PX30_PD_VI>; 619*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, 620*4882a593Smuzhiyun <&cru ACLK_ISP>, 621*4882a593Smuzhiyun <&cru HCLK_CIF>, 622*4882a593Smuzhiyun <&cru HCLK_ISP>, 623*4882a593Smuzhiyun <&cru SCLK_ISP>; 624*4882a593Smuzhiyun pm_qos = <&qos_isp_128>, <&qos_isp_rd>, 625*4882a593Smuzhiyun <&qos_isp_wr>, <&qos_isp_m1>, 626*4882a593Smuzhiyun <&qos_vip>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun power-domain@PX30_PD_GPU { 629*4882a593Smuzhiyun reg = <PX30_PD_GPU>; 630*4882a593Smuzhiyun clocks = <&cru SCLK_GPU>; 631*4882a593Smuzhiyun pm_qos = <&qos_gpu>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun pmugrf: syscon@ff010000 { 637*4882a593Smuzhiyun compatible = "rockchip,px30-pmugrf", "syscon", "simple-mfd"; 638*4882a593Smuzhiyun reg = <0x0 0xff010000 0x0 0x1000>; 639*4882a593Smuzhiyun #address-cells = <1>; 640*4882a593Smuzhiyun #size-cells = <1>; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun pmu_io_domains: io-domains { 643*4882a593Smuzhiyun compatible = "rockchip,px30-pmu-io-voltage-domain"; 644*4882a593Smuzhiyun status = "disabled"; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun reboot-mode { 648*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 649*4882a593Smuzhiyun offset = <0x200>; 650*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 651*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 652*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 653*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 654*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun pmu_pvtm: pmu-pvtm { 658*4882a593Smuzhiyun compatible = "rockchip,px30-pmu-pvtm"; 659*4882a593Smuzhiyun #address-cells = <1>; 660*4882a593Smuzhiyun #size-cells = <0>; 661*4882a593Smuzhiyun status = "okay"; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun pvtm@1 { 664*4882a593Smuzhiyun reg = <1>; 665*4882a593Smuzhiyun clocks = <&pmucru SCLK_PVTM_PMU>; 666*4882a593Smuzhiyun clock-names = "clk"; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun uart0: serial@ff030000 { 672*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 673*4882a593Smuzhiyun reg = <0x0 0xff030000 0x0 0x100>; 674*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 675*4882a593Smuzhiyun clocks = <&pmucru SCLK_UART0_PMU>, <&pmucru PCLK_UART0_PMU>; 676*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 677*4882a593Smuzhiyun dmas = <&dmac 0>, <&dmac 1>; 678*4882a593Smuzhiyun /*You can add it to enable dma*/ 679*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 680*4882a593Smuzhiyun reg-shift = <2>; 681*4882a593Smuzhiyun reg-io-width = <4>; 682*4882a593Smuzhiyun pinctrl-names = "default"; 683*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 684*4882a593Smuzhiyun status = "disabled"; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun i2s0_8ch: i2s@ff060000 { 688*4882a593Smuzhiyun compatible = "rockchip,px30-i2s-tdm"; 689*4882a593Smuzhiyun reg = <0x0 0xff060000 0x0 0x1000>; 690*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 691*4882a593Smuzhiyun clocks = <&cru SCLK_I2S0_TX>, <&cru SCLK_I2S0_RX>, <&cru HCLK_I2S0>; 692*4882a593Smuzhiyun clock-names = "mclk_tx", "mclk_rx", "hclk"; 693*4882a593Smuzhiyun dmas = <&dmac 16>, <&dmac 17>; 694*4882a593Smuzhiyun dma-names = "tx", "rx"; 695*4882a593Smuzhiyun resets = <&cru SRST_I2S0_TX>, <&cru SRST_I2S0_RX>; 696*4882a593Smuzhiyun reset-names = "tx-m", "rx-m"; 697*4882a593Smuzhiyun rockchip,cru = <&cru>; 698*4882a593Smuzhiyun rockchip,grf = <&grf>; 699*4882a593Smuzhiyun pinctrl-names = "default"; 700*4882a593Smuzhiyun pinctrl-0 = <&i2s0_8ch_sclktx 701*4882a593Smuzhiyun &i2s0_8ch_sclkrx 702*4882a593Smuzhiyun &i2s0_8ch_lrcktx 703*4882a593Smuzhiyun &i2s0_8ch_lrckrx 704*4882a593Smuzhiyun &i2s0_8ch_sdi0 705*4882a593Smuzhiyun &i2s0_8ch_sdi1 706*4882a593Smuzhiyun &i2s0_8ch_sdi2 707*4882a593Smuzhiyun &i2s0_8ch_sdi3 708*4882a593Smuzhiyun &i2s0_8ch_sdo0 709*4882a593Smuzhiyun &i2s0_8ch_sdo1 710*4882a593Smuzhiyun &i2s0_8ch_sdo2 711*4882a593Smuzhiyun &i2s0_8ch_sdo3>; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun i2s1_2ch: i2s@ff070000 { 716*4882a593Smuzhiyun compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s"; 717*4882a593Smuzhiyun reg = <0x0 0xff070000 0x0 0x1000>; 718*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 719*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>; 720*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 721*4882a593Smuzhiyun dmas = <&dmac 18>, <&dmac 19>; 722*4882a593Smuzhiyun dma-names = "tx", "rx"; 723*4882a593Smuzhiyun pinctrl-names = "default"; 724*4882a593Smuzhiyun pinctrl-0 = <&i2s1_2ch_sclk &i2s1_2ch_lrck 725*4882a593Smuzhiyun &i2s1_2ch_sdi &i2s1_2ch_sdo>; 726*4882a593Smuzhiyun #sound-dai-cells = <0>; 727*4882a593Smuzhiyun status = "disabled"; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun i2s2_2ch: i2s@ff080000 { 731*4882a593Smuzhiyun compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s"; 732*4882a593Smuzhiyun reg = <0x0 0xff080000 0x0 0x1000>; 733*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 734*4882a593Smuzhiyun clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>; 735*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 736*4882a593Smuzhiyun dmas = <&dmac 20>, <&dmac 21>; 737*4882a593Smuzhiyun dma-names = "tx", "rx"; 738*4882a593Smuzhiyun pinctrl-names = "default"; 739*4882a593Smuzhiyun pinctrl-0 = <&i2s2_2ch_sclk &i2s2_2ch_lrck 740*4882a593Smuzhiyun &i2s2_2ch_sdi &i2s2_2ch_sdo>; 741*4882a593Smuzhiyun #sound-dai-cells = <0>; 742*4882a593Smuzhiyun status = "disabled"; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun crypto: crypto@ff0b0000 { 746*4882a593Smuzhiyun compatible = "rockchip,px30-crypto"; 747*4882a593Smuzhiyun reg = <0x0 0xff0b0000 0x0 0x400>, <0x0 0xff0b0480 0x0 0x3B80>; 748*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 749*4882a593Smuzhiyun clocks = <&cru ACLK_CRYPTO >, <&cru HCLK_CRYPTO >, 750*4882a593Smuzhiyun <&cru SCLK_CRYPTO>, <&cru SCLK_CRYPTO_APK>; 751*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk", "apb_pclk"; 752*4882a593Smuzhiyun resets = <&cru SRST_CRYPTO>; 753*4882a593Smuzhiyun reset-names = "crypto-rst"; 754*4882a593Smuzhiyun status = "disabled"; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun rng: rng@ff0b0000 { 758*4882a593Smuzhiyun compatible = "rockchip,cryptov2-rng"; 759*4882a593Smuzhiyun reg = <0x0 0xff0b0400 0x0 0x80>; 760*4882a593Smuzhiyun clocks = <&cru SCLK_CRYPTO>, <&cru SCLK_CRYPTO_APK>, 761*4882a593Smuzhiyun <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>; 762*4882a593Smuzhiyun clock-names = "clk_crypto", "clk_crypto_apk", 763*4882a593Smuzhiyun "aclk_crypto", "hclk_crypto"; 764*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_CRYPTO>, <&cru SCLK_CRYPTO_APK>, 765*4882a593Smuzhiyun <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>; 766*4882a593Smuzhiyun assigned-clock-rates = <150000000>, <150000000>, 767*4882a593Smuzhiyun <200000000>, <200000000>; 768*4882a593Smuzhiyun resets = <&cru SRST_CRYPTO>; 769*4882a593Smuzhiyun reset-names = "reset"; 770*4882a593Smuzhiyun status = "disabled"; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun gic: interrupt-controller@ff131000 { 774*4882a593Smuzhiyun compatible = "arm,gic-400"; 775*4882a593Smuzhiyun #interrupt-cells = <3>; 776*4882a593Smuzhiyun #address-cells = <0>; 777*4882a593Smuzhiyun interrupt-controller; 778*4882a593Smuzhiyun reg = <0x0 0xff131000 0 0x1000>, 779*4882a593Smuzhiyun <0x0 0xff132000 0 0x2000>, 780*4882a593Smuzhiyun <0x0 0xff134000 0 0x2000>, 781*4882a593Smuzhiyun <0x0 0xff136000 0 0x2000>; 782*4882a593Smuzhiyun interrupts = <GIC_PPI 9 783*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun grf: syscon@ff140000 { 787*4882a593Smuzhiyun compatible = "rockchip,px30-grf", "syscon", "simple-mfd"; 788*4882a593Smuzhiyun reg = <0x0 0xff140000 0x0 0x1000>; 789*4882a593Smuzhiyun #address-cells = <1>; 790*4882a593Smuzhiyun #size-cells = <1>; 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun io_domains: io-domains { 793*4882a593Smuzhiyun compatible = "rockchip,px30-io-voltage-domain"; 794*4882a593Smuzhiyun status = "disabled"; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun lvds: lvds { 798*4882a593Smuzhiyun compatible = "rockchip,px30-lvds"; 799*4882a593Smuzhiyun phys = <&video_phy>; 800*4882a593Smuzhiyun phy-names = "phy"; 801*4882a593Smuzhiyun status = "disabled"; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun ports { 804*4882a593Smuzhiyun #address-cells = <1>; 805*4882a593Smuzhiyun #size-cells = <0>; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun port@0 { 808*4882a593Smuzhiyun reg = <0>; 809*4882a593Smuzhiyun #address-cells = <1>; 810*4882a593Smuzhiyun #size-cells = <0>; 811*4882a593Smuzhiyun 812*4882a593Smuzhiyun lvds_vopb_in: endpoint@0 { 813*4882a593Smuzhiyun reg = <0>; 814*4882a593Smuzhiyun remote-endpoint = <&vopb_out_lvds>; 815*4882a593Smuzhiyun }; 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun lvds_vopl_in: endpoint@1 { 818*4882a593Smuzhiyun reg = <1>; 819*4882a593Smuzhiyun remote-endpoint = <&vopl_out_lvds>; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun }; 822*4882a593Smuzhiyun }; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun rgb: rgb { 826*4882a593Smuzhiyun compatible = "rockchip,px30-rgb"; 827*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 828*4882a593Smuzhiyun pinctrl-0 = <&lcdc_m0_rgb_pins>; 829*4882a593Smuzhiyun pinctrl-1 = <&lcdc_m0_sleep_pins>; 830*4882a593Smuzhiyun status = "disabled"; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun ports { 833*4882a593Smuzhiyun #address-cells = <1>; 834*4882a593Smuzhiyun #size-cells = <0>; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun port@0 { 837*4882a593Smuzhiyun reg = <0>; 838*4882a593Smuzhiyun #address-cells = <1>; 839*4882a593Smuzhiyun #size-cells = <0>; 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun rgb_in_vopb: endpoint@0 { 842*4882a593Smuzhiyun reg = <0>; 843*4882a593Smuzhiyun remote-endpoint = <&vopb_out_rgb>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun rgb_in_vopl: endpoint@1 { 847*4882a593Smuzhiyun reg = <1>; 848*4882a593Smuzhiyun remote-endpoint = <&vopl_out_rgb>; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun }; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun core_grf: syscon@ff148000 { 856*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 857*4882a593Smuzhiyun reg = <0x0 0xff148000 0x0 0x1000>; 858*4882a593Smuzhiyun #address-cells = <1>; 859*4882a593Smuzhiyun #size-cells = <1>; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun pvtm: pvtm { 862*4882a593Smuzhiyun compatible = "rockchip,px30-pvtm"; 863*4882a593Smuzhiyun #address-cells = <1>; 864*4882a593Smuzhiyun #size-cells = <0>; 865*4882a593Smuzhiyun status = "okay"; 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun pvtm@0 { 868*4882a593Smuzhiyun reg = <0>; 869*4882a593Smuzhiyun clocks = <&cru SCLK_PVTM>; 870*4882a593Smuzhiyun clock-names = "clk"; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun }; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun uart1: serial@ff158000 { 876*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 877*4882a593Smuzhiyun reg = <0x0 0xff158000 0x0 0x100>; 878*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 879*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 880*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 881*4882a593Smuzhiyun dmas = <&dmac 2>, <&dmac 3>; 882*4882a593Smuzhiyun /*You can add it to enable dma*/ 883*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 884*4882a593Smuzhiyun reg-shift = <2>; 885*4882a593Smuzhiyun reg-io-width = <4>; 886*4882a593Smuzhiyun pinctrl-names = "default"; 887*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun uart2: serial@ff160000 { 892*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 893*4882a593Smuzhiyun reg = <0x0 0xff160000 0x0 0x100>; 894*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 895*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 896*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 897*4882a593Smuzhiyun dmas = <&dmac 4>, <&dmac 5>; 898*4882a593Smuzhiyun /*You can add it to enable dma*/ 899*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 900*4882a593Smuzhiyun reg-shift = <2>; 901*4882a593Smuzhiyun reg-io-width = <4>; 902*4882a593Smuzhiyun pinctrl-names = "default"; 903*4882a593Smuzhiyun pinctrl-0 = <&uart2m0_xfer>; 904*4882a593Smuzhiyun status = "disabled"; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun uart3: serial@ff168000 { 908*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 909*4882a593Smuzhiyun reg = <0x0 0xff168000 0x0 0x100>; 910*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 911*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 912*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 913*4882a593Smuzhiyun dmas = <&dmac 6>, <&dmac 7>; 914*4882a593Smuzhiyun /*You can add it to enable dma*/ 915*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 916*4882a593Smuzhiyun reg-shift = <2>; 917*4882a593Smuzhiyun reg-io-width = <4>; 918*4882a593Smuzhiyun pinctrl-names = "default"; 919*4882a593Smuzhiyun pinctrl-0 = <&uart3m1_xfer &uart3m1_cts &uart3m1_rts>; 920*4882a593Smuzhiyun status = "disabled"; 921*4882a593Smuzhiyun }; 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun uart4: serial@ff170000 { 924*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 925*4882a593Smuzhiyun reg = <0x0 0xff170000 0x0 0x100>; 926*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 927*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 928*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 929*4882a593Smuzhiyun dmas = <&dmac 8>, <&dmac 9>; 930*4882a593Smuzhiyun /*You can add it to enable dma*/ 931*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 932*4882a593Smuzhiyun reg-shift = <2>; 933*4882a593Smuzhiyun reg-io-width = <4>; 934*4882a593Smuzhiyun pinctrl-names = "default"; 935*4882a593Smuzhiyun pinctrl-0 = <&uart4_xfer &uart4_cts &uart4_rts>; 936*4882a593Smuzhiyun status = "disabled"; 937*4882a593Smuzhiyun }; 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun uart5: serial@ff178000 { 940*4882a593Smuzhiyun compatible = "rockchip,px30-uart", "snps,dw-apb-uart"; 941*4882a593Smuzhiyun reg = <0x0 0xff178000 0x0 0x100>; 942*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 943*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 944*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 945*4882a593Smuzhiyun dmas = <&dmac 10>, <&dmac 11>; 946*4882a593Smuzhiyun /*You can add it to enable dma*/ 947*4882a593Smuzhiyun /*dma-names = "tx", "rx";*/ 948*4882a593Smuzhiyun reg-shift = <2>; 949*4882a593Smuzhiyun reg-io-width = <4>; 950*4882a593Smuzhiyun pinctrl-names = "default"; 951*4882a593Smuzhiyun pinctrl-0 = <&uart5_xfer &uart5_cts &uart5_rts>; 952*4882a593Smuzhiyun status = "disabled"; 953*4882a593Smuzhiyun }; 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun i2c0: i2c@ff180000 { 956*4882a593Smuzhiyun compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c"; 957*4882a593Smuzhiyun reg = <0x0 0xff180000 0x0 0x1000>; 958*4882a593Smuzhiyun clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>; 959*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 960*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 961*4882a593Smuzhiyun pinctrl-names = "default"; 962*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 963*4882a593Smuzhiyun #address-cells = <1>; 964*4882a593Smuzhiyun #size-cells = <0>; 965*4882a593Smuzhiyun status = "disabled"; 966*4882a593Smuzhiyun }; 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun i2c1: i2c@ff190000 { 969*4882a593Smuzhiyun compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c"; 970*4882a593Smuzhiyun reg = <0x0 0xff190000 0x0 0x1000>; 971*4882a593Smuzhiyun clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>; 972*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 973*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 974*4882a593Smuzhiyun pinctrl-names = "default"; 975*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 976*4882a593Smuzhiyun #address-cells = <1>; 977*4882a593Smuzhiyun #size-cells = <0>; 978*4882a593Smuzhiyun status = "disabled"; 979*4882a593Smuzhiyun }; 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun i2c2: i2c@ff1a0000 { 982*4882a593Smuzhiyun compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c"; 983*4882a593Smuzhiyun reg = <0x0 0xff1a0000 0x0 0x1000>; 984*4882a593Smuzhiyun clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>; 985*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 986*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 987*4882a593Smuzhiyun pinctrl-names = "default"; 988*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 989*4882a593Smuzhiyun #address-cells = <1>; 990*4882a593Smuzhiyun #size-cells = <0>; 991*4882a593Smuzhiyun status = "disabled"; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun i2c3: i2c@ff1b0000 { 995*4882a593Smuzhiyun compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c"; 996*4882a593Smuzhiyun reg = <0x0 0xff1b0000 0x0 0x1000>; 997*4882a593Smuzhiyun clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>; 998*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 999*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 1000*4882a593Smuzhiyun pinctrl-names = "default"; 1001*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 1002*4882a593Smuzhiyun #address-cells = <1>; 1003*4882a593Smuzhiyun #size-cells = <0>; 1004*4882a593Smuzhiyun status = "disabled"; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun spi0: spi@ff1d0000 { 1008*4882a593Smuzhiyun compatible = "rockchip,px30-spi", "rockchip,rk3066-spi"; 1009*4882a593Smuzhiyun reg = <0x0 0xff1d0000 0x0 0x1000>; 1010*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 1011*4882a593Smuzhiyun clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 1012*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1013*4882a593Smuzhiyun dmas = <&dmac 12>, <&dmac 13>; 1014*4882a593Smuzhiyun dma-names = "tx", "rx"; 1015*4882a593Smuzhiyun pinctrl-names = "default"; 1016*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_csn &spi0_miso &spi0_mosi>; 1017*4882a593Smuzhiyun #address-cells = <1>; 1018*4882a593Smuzhiyun #size-cells = <0>; 1019*4882a593Smuzhiyun status = "disabled"; 1020*4882a593Smuzhiyun }; 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun spi1: spi@ff1d8000 { 1023*4882a593Smuzhiyun compatible = "rockchip,px30-spi", "rockchip,rk3066-spi"; 1024*4882a593Smuzhiyun reg = <0x0 0xff1d8000 0x0 0x1000>; 1025*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1026*4882a593Smuzhiyun clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>; 1027*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1028*4882a593Smuzhiyun dmas = <&dmac 14>, <&dmac 15>; 1029*4882a593Smuzhiyun dma-names = "tx", "rx"; 1030*4882a593Smuzhiyun pinctrl-names = "default"; 1031*4882a593Smuzhiyun pinctrl-0 = <&spi1_clk &spi1_csn0 &spi1_csn1 &spi1_miso &spi1_mosi>; 1032*4882a593Smuzhiyun #address-cells = <1>; 1033*4882a593Smuzhiyun #size-cells = <0>; 1034*4882a593Smuzhiyun status = "disabled"; 1035*4882a593Smuzhiyun }; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun wdt: watchdog@ff1e0000 { 1038*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 1039*4882a593Smuzhiyun reg = <0x0 0xff1e0000 0x0 0x100>; 1040*4882a593Smuzhiyun clocks = <&cru PCLK_WDT_NS>; 1041*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1042*4882a593Smuzhiyun status = "disabled"; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun pwm0: pwm@ff200000 { 1046*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1047*4882a593Smuzhiyun reg = <0x0 0xff200000 0x0 0x10>; 1048*4882a593Smuzhiyun clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>; 1049*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1050*4882a593Smuzhiyun pinctrl-names = "active"; 1051*4882a593Smuzhiyun pinctrl-0 = <&pwm0_pin>; 1052*4882a593Smuzhiyun #pwm-cells = <3>; 1053*4882a593Smuzhiyun status = "disabled"; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun pwm1: pwm@ff200010 { 1057*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1058*4882a593Smuzhiyun reg = <0x0 0xff200010 0x0 0x10>; 1059*4882a593Smuzhiyun clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>; 1060*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1061*4882a593Smuzhiyun pinctrl-names = "active"; 1062*4882a593Smuzhiyun pinctrl-0 = <&pwm1_pin>; 1063*4882a593Smuzhiyun #pwm-cells = <3>; 1064*4882a593Smuzhiyun status = "disabled"; 1065*4882a593Smuzhiyun }; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun pwm2: pwm@ff200020 { 1068*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1069*4882a593Smuzhiyun reg = <0x0 0xff200020 0x0 0x10>; 1070*4882a593Smuzhiyun clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>; 1071*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1072*4882a593Smuzhiyun pinctrl-names = "active"; 1073*4882a593Smuzhiyun pinctrl-0 = <&pwm2_pin>; 1074*4882a593Smuzhiyun #pwm-cells = <3>; 1075*4882a593Smuzhiyun status = "disabled"; 1076*4882a593Smuzhiyun }; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun pwm3: pwm@ff200030 { 1079*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1080*4882a593Smuzhiyun reg = <0x0 0xff200030 0x0 0x10>; 1081*4882a593Smuzhiyun clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>; 1082*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1083*4882a593Smuzhiyun pinctrl-names = "active"; 1084*4882a593Smuzhiyun pinctrl-0 = <&pwm3_pin>; 1085*4882a593Smuzhiyun #pwm-cells = <3>; 1086*4882a593Smuzhiyun status = "disabled"; 1087*4882a593Smuzhiyun }; 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun pwm4: pwm@ff208000 { 1090*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1091*4882a593Smuzhiyun reg = <0x0 0xff208000 0x0 0x10>; 1092*4882a593Smuzhiyun clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>; 1093*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1094*4882a593Smuzhiyun pinctrl-names = "active"; 1095*4882a593Smuzhiyun pinctrl-0 = <&pwm4_pin>; 1096*4882a593Smuzhiyun #pwm-cells = <3>; 1097*4882a593Smuzhiyun status = "disabled"; 1098*4882a593Smuzhiyun }; 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun pwm5: pwm@ff208010 { 1101*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1102*4882a593Smuzhiyun reg = <0x0 0xff208010 0x0 0x10>; 1103*4882a593Smuzhiyun clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>; 1104*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1105*4882a593Smuzhiyun pinctrl-names = "active"; 1106*4882a593Smuzhiyun pinctrl-0 = <&pwm5_pin>; 1107*4882a593Smuzhiyun #pwm-cells = <3>; 1108*4882a593Smuzhiyun status = "disabled"; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun pwm6: pwm@ff208020 { 1112*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1113*4882a593Smuzhiyun reg = <0x0 0xff208020 0x0 0x10>; 1114*4882a593Smuzhiyun clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>; 1115*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1116*4882a593Smuzhiyun pinctrl-names = "active"; 1117*4882a593Smuzhiyun pinctrl-0 = <&pwm6_pin>; 1118*4882a593Smuzhiyun #pwm-cells = <3>; 1119*4882a593Smuzhiyun status = "disabled"; 1120*4882a593Smuzhiyun }; 1121*4882a593Smuzhiyun 1122*4882a593Smuzhiyun pwm7: pwm@ff208030 { 1123*4882a593Smuzhiyun compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm"; 1124*4882a593Smuzhiyun reg = <0x0 0xff208030 0x0 0x10>; 1125*4882a593Smuzhiyun clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>; 1126*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 1127*4882a593Smuzhiyun pinctrl-names = "active"; 1128*4882a593Smuzhiyun pinctrl-0 = <&pwm7_pin>; 1129*4882a593Smuzhiyun #pwm-cells = <3>; 1130*4882a593Smuzhiyun status = "disabled"; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun rktimer: timer@ff210000 { 1134*4882a593Smuzhiyun compatible = "rockchip,px30-timer", "rockchip,rk3288-timer"; 1135*4882a593Smuzhiyun reg = <0x0 0xff210000 0x0 0x1000>; 1136*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1137*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>; 1138*4882a593Smuzhiyun clock-names = "pclk", "timer"; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun amba: bus { 1142*4882a593Smuzhiyun compatible = "simple-bus"; 1143*4882a593Smuzhiyun #address-cells = <2>; 1144*4882a593Smuzhiyun #size-cells = <2>; 1145*4882a593Smuzhiyun ranges; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun dmac: dmac@ff240000 { 1148*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 1149*4882a593Smuzhiyun reg = <0x0 0xff240000 0x0 0x4000>; 1150*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 1151*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 1152*4882a593Smuzhiyun arm,pl330-periph-burst; 1153*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 1154*4882a593Smuzhiyun clock-names = "apb_pclk"; 1155*4882a593Smuzhiyun #dma-cells = <1>; 1156*4882a593Smuzhiyun }; 1157*4882a593Smuzhiyun }; 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun tsadc: tsadc@ff280000 { 1160*4882a593Smuzhiyun compatible = "rockchip,px30-tsadc"; 1161*4882a593Smuzhiyun reg = <0x0 0xff280000 0x0 0x100>; 1162*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 1163*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_TSADC>; 1164*4882a593Smuzhiyun assigned-clock-rates = <50000>; 1165*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 1166*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk"; 1167*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 1168*4882a593Smuzhiyun reset-names = "tsadc-apb"; 1169*4882a593Smuzhiyun rockchip,grf = <&grf>; 1170*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 1171*4882a593Smuzhiyun pinctrl-names = "init", "default", "sleep"; 1172*4882a593Smuzhiyun pinctrl-0 = <&tsadc_otp_pin>; 1173*4882a593Smuzhiyun pinctrl-1 = <&tsadc_otp_out>; 1174*4882a593Smuzhiyun pinctrl-2 = <&tsadc_otp_pin>; 1175*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 1176*4882a593Smuzhiyun status = "disabled"; 1177*4882a593Smuzhiyun }; 1178*4882a593Smuzhiyun 1179*4882a593Smuzhiyun saradc: saradc@ff288000 { 1180*4882a593Smuzhiyun compatible = "rockchip,px30-saradc", "rockchip,rk3399-saradc"; 1181*4882a593Smuzhiyun reg = <0x0 0xff288000 0x0 0x100>; 1182*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1183*4882a593Smuzhiyun #io-channel-cells = <1>; 1184*4882a593Smuzhiyun clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 1185*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 1186*4882a593Smuzhiyun resets = <&cru SRST_SARADC_P>; 1187*4882a593Smuzhiyun reset-names = "saradc-apb"; 1188*4882a593Smuzhiyun status = "disabled"; 1189*4882a593Smuzhiyun }; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun otp: nvmem@ff290000 { 1192*4882a593Smuzhiyun compatible = "rockchip,px30-otp"; 1193*4882a593Smuzhiyun reg = <0x0 0xff290000 0x0 0x4000>; 1194*4882a593Smuzhiyun clocks = <&cru SCLK_OTP_USR>, <&cru PCLK_OTP_NS>, 1195*4882a593Smuzhiyun <&cru PCLK_OTP_PHY>; 1196*4882a593Smuzhiyun clock-names = "otp", "apb_pclk", "phy"; 1197*4882a593Smuzhiyun resets = <&cru SRST_OTP_PHY>; 1198*4882a593Smuzhiyun reset-names = "phy"; 1199*4882a593Smuzhiyun #address-cells = <1>; 1200*4882a593Smuzhiyun #size-cells = <1>; 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun /* Data cells */ 1203*4882a593Smuzhiyun cpu_id: id@7 { 1204*4882a593Smuzhiyun reg = <0x07 0x10>; 1205*4882a593Smuzhiyun }; 1206*4882a593Smuzhiyun cpu_leakage: cpu-leakage@17 { 1207*4882a593Smuzhiyun reg = <0x17 0x1>; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun performance: performance@1e { 1210*4882a593Smuzhiyun reg = <0x1e 0x1>; 1211*4882a593Smuzhiyun bits = <4 3>; 1212*4882a593Smuzhiyun }; 1213*4882a593Smuzhiyun }; 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun cru: clock-controller@ff2b0000 { 1216*4882a593Smuzhiyun compatible = "rockchip,px30-cru"; 1217*4882a593Smuzhiyun reg = <0x0 0xff2b0000 0x0 0x1000>; 1218*4882a593Smuzhiyun rockchip,grf = <&grf>; 1219*4882a593Smuzhiyun #clock-cells = <1>; 1220*4882a593Smuzhiyun #reset-cells = <1>; 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun assigned-clocks = <&cru PLL_NPLL>; 1223*4882a593Smuzhiyun assigned-clock-rates = <1188000000>; 1224*4882a593Smuzhiyun }; 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun pmucru: clock-controller@ff2bc000 { 1227*4882a593Smuzhiyun compatible = "rockchip,px30-pmucru"; 1228*4882a593Smuzhiyun reg = <0x0 0xff2bc000 0x0 0x1000>; 1229*4882a593Smuzhiyun rockchip,grf = <&grf>; 1230*4882a593Smuzhiyun #clock-cells = <1>; 1231*4882a593Smuzhiyun #reset-cells = <1>; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun assigned-clocks = 1234*4882a593Smuzhiyun <&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>, 1235*4882a593Smuzhiyun <&pmucru SCLK_WIFI_PMU>, <&cru ARMCLK>, 1236*4882a593Smuzhiyun <&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 1237*4882a593Smuzhiyun <&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>, 1238*4882a593Smuzhiyun <&cru PCLK_BUS_PRE>, <&cru SCLK_GPU>; 1239*4882a593Smuzhiyun assigned-clock-rates = 1240*4882a593Smuzhiyun <1200000000>, <100000000>, 1241*4882a593Smuzhiyun <26000000>, <600000000>, 1242*4882a593Smuzhiyun <200000000>, <200000000>, 1243*4882a593Smuzhiyun <150000000>, <150000000>, 1244*4882a593Smuzhiyun <100000000>, <200000000>; 1245*4882a593Smuzhiyun }; 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun usb2phy_grf: syscon@ff2c0000 { 1248*4882a593Smuzhiyun compatible = "rockchip,px30-usb2phy-grf", "syscon", 1249*4882a593Smuzhiyun "simple-mfd"; 1250*4882a593Smuzhiyun reg = <0x0 0xff2c0000 0x0 0x10000>; 1251*4882a593Smuzhiyun #address-cells = <1>; 1252*4882a593Smuzhiyun #size-cells = <1>; 1253*4882a593Smuzhiyun 1254*4882a593Smuzhiyun u2phy: usb2-phy@100 { 1255*4882a593Smuzhiyun compatible = "rockchip,px30-usb2phy"; 1256*4882a593Smuzhiyun reg = <0x100 0x20>; 1257*4882a593Smuzhiyun clocks = <&pmucru SCLK_USBPHY_REF>; 1258*4882a593Smuzhiyun clock-names = "phyclk"; 1259*4882a593Smuzhiyun #clock-cells = <0>; 1260*4882a593Smuzhiyun assigned-clocks = <&cru USB480M>, <&cru SCLK_UART1_SRC>; 1261*4882a593Smuzhiyun assigned-clock-parents = <&u2phy>, <&cru USB480M>; 1262*4882a593Smuzhiyun clock-output-names = "usb480m_phy"; 1263*4882a593Smuzhiyun status = "disabled"; 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun u2phy_host: host-port { 1266*4882a593Smuzhiyun #phy-cells = <0>; 1267*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1268*4882a593Smuzhiyun interrupt-names = "linestate"; 1269*4882a593Smuzhiyun status = "disabled"; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun u2phy_otg: otg-port { 1273*4882a593Smuzhiyun #phy-cells = <0>; 1274*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 1275*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 1276*4882a593Smuzhiyun <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 1277*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 1278*4882a593Smuzhiyun "linestate"; 1279*4882a593Smuzhiyun status = "disabled"; 1280*4882a593Smuzhiyun }; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun video_phy: dsi_dphy: phy@ff2e0000 { 1285*4882a593Smuzhiyun compatible = "rockchip,px30-dsi-dphy", "rockchip,px30-video-phy"; 1286*4882a593Smuzhiyun reg = <0x0 0xff2e0000 0x0 0x10000>, 1287*4882a593Smuzhiyun <0x0 0xff450000 0x0 0x10000>; 1288*4882a593Smuzhiyun reg-names = "phy", "host"; 1289*4882a593Smuzhiyun clocks = <&pmucru SCLK_MIPIDSIPHY_REF>, 1290*4882a593Smuzhiyun <&cru PCLK_MIPIDSIPHY>, <&cru PCLK_MIPI_DSI>; 1291*4882a593Smuzhiyun clock-names = "ref", "pclk", "pclk_host"; 1292*4882a593Smuzhiyun resets = <&cru SRST_MIPIDSIPHY_P>; 1293*4882a593Smuzhiyun reset-names = "apb"; 1294*4882a593Smuzhiyun #phy-cells = <0>; 1295*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1296*4882a593Smuzhiyun status = "disabled"; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun mipi_dphy_rx0: mipi-dphy-rx0@ff2f0000 { 1300*4882a593Smuzhiyun compatible = "rockchip,rk3326-mipi-dphy"; 1301*4882a593Smuzhiyun reg = <0x0 0xff2f0000 0x0 0x4000>; 1302*4882a593Smuzhiyun clocks = <&cru PCLK_MIPICSIPHY>; 1303*4882a593Smuzhiyun clock-names = "dphy-ref"; 1304*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1305*4882a593Smuzhiyun rockchip,grf = <&grf>; 1306*4882a593Smuzhiyun status = "disabled"; 1307*4882a593Smuzhiyun }; 1308*4882a593Smuzhiyun 1309*4882a593Smuzhiyun usb20_otg: usb@ff300000 { 1310*4882a593Smuzhiyun compatible = "rockchip,px30-usb", "rockchip,rk3066-usb", 1311*4882a593Smuzhiyun "snps,dwc2"; 1312*4882a593Smuzhiyun reg = <0x0 0xff300000 0x0 0x40000>; 1313*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1314*4882a593Smuzhiyun clocks = <&cru HCLK_OTG>; 1315*4882a593Smuzhiyun clock-names = "otg"; 1316*4882a593Smuzhiyun dr_mode = "otg"; 1317*4882a593Smuzhiyun g-np-tx-fifo-size = <16>; 1318*4882a593Smuzhiyun g-rx-fifo-size = <280>; 1319*4882a593Smuzhiyun g-tx-fifo-size = <256 128 128 64 32 16>; 1320*4882a593Smuzhiyun phys = <&u2phy_otg>; 1321*4882a593Smuzhiyun phy-names = "usb2-phy"; 1322*4882a593Smuzhiyun power-domains = <&power PX30_PD_USB>; 1323*4882a593Smuzhiyun status = "disabled"; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun usb_host0_ehci: usb@ff340000 { 1327*4882a593Smuzhiyun compatible = "generic-ehci"; 1328*4882a593Smuzhiyun reg = <0x0 0xff340000 0x0 0x10000>; 1329*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 1330*4882a593Smuzhiyun clocks = <&cru HCLK_HOST>, <&u2phy>; 1331*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1332*4882a593Smuzhiyun phys = <&u2phy_host>; 1333*4882a593Smuzhiyun phy-names = "usb"; 1334*4882a593Smuzhiyun power-domains = <&power PX30_PD_USB>; 1335*4882a593Smuzhiyun status = "disabled"; 1336*4882a593Smuzhiyun }; 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun usb_host0_ohci: usb@ff350000 { 1339*4882a593Smuzhiyun compatible = "generic-ohci"; 1340*4882a593Smuzhiyun reg = <0x0 0xff350000 0x0 0x10000>; 1341*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1342*4882a593Smuzhiyun clocks = <&cru HCLK_HOST>, <&u2phy>; 1343*4882a593Smuzhiyun clock-names = "usbhost", "utmi"; 1344*4882a593Smuzhiyun phys = <&u2phy_host>; 1345*4882a593Smuzhiyun phy-names = "usb"; 1346*4882a593Smuzhiyun power-domains = <&power PX30_PD_USB>; 1347*4882a593Smuzhiyun status = "disabled"; 1348*4882a593Smuzhiyun }; 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun gmac: ethernet@ff360000 { 1351*4882a593Smuzhiyun compatible = "rockchip,px30-gmac"; 1352*4882a593Smuzhiyun reg = <0x0 0xff360000 0x0 0x10000>; 1353*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 1354*4882a593Smuzhiyun interrupt-names = "macirq"; 1355*4882a593Smuzhiyun clocks = <&cru SCLK_GMAC>, <&cru SCLK_GMAC_RX_TX>, 1356*4882a593Smuzhiyun <&cru SCLK_GMAC_RX_TX>, <&cru SCLK_MAC_REF>, 1357*4882a593Smuzhiyun <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>, 1358*4882a593Smuzhiyun <&cru PCLK_GMAC>, <&cru SCLK_GMAC_RMII>; 1359*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 1360*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 1361*4882a593Smuzhiyun "clk_mac_refout", "aclk_mac", 1362*4882a593Smuzhiyun "pclk_mac", "clk_mac_speed"; 1363*4882a593Smuzhiyun rockchip,grf = <&grf>; 1364*4882a593Smuzhiyun phy-mode = "rmii"; 1365*4882a593Smuzhiyun pinctrl-names = "default"; 1366*4882a593Smuzhiyun pinctrl-0 = <&rmii_pins &mac_refclk_12ma>; 1367*4882a593Smuzhiyun power-domains = <&power PX30_PD_GMAC>; 1368*4882a593Smuzhiyun resets = <&cru SRST_GMAC_A>; 1369*4882a593Smuzhiyun reset-names = "stmmaceth"; 1370*4882a593Smuzhiyun status = "disabled"; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun sdmmc: dwmmc@ff370000 { 1374*4882a593Smuzhiyun compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc"; 1375*4882a593Smuzhiyun reg = <0x0 0xff370000 0x0 0x4000>; 1376*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1377*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 1378*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 1379*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1380*4882a593Smuzhiyun bus-width = <4>; 1381*4882a593Smuzhiyun fifo-depth = <0x100>; 1382*4882a593Smuzhiyun max-frequency = <150000000>; 1383*4882a593Smuzhiyun pinctrl-names = "default"; 1384*4882a593Smuzhiyun pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>; 1385*4882a593Smuzhiyun power-domains = <&power PX30_PD_SDCARD>; 1386*4882a593Smuzhiyun status = "disabled"; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun sdio: dwmmc@ff380000 { 1390*4882a593Smuzhiyun compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc"; 1391*4882a593Smuzhiyun reg = <0x0 0xff380000 0x0 0x4000>; 1392*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 1393*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 1394*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 1395*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1396*4882a593Smuzhiyun bus-width = <4>; 1397*4882a593Smuzhiyun fifo-depth = <0x100>; 1398*4882a593Smuzhiyun max-frequency = <150000000>; 1399*4882a593Smuzhiyun pinctrl-names = "default"; 1400*4882a593Smuzhiyun pinctrl-0 = <&sdio_bus4 &sdio_cmd &sdio_clk>; 1401*4882a593Smuzhiyun power-domains = <&power PX30_PD_MMC_NAND>; 1402*4882a593Smuzhiyun status = "disabled"; 1403*4882a593Smuzhiyun }; 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun emmc: dwmmc@ff390000 { 1406*4882a593Smuzhiyun compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc"; 1407*4882a593Smuzhiyun reg = <0x0 0xff390000 0x0 0x4000>; 1408*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1409*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 1410*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 1411*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1412*4882a593Smuzhiyun bus-width = <8>; 1413*4882a593Smuzhiyun fifo-depth = <0x100>; 1414*4882a593Smuzhiyun max-frequency = <150000000>; 1415*4882a593Smuzhiyun pinctrl-names = "default"; 1416*4882a593Smuzhiyun pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>; 1417*4882a593Smuzhiyun power-domains = <&power PX30_PD_MMC_NAND>; 1418*4882a593Smuzhiyun status = "disabled"; 1419*4882a593Smuzhiyun }; 1420*4882a593Smuzhiyun 1421*4882a593Smuzhiyun sfc: spi@ff3a0000 { 1422*4882a593Smuzhiyun compatible = "rockchip,sfc"; 1423*4882a593Smuzhiyun reg = <0x0 0xff3a0000 0x0 0x4000>; 1424*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 1425*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1426*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 1427*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 1428*4882a593Smuzhiyun assigned-clock-rates = <100000000>; 1429*4882a593Smuzhiyun status = "disabled"; 1430*4882a593Smuzhiyun }; 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun nandc0: nandc@ff3b0000 { 1433*4882a593Smuzhiyun compatible = "rockchip,rk-nandc"; 1434*4882a593Smuzhiyun reg = <0x0 0xff3b0000 0x0 0x4000>; 1435*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1436*4882a593Smuzhiyun nandc_id = <0>; 1437*4882a593Smuzhiyun clocks = <&cru SCLK_NANDC>, <&cru HCLK_NANDC>; 1438*4882a593Smuzhiyun clock-names = "clk_nandc", "hclk_nandc"; 1439*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_NANDC>; 1440*4882a593Smuzhiyun assigned-clock-parents = <&cru SCLK_NANDC_DIV50>; 1441*4882a593Smuzhiyun power-domains = <&power PX30_PD_MMC_NAND>; 1442*4882a593Smuzhiyun status = "disabled"; 1443*4882a593Smuzhiyun }; 1444*4882a593Smuzhiyun 1445*4882a593Smuzhiyun gpu: gpu@ff400000 { 1446*4882a593Smuzhiyun compatible = "rockchip,px30-mali", "arm,mali-bifrost"; 1447*4882a593Smuzhiyun reg = <0x0 0xff400000 0x0 0x4000>; 1448*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 1449*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 1450*4882a593Smuzhiyun <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1451*4882a593Smuzhiyun interrupt-names = "GPU", "MMU", "JOB"; 1452*4882a593Smuzhiyun clocks = <&cru SCLK_GPU>; 1453*4882a593Smuzhiyun #cooling-cells = <2>; 1454*4882a593Smuzhiyun power-domains = <&power PX30_PD_GPU>; 1455*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 1456*4882a593Smuzhiyun upthreshold = <40>; 1457*4882a593Smuzhiyun downdifferential = <10>; 1458*4882a593Smuzhiyun status = "disabled"; 1459*4882a593Smuzhiyun power_model { 1460*4882a593Smuzhiyun compatible = "arm,mali-simple-power-model"; 1461*4882a593Smuzhiyun static-coefficient = <411000>; 1462*4882a593Smuzhiyun dynamic-coefficient = <733>; 1463*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 1464*4882a593Smuzhiyun thermal-zone = "gpu-thermal"; 1465*4882a593Smuzhiyun }; 1466*4882a593Smuzhiyun }; 1467*4882a593Smuzhiyun 1468*4882a593Smuzhiyun gpu_opp_table: gpu-opp-table { 1469*4882a593Smuzhiyun compatible = "operating-points-v2"; 1470*4882a593Smuzhiyun 1471*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 1472*4882a593Smuzhiyun rockchip,temp-hysteresis = <5000>; 1473*4882a593Smuzhiyun rockchip,low-temp = <0>; 1474*4882a593Smuzhiyun rockchip,low-temp-min-volt = <1000000>; 1475*4882a593Smuzhiyun rockchip,low-temp-adjust-volt = < 1476*4882a593Smuzhiyun /* MHz MHz uV */ 1477*4882a593Smuzhiyun 0 480 50000 1478*4882a593Smuzhiyun >; 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun rockchip,max-volt = <1175000>; 1481*4882a593Smuzhiyun rockchip,evb-irdrop = <25000>; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 1484*4882a593Smuzhiyun 0 50000 0 1485*4882a593Smuzhiyun 50001 54000 1 1486*4882a593Smuzhiyun 54001 60000 2 1487*4882a593Smuzhiyun 60001 99999 3 1488*4882a593Smuzhiyun >; 1489*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 1490*4882a593Smuzhiyun 1491*4882a593Smuzhiyun opp-200000000 { 1492*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 1493*4882a593Smuzhiyun opp-microvolt = <950000>; 1494*4882a593Smuzhiyun opp-microvolt-L0 = <950000>; 1495*4882a593Smuzhiyun opp-microvolt-L1 = <950000>; 1496*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 1497*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 1498*4882a593Smuzhiyun }; 1499*4882a593Smuzhiyun opp-300000000 { 1500*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 1501*4882a593Smuzhiyun opp-microvolt = <975000>; 1502*4882a593Smuzhiyun opp-microvolt-L0 = <975000>; 1503*4882a593Smuzhiyun opp-microvolt-L1 = <950000>; 1504*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 1505*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 1506*4882a593Smuzhiyun }; 1507*4882a593Smuzhiyun opp-400000000 { 1508*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 1509*4882a593Smuzhiyun opp-microvolt = <1050000>; 1510*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 1511*4882a593Smuzhiyun opp-microvolt-L1 = <1025000>; 1512*4882a593Smuzhiyun opp-microvolt-L2 = <975000>; 1513*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 1514*4882a593Smuzhiyun }; 1515*4882a593Smuzhiyun opp-480000000 { 1516*4882a593Smuzhiyun opp-hz = /bits/ 64 <480000000>; 1517*4882a593Smuzhiyun opp-microvolt = <1125000>; 1518*4882a593Smuzhiyun opp-microvolt-L0 = <1125000>; 1519*4882a593Smuzhiyun opp-microvolt-L1 = <1100000>; 1520*4882a593Smuzhiyun opp-microvolt-L2 = <1050000>; 1521*4882a593Smuzhiyun opp-microvolt-L3 = <1000000>; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun px30s_gpu_opp_table: px30s-gpu-opp-table { 1526*4882a593Smuzhiyun compatible = "operating-points-v2"; 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 1529*4882a593Smuzhiyun 0 69850 0 1530*4882a593Smuzhiyun 69851 73800 1 1531*4882a593Smuzhiyun 73801 77750 2 1532*4882a593Smuzhiyun 77751 81700 3 1533*4882a593Smuzhiyun 81701 99999 4 1534*4882a593Smuzhiyun >; 1535*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun opp-200000000 { 1538*4882a593Smuzhiyun opp-hz = /bits/ 64 <200000000>; 1539*4882a593Smuzhiyun opp-microvolt = <950000>; 1540*4882a593Smuzhiyun }; 1541*4882a593Smuzhiyun opp-300000000 { 1542*4882a593Smuzhiyun opp-hz = /bits/ 64 <300000000>; 1543*4882a593Smuzhiyun opp-microvolt = <950000>; 1544*4882a593Smuzhiyun }; 1545*4882a593Smuzhiyun opp-400000000 { 1546*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 1547*4882a593Smuzhiyun opp-microvolt = <950000>; 1548*4882a593Smuzhiyun }; 1549*4882a593Smuzhiyun opp-520000000 { 1550*4882a593Smuzhiyun opp-hz = /bits/ 64 <520000000>; 1551*4882a593Smuzhiyun opp-microvolt = <1000000>; 1552*4882a593Smuzhiyun opp-microvolt-L0 = <1000000>; 1553*4882a593Smuzhiyun opp-microvolt-L1 = <975000>; 1554*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 1555*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 1556*4882a593Smuzhiyun opp-microvolt-L4 = <950000>; 1557*4882a593Smuzhiyun }; 1558*4882a593Smuzhiyun }; 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun mpp_srv: mpp-srv { 1561*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 1562*4882a593Smuzhiyun rockchip,taskqueue-count = <1>; 1563*4882a593Smuzhiyun rockchip,resetgroup-count = <1>; 1564*4882a593Smuzhiyun rockchip,grf = <&grf>; 1565*4882a593Smuzhiyun rockchip,grf-offset = <0x0410>; 1566*4882a593Smuzhiyun rockchip,grf-values = <0x80008000>, <0x80000000>, <0x80000000>; 1567*4882a593Smuzhiyun rockchip,grf-names = "grf_rkvdec", "grf_vdpu2", "grf_vepu2"; 1568*4882a593Smuzhiyun status = "disabled"; 1569*4882a593Smuzhiyun }; 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun vdpu: vdpu@ff442400 { 1572*4882a593Smuzhiyun compatible = "rockchip,vpu-decoder-px30"; 1573*4882a593Smuzhiyun reg = <0x0 0xff442400 0x0 0x400>; 1574*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 1575*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1576*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 1577*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1578*4882a593Smuzhiyun resets = <&cru SRST_VPU_A>, <&cru SRST_VPU_H>; 1579*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 1580*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1581*4882a593Smuzhiyun power-domains = <&power PX30_PD_VPU>; 1582*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1583*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1584*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1585*4882a593Smuzhiyun status = "disabled"; 1586*4882a593Smuzhiyun }; 1587*4882a593Smuzhiyun 1588*4882a593Smuzhiyun vpu_mmu: iommu@ff442800 { 1589*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1590*4882a593Smuzhiyun reg = <0x0 0xff442800 0x0 0x100>; 1591*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 1592*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 1593*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 1594*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1595*4882a593Smuzhiyun power-domains = <&power PX30_PD_VPU>; 1596*4882a593Smuzhiyun rockchip,shootdown-entire; 1597*4882a593Smuzhiyun #iommu-cells = <0>; 1598*4882a593Smuzhiyun status = "disabled"; 1599*4882a593Smuzhiyun }; 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun vepu: vepu@ff442000 { 1602*4882a593Smuzhiyun compatible = "rockchip,vpu-encoder-px30"; 1603*4882a593Smuzhiyun reg = <0x0 0xff442000 0x0 0x400>; 1604*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 1605*4882a593Smuzhiyun interrupt-names = "irq_enc"; 1606*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 1607*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1608*4882a593Smuzhiyun resets = <&cru SRST_VPU_A>, <&cru SRST_VPU_H>; 1609*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h"; 1610*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1611*4882a593Smuzhiyun power-domains = <&power PX30_PD_VPU>; 1612*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1613*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1614*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1615*4882a593Smuzhiyun status = "disabled"; 1616*4882a593Smuzhiyun }; 1617*4882a593Smuzhiyun 1618*4882a593Smuzhiyun hevc: hevc@ff440000 { 1619*4882a593Smuzhiyun compatible = "rockchip,hevc-decoder-px30"; 1620*4882a593Smuzhiyun reg = <0x0 0xff440000 0x0 0x400>; 1621*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 1622*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1623*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>, <&cru SCLK_CORE_VPU>; 1624*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 1625*4882a593Smuzhiyun resets = <&cru SRST_VPU_A>, <&cru SRST_VPU_H>, 1626*4882a593Smuzhiyun <&cru SRST_VPU_NIU_A>, <&cru SRST_VPU_NIU_H>, 1627*4882a593Smuzhiyun <&cru SRST_VPU_CORE>; 1628*4882a593Smuzhiyun reset-names = "shared_video_a", "shared_video_h", 1629*4882a593Smuzhiyun "niu_a", "niu_h", 1630*4882a593Smuzhiyun "video_core"; 1631*4882a593Smuzhiyun iommus = <&hevc_mmu>; 1632*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1633*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1634*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1635*4882a593Smuzhiyun power-domains = <&power PX30_PD_VPU>; 1636*4882a593Smuzhiyun status = "disabled"; 1637*4882a593Smuzhiyun }; 1638*4882a593Smuzhiyun 1639*4882a593Smuzhiyun hevc_mmu: iommu@ff440440 { 1640*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1641*4882a593Smuzhiyun reg = <0x0 0xff440440 0x0 0x40>, <0x0 0xff440480 0x0 0x40>; 1642*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 1643*4882a593Smuzhiyun interrupt-names = "hevc_mmu"; 1644*4882a593Smuzhiyun clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 1645*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1646*4882a593Smuzhiyun power-domains = <&power PX30_PD_VPU>; 1647*4882a593Smuzhiyun rockchip,shootdown-entire; 1648*4882a593Smuzhiyun #iommu-cells = <0>; 1649*4882a593Smuzhiyun status = "disabled"; 1650*4882a593Smuzhiyun }; 1651*4882a593Smuzhiyun 1652*4882a593Smuzhiyun dsi: dsi@ff450000 { 1653*4882a593Smuzhiyun compatible = "rockchip,px30-mipi-dsi"; 1654*4882a593Smuzhiyun reg = <0x0 0xff450000 0x0 0x10000>; 1655*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 1656*4882a593Smuzhiyun clocks = <&cru PCLK_MIPI_DSI>; 1657*4882a593Smuzhiyun clock-names = "pclk"; 1658*4882a593Smuzhiyun phys = <&video_phy>; 1659*4882a593Smuzhiyun phy-names = "dphy"; 1660*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1661*4882a593Smuzhiyun resets = <&cru SRST_MIPIDSI_HOST_P>; 1662*4882a593Smuzhiyun reset-names = "apb"; 1663*4882a593Smuzhiyun rockchip,grf = <&grf>; 1664*4882a593Smuzhiyun #address-cells = <1>; 1665*4882a593Smuzhiyun #size-cells = <0>; 1666*4882a593Smuzhiyun status = "disabled"; 1667*4882a593Smuzhiyun 1668*4882a593Smuzhiyun ports { 1669*4882a593Smuzhiyun #address-cells = <1>; 1670*4882a593Smuzhiyun #size-cells = <0>; 1671*4882a593Smuzhiyun 1672*4882a593Smuzhiyun port@0 { 1673*4882a593Smuzhiyun reg = <0>; 1674*4882a593Smuzhiyun #address-cells = <1>; 1675*4882a593Smuzhiyun #size-cells = <0>; 1676*4882a593Smuzhiyun 1677*4882a593Smuzhiyun dsi_in_vopb: endpoint@0 { 1678*4882a593Smuzhiyun reg = <0>; 1679*4882a593Smuzhiyun remote-endpoint = <&vopb_out_dsi>; 1680*4882a593Smuzhiyun }; 1681*4882a593Smuzhiyun 1682*4882a593Smuzhiyun dsi_in_vopl: endpoint@1 { 1683*4882a593Smuzhiyun reg = <1>; 1684*4882a593Smuzhiyun remote-endpoint = <&vopl_out_dsi>; 1685*4882a593Smuzhiyun }; 1686*4882a593Smuzhiyun }; 1687*4882a593Smuzhiyun }; 1688*4882a593Smuzhiyun }; 1689*4882a593Smuzhiyun 1690*4882a593Smuzhiyun vopb: vop@ff460000 { 1691*4882a593Smuzhiyun compatible = "rockchip,px30-vop-big"; 1692*4882a593Smuzhiyun reg = <0x0 0xff460000 0x0 0x1fc>, <0x0 0xff460a00 0x0 0x400>; 1693*4882a593Smuzhiyun rockchip,grf = <&grf>; 1694*4882a593Smuzhiyun reg-names = "regs", "gamma_lut"; 1695*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 1696*4882a593Smuzhiyun clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>, 1697*4882a593Smuzhiyun <&cru HCLK_VOPB>; 1698*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 1699*4882a593Smuzhiyun resets = <&cru SRST_VOPB_A>, <&cru SRST_VOPB_H>, <&cru SRST_VOPB>; 1700*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 1701*4882a593Smuzhiyun iommus = <&vopb_mmu>; 1702*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1703*4882a593Smuzhiyun status = "disabled"; 1704*4882a593Smuzhiyun 1705*4882a593Smuzhiyun vopb_out: port { 1706*4882a593Smuzhiyun #address-cells = <1>; 1707*4882a593Smuzhiyun #size-cells = <0>; 1708*4882a593Smuzhiyun 1709*4882a593Smuzhiyun vopb_out_dsi: endpoint@0 { 1710*4882a593Smuzhiyun reg = <0>; 1711*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vopb>; 1712*4882a593Smuzhiyun }; 1713*4882a593Smuzhiyun 1714*4882a593Smuzhiyun vopb_out_lvds: endpoint@1 { 1715*4882a593Smuzhiyun reg = <1>; 1716*4882a593Smuzhiyun remote-endpoint = <&lvds_vopb_in>; 1717*4882a593Smuzhiyun }; 1718*4882a593Smuzhiyun 1719*4882a593Smuzhiyun vopb_out_rgb: endpoint@2 { 1720*4882a593Smuzhiyun reg = <2>; 1721*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vopb>; 1722*4882a593Smuzhiyun }; 1723*4882a593Smuzhiyun }; 1724*4882a593Smuzhiyun }; 1725*4882a593Smuzhiyun 1726*4882a593Smuzhiyun vopb_mmu: iommu@ff460f00 { 1727*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1728*4882a593Smuzhiyun reg = <0x0 0xff460f00 0x0 0x100>; 1729*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 1730*4882a593Smuzhiyun interrupt-names = "vopb_mmu"; 1731*4882a593Smuzhiyun clocks = <&cru ACLK_VOPB>, <&cru HCLK_VOPB>; 1732*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1733*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1734*4882a593Smuzhiyun #iommu-cells = <0>; 1735*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1736*4882a593Smuzhiyun status = "disabled"; 1737*4882a593Smuzhiyun }; 1738*4882a593Smuzhiyun 1739*4882a593Smuzhiyun vopl: vop@ff470000 { 1740*4882a593Smuzhiyun compatible = "rockchip,px30-vop-lit"; 1741*4882a593Smuzhiyun reg = <0x0 0xff470000 0x0 0x1fc>, <0x0 0xff470a00 0x0 0x400>; 1742*4882a593Smuzhiyun rockchip,grf = <&grf>; 1743*4882a593Smuzhiyun reg-names = "regs", "gamma_lut"; 1744*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 1745*4882a593Smuzhiyun clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>, 1746*4882a593Smuzhiyun <&cru HCLK_VOPL>; 1747*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 1748*4882a593Smuzhiyun resets = <&cru SRST_VOPL_A>, <&cru SRST_VOPL_H>, <&cru SRST_VOPL>; 1749*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 1750*4882a593Smuzhiyun iommus = <&vopl_mmu>; 1751*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1752*4882a593Smuzhiyun status = "disabled"; 1753*4882a593Smuzhiyun 1754*4882a593Smuzhiyun vopl_out: port { 1755*4882a593Smuzhiyun #address-cells = <1>; 1756*4882a593Smuzhiyun #size-cells = <0>; 1757*4882a593Smuzhiyun 1758*4882a593Smuzhiyun vopl_out_dsi: endpoint@0 { 1759*4882a593Smuzhiyun reg = <0>; 1760*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vopl>; 1761*4882a593Smuzhiyun }; 1762*4882a593Smuzhiyun 1763*4882a593Smuzhiyun vopl_out_lvds: endpoint@1 { 1764*4882a593Smuzhiyun reg = <1>; 1765*4882a593Smuzhiyun remote-endpoint = <&lvds_vopl_in>; 1766*4882a593Smuzhiyun }; 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun vopl_out_rgb: endpoint@2 { 1769*4882a593Smuzhiyun reg = <2>; 1770*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vopl>; 1771*4882a593Smuzhiyun }; 1772*4882a593Smuzhiyun }; 1773*4882a593Smuzhiyun }; 1774*4882a593Smuzhiyun 1775*4882a593Smuzhiyun vopl_mmu: iommu@ff470f00 { 1776*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1777*4882a593Smuzhiyun reg = <0x0 0xff470f00 0x0 0x100>; 1778*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 1779*4882a593Smuzhiyun interrupt-names = "vopl_mmu"; 1780*4882a593Smuzhiyun clocks = <&cru ACLK_VOPL>, <&cru HCLK_VOPL>; 1781*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1782*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1783*4882a593Smuzhiyun #iommu-cells = <0>; 1784*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1785*4882a593Smuzhiyun status = "disabled"; 1786*4882a593Smuzhiyun }; 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun rk_rga: rk_rga@ff480000 { 1789*4882a593Smuzhiyun compatible = "rockchip,rga2"; 1790*4882a593Smuzhiyun //dev_mode = <1>; 1791*4882a593Smuzhiyun reg = <0x0 0xff480000 0x0 0x1000>; 1792*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 1793*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA_CORE>; 1794*4882a593Smuzhiyun clock-names = "aclk_rga", "hclk_rga", "clk_rga"; 1795*4882a593Smuzhiyun power-domains = <&power PX30_PD_VO>; 1796*4882a593Smuzhiyun status = "disabled"; 1797*4882a593Smuzhiyun }; 1798*4882a593Smuzhiyun 1799*4882a593Smuzhiyun cif: cif@ff490000 { 1800*4882a593Smuzhiyun compatible = "rockchip,cif"; 1801*4882a593Smuzhiyun reg = <0x0 0xff490000 0x0 0x200>; 1802*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 1803*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>, <&cru PCLK_CIF>, <&cru SCLK_CIF_OUT>; 1804*4882a593Smuzhiyun clock-names = "aclk_cif0", "hclk_cif0", "pclk_cif", "cif0_out"; 1805*4882a593Smuzhiyun resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>, <&cru SRST_CIF_PCLKIN>; 1806*4882a593Smuzhiyun reset-names = "rst_cif_a", "rst_cif_h", "rst_cif_pclkin"; 1807*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1808*4882a593Smuzhiyun pinctrl-names = "cif_pin_all"; 1809*4882a593Smuzhiyun pinctrl-0 = <&dvp_d2d9_m0>; 1810*4882a593Smuzhiyun iommus = <&vip_mmu>; 1811*4882a593Smuzhiyun status = "disabled"; 1812*4882a593Smuzhiyun }; 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun cif_new: cif-new@ff490000 { 1815*4882a593Smuzhiyun compatible = "rockchip,px30-cif"; 1816*4882a593Smuzhiyun reg = <0x0 0xff490000 0x0 0x200>; 1817*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 1818*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>, <&cru PCLK_CIF>, <&cru SCLK_CIF_OUT>; 1819*4882a593Smuzhiyun clock-names = "aclk_cif", "hclk_cif", "pclk_cif", "cif_out"; 1820*4882a593Smuzhiyun resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>, <&cru SRST_CIF_PCLKIN>; 1821*4882a593Smuzhiyun reset-names = "rst_cif_a", "rst_cif_h", "rst_cif_pclkin"; 1822*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1823*4882a593Smuzhiyun iommus = <&vip_mmu>; 1824*4882a593Smuzhiyun status = "disabled"; 1825*4882a593Smuzhiyun }; 1826*4882a593Smuzhiyun 1827*4882a593Smuzhiyun vip_mmu: iommu@ff490800{ 1828*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1829*4882a593Smuzhiyun reg = <0x0 0xff490800 0x0 0x100>; 1830*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 1831*4882a593Smuzhiyun interrupt-names = "vip_mmu"; 1832*4882a593Smuzhiyun clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>; 1833*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1834*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1835*4882a593Smuzhiyun rk_iommu,disable_reset_quirk; 1836*4882a593Smuzhiyun #iommu-cells = <0>; 1837*4882a593Smuzhiyun status = "disabled"; 1838*4882a593Smuzhiyun }; 1839*4882a593Smuzhiyun 1840*4882a593Smuzhiyun rk_isp: rk_isp@ff4a0000 { 1841*4882a593Smuzhiyun compatible = "rockchip,px30-isp", "rockchip,isp"; 1842*4882a593Smuzhiyun reg = <0x0 0xff4a0000 0x0 0x8000>; 1843*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1844*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, <&cru SCLK_ISP>, <&cru SCLK_ISP>, 1845*4882a593Smuzhiyun <&cru PCLK_ISP>, <&cru SCLK_CIF_OUT>, <&cru SCLK_CIF_OUT>, <&cru PCLK_MIPICSIPHY>; 1846*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", "clk_isp", "clk_isp_jpe", 1847*4882a593Smuzhiyun "pclkin_isp", "clk_cif_pll", "clk_cif_out", "pclk_dphyrx"; 1848*4882a593Smuzhiyun resets = <&cru SRST_ISP>, <&cru SRST_MIPICSIPHY_P>; 1849*4882a593Smuzhiyun reset-names = "rst_isp", "rst_mipicsiphy"; 1850*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1851*4882a593Smuzhiyun pinctrl-names = "default", "isp_dvp8bit2", "isp_dvp10bit", "isp_dvp12bit"; 1852*4882a593Smuzhiyun pinctrl-0 = <&cif_clkout_m0>; 1853*4882a593Smuzhiyun pinctrl-1 = <&dvp_d2d9_m0>; 1854*4882a593Smuzhiyun pinctrl-2 = <&dvp_d2d9_m0 &dvp_d10d11_m0>; 1855*4882a593Smuzhiyun pinctrl-3 = <&dvp_d0d1_m0 &dvp_d2d9_m0 &dvp_d10d11_m0>; 1856*4882a593Smuzhiyun rockchip,isp,mipiphy = <1>; 1857*4882a593Smuzhiyun rockchip,isp,csiphy,reg = <0xff2f0000 0x4000>; 1858*4882a593Smuzhiyun rockchip,grf = <&grf>; 1859*4882a593Smuzhiyun rockchip,cru = <&cru>; 1860*4882a593Smuzhiyun rockchip,isp,iommu-enable = <1>; 1861*4882a593Smuzhiyun iommus = <&isp_mmu>; 1862*4882a593Smuzhiyun status = "disabled"; 1863*4882a593Smuzhiyun }; 1864*4882a593Smuzhiyun 1865*4882a593Smuzhiyun rkisp1: rkisp1@ff4a0000 { 1866*4882a593Smuzhiyun compatible = "rockchip,rk3326-rkisp1"; 1867*4882a593Smuzhiyun reg = <0x0 0xff4a0000 0x0 0x8000>; 1868*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 1869*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 1870*4882a593Smuzhiyun <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1871*4882a593Smuzhiyun interrupt-names = "isp_irq", "mi_irq", "mipi_irq"; 1872*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, 1873*4882a593Smuzhiyun <&cru SCLK_ISP>, <&cru PCLK_ISP>; 1874*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", 1875*4882a593Smuzhiyun "clk_isp", "pclk_isp"; 1876*4882a593Smuzhiyun devfreq = <&dmc>; 1877*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1878*4882a593Smuzhiyun iommus = <&isp_mmu>; 1879*4882a593Smuzhiyun rockchip,grf = <&grf>; 1880*4882a593Smuzhiyun status = "disabled"; 1881*4882a593Smuzhiyun }; 1882*4882a593Smuzhiyun 1883*4882a593Smuzhiyun isp_mmu: iommu@ff4a8000 { 1884*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1885*4882a593Smuzhiyun reg = <0x0 0xff4a8000 0x0 0x100>; 1886*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1887*4882a593Smuzhiyun interrupt-names = "isp_mmu"; 1888*4882a593Smuzhiyun clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>; 1889*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1890*4882a593Smuzhiyun power-domains = <&power PX30_PD_VI>; 1891*4882a593Smuzhiyun rk_iommu,disable_reset_quirk; 1892*4882a593Smuzhiyun #iommu-cells = <0>; 1893*4882a593Smuzhiyun status = "disabled"; 1894*4882a593Smuzhiyun }; 1895*4882a593Smuzhiyun 1896*4882a593Smuzhiyun qos_gmac: qos@ff518000 { 1897*4882a593Smuzhiyun compatible = "syscon"; 1898*4882a593Smuzhiyun reg = <0x0 0xff518000 0x0 0x20>; 1899*4882a593Smuzhiyun }; 1900*4882a593Smuzhiyun 1901*4882a593Smuzhiyun qos_gpu: qos@ff520000 { 1902*4882a593Smuzhiyun compatible = "syscon"; 1903*4882a593Smuzhiyun reg = <0x0 0xff520000 0x0 0x20>; 1904*4882a593Smuzhiyun }; 1905*4882a593Smuzhiyun 1906*4882a593Smuzhiyun qos_sdmmc: qos@ff52c000 { 1907*4882a593Smuzhiyun compatible = "syscon"; 1908*4882a593Smuzhiyun reg = <0x0 0xff52c000 0x0 0x20>; 1909*4882a593Smuzhiyun }; 1910*4882a593Smuzhiyun 1911*4882a593Smuzhiyun qos_emmc: qos@ff538000 { 1912*4882a593Smuzhiyun compatible = "syscon"; 1913*4882a593Smuzhiyun reg = <0x0 0xff538000 0x0 0x20>; 1914*4882a593Smuzhiyun }; 1915*4882a593Smuzhiyun 1916*4882a593Smuzhiyun qos_nand: qos@ff538080 { 1917*4882a593Smuzhiyun compatible = "syscon"; 1918*4882a593Smuzhiyun reg = <0x0 0xff538080 0x0 0x20>; 1919*4882a593Smuzhiyun }; 1920*4882a593Smuzhiyun 1921*4882a593Smuzhiyun qos_sdio: qos@ff538100 { 1922*4882a593Smuzhiyun compatible = "syscon"; 1923*4882a593Smuzhiyun reg = <0x0 0xff538100 0x0 0x20>; 1924*4882a593Smuzhiyun }; 1925*4882a593Smuzhiyun 1926*4882a593Smuzhiyun qos_sfc: qos@ff538180 { 1927*4882a593Smuzhiyun compatible = "syscon"; 1928*4882a593Smuzhiyun reg = <0x0 0xff538180 0x0 0x20>; 1929*4882a593Smuzhiyun }; 1930*4882a593Smuzhiyun 1931*4882a593Smuzhiyun qos_usb_host: qos@ff540000 { 1932*4882a593Smuzhiyun compatible = "syscon"; 1933*4882a593Smuzhiyun reg = <0x0 0xff540000 0x0 0x20>; 1934*4882a593Smuzhiyun }; 1935*4882a593Smuzhiyun 1936*4882a593Smuzhiyun qos_usb_otg: qos@ff540080 { 1937*4882a593Smuzhiyun compatible = "syscon"; 1938*4882a593Smuzhiyun reg = <0x0 0xff540080 0x0 0x20>; 1939*4882a593Smuzhiyun }; 1940*4882a593Smuzhiyun 1941*4882a593Smuzhiyun qos_isp_128: qos@ff548000 { 1942*4882a593Smuzhiyun compatible = "syscon"; 1943*4882a593Smuzhiyun reg = <0x0 0xff548000 0x0 0x20>; 1944*4882a593Smuzhiyun }; 1945*4882a593Smuzhiyun 1946*4882a593Smuzhiyun qos_isp_rd: qos@ff548080 { 1947*4882a593Smuzhiyun compatible = "syscon"; 1948*4882a593Smuzhiyun reg = <0x0 0xff548080 0x0 0x20>; 1949*4882a593Smuzhiyun }; 1950*4882a593Smuzhiyun 1951*4882a593Smuzhiyun qos_isp_wr: qos@ff548100 { 1952*4882a593Smuzhiyun compatible = "syscon"; 1953*4882a593Smuzhiyun reg = <0x0 0xff548100 0x0 0x20>; 1954*4882a593Smuzhiyun }; 1955*4882a593Smuzhiyun 1956*4882a593Smuzhiyun qos_isp_m1: qos@ff548180 { 1957*4882a593Smuzhiyun compatible = "syscon"; 1958*4882a593Smuzhiyun reg = <0x0 0xff548180 0x0 0x20>; 1959*4882a593Smuzhiyun }; 1960*4882a593Smuzhiyun 1961*4882a593Smuzhiyun qos_vip: qos@ff548200 { 1962*4882a593Smuzhiyun compatible = "syscon"; 1963*4882a593Smuzhiyun reg = <0x0 0xff548200 0x0 0x20>; 1964*4882a593Smuzhiyun }; 1965*4882a593Smuzhiyun 1966*4882a593Smuzhiyun qos_rga_rd: qos@ff550000 { 1967*4882a593Smuzhiyun compatible = "syscon"; 1968*4882a593Smuzhiyun reg = <0x0 0xff550000 0x0 0x20>; 1969*4882a593Smuzhiyun }; 1970*4882a593Smuzhiyun 1971*4882a593Smuzhiyun qos_rga_wr: qos@ff550080 { 1972*4882a593Smuzhiyun compatible = "syscon"; 1973*4882a593Smuzhiyun reg = <0x0 0xff550080 0x0 0x20>; 1974*4882a593Smuzhiyun }; 1975*4882a593Smuzhiyun 1976*4882a593Smuzhiyun qos_vop_m0: qos@ff550100 { 1977*4882a593Smuzhiyun compatible = "syscon"; 1978*4882a593Smuzhiyun reg = <0x0 0xff550100 0x0 0x20>; 1979*4882a593Smuzhiyun }; 1980*4882a593Smuzhiyun 1981*4882a593Smuzhiyun qos_vop_m1: qos@ff550180 { 1982*4882a593Smuzhiyun compatible = "syscon"; 1983*4882a593Smuzhiyun reg = <0x0 0xff550180 0x0 0x20>; 1984*4882a593Smuzhiyun }; 1985*4882a593Smuzhiyun 1986*4882a593Smuzhiyun qos_vpu: qos@ff558000 { 1987*4882a593Smuzhiyun compatible = "syscon"; 1988*4882a593Smuzhiyun reg = <0x0 0xff558000 0x0 0x20>; 1989*4882a593Smuzhiyun }; 1990*4882a593Smuzhiyun 1991*4882a593Smuzhiyun qos_vpu_r128: qos@ff558080 { 1992*4882a593Smuzhiyun compatible = "syscon"; 1993*4882a593Smuzhiyun reg = <0x0 0xff558080 0x0 0x20>; 1994*4882a593Smuzhiyun }; 1995*4882a593Smuzhiyun 1996*4882a593Smuzhiyun dfi: dfi@ff610000 { 1997*4882a593Smuzhiyun reg = <0x00 0xff610000 0x00 0x400>; 1998*4882a593Smuzhiyun compatible = "rockchip,px30-dfi"; 1999*4882a593Smuzhiyun rockchip,pmugrf = <&pmugrf>; 2000*4882a593Smuzhiyun status = "disabled"; 2001*4882a593Smuzhiyun }; 2002*4882a593Smuzhiyun 2003*4882a593Smuzhiyun dmc: dmc { 2004*4882a593Smuzhiyun compatible = "rockchip,px30-dmc"; 2005*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 2006*4882a593Smuzhiyun interrupt-names = "complete_irq"; 2007*4882a593Smuzhiyun devfreq-events = <&dfi>; 2008*4882a593Smuzhiyun clocks = <&cru SCLK_DDRCLK>; 2009*4882a593Smuzhiyun clock-names = "dmc_clk"; 2010*4882a593Smuzhiyun operating-points-v2 = <&dmc_opp_table>; 2011*4882a593Smuzhiyun ddr_timing = <&ddr_timing>; 2012*4882a593Smuzhiyun upthreshold = <40>; 2013*4882a593Smuzhiyun downdifferential = <20>; 2014*4882a593Smuzhiyun system-status-freq = < 2015*4882a593Smuzhiyun /*system status freq(KHz)*/ 2016*4882a593Smuzhiyun SYS_STATUS_NORMAL 528000 2017*4882a593Smuzhiyun SYS_STATUS_REBOOT 450000 2018*4882a593Smuzhiyun SYS_STATUS_SUSPEND 194000 2019*4882a593Smuzhiyun SYS_STATUS_VIDEO_1080P 450000 2020*4882a593Smuzhiyun SYS_STATUS_BOOST 528000 2021*4882a593Smuzhiyun SYS_STATUS_ISP 666000 2022*4882a593Smuzhiyun SYS_STATUS_PERFORMANCE 1056000 2023*4882a593Smuzhiyun >; 2024*4882a593Smuzhiyun auto-min-freq = <328000>; 2025*4882a593Smuzhiyun auto-freq-en = <1>; 2026*4882a593Smuzhiyun #cooling-cells = <2>; 2027*4882a593Smuzhiyun status = "disabled"; 2028*4882a593Smuzhiyun 2029*4882a593Smuzhiyun ddr_power_model: ddr_power_model { 2030*4882a593Smuzhiyun compatible = "ddr_power_model"; 2031*4882a593Smuzhiyun dynamic-power-coefficient = <120>; 2032*4882a593Smuzhiyun static-power-coefficient = <200>; 2033*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 2034*4882a593Smuzhiyun thermal-zone = "soc-thermal"; 2035*4882a593Smuzhiyun }; 2036*4882a593Smuzhiyun }; 2037*4882a593Smuzhiyun 2038*4882a593Smuzhiyun dmc_fsp: dmc-fsp { 2039*4882a593Smuzhiyun compatible = "rockchip,px30s-dmc-fsp"; 2040*4882a593Smuzhiyun 2041*4882a593Smuzhiyun debug_print_level = <0>; 2042*4882a593Smuzhiyun phy_de_skew_en = <1>; 2043*4882a593Smuzhiyun ddr3_params = <&ddr3_params>; 2044*4882a593Smuzhiyun ddr4_params = <&ddr4_params>; 2045*4882a593Smuzhiyun lpddr2_params = <&lpddr2_params>; 2046*4882a593Smuzhiyun lpddr3_params = <&lpddr3_params>; 2047*4882a593Smuzhiyun lpddr4_params = <&lpddr4_params>; 2048*4882a593Smuzhiyun ddr_timing = <&ddr_timing>; 2049*4882a593Smuzhiyun status = "okay"; 2050*4882a593Smuzhiyun }; 2051*4882a593Smuzhiyun 2052*4882a593Smuzhiyun dmc_opp_table: dmc-opp-table { 2053*4882a593Smuzhiyun compatible = "operating-points-v2"; 2054*4882a593Smuzhiyun 2055*4882a593Smuzhiyun rockchip,max-volt = <1150000>; 2056*4882a593Smuzhiyun rockchip,evb-irdrop = <25000>; 2057*4882a593Smuzhiyun 2058*4882a593Smuzhiyun rockchip,pvtm-voltage-sel = < 2059*4882a593Smuzhiyun 0 50000 0 2060*4882a593Smuzhiyun 50001 54000 1 2061*4882a593Smuzhiyun 54001 60000 2 2062*4882a593Smuzhiyun 60001 99999 3 2063*4882a593Smuzhiyun >; 2064*4882a593Smuzhiyun rockchip,pvtm-ch = <0 0>; 2065*4882a593Smuzhiyun 2066*4882a593Smuzhiyun opp-194000000 { 2067*4882a593Smuzhiyun opp-hz = /bits/ 64 <194000000>; 2068*4882a593Smuzhiyun opp-microvolt = <950000>; 2069*4882a593Smuzhiyun opp-microvolt-L0 = <950000>; 2070*4882a593Smuzhiyun opp-microvolt-L1 = <950000>; 2071*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 2072*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 2073*4882a593Smuzhiyun }; 2074*4882a593Smuzhiyun opp-328000000 { 2075*4882a593Smuzhiyun opp-hz = /bits/ 64 <328000000>; 2076*4882a593Smuzhiyun opp-microvolt = <950000>; 2077*4882a593Smuzhiyun opp-microvolt-L0 = <950000>; 2078*4882a593Smuzhiyun opp-microvolt-L1 = <950000>; 2079*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 2080*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 2081*4882a593Smuzhiyun }; 2082*4882a593Smuzhiyun opp-450000000 { 2083*4882a593Smuzhiyun opp-hz = /bits/ 64 <450000000>; 2084*4882a593Smuzhiyun opp-microvolt = <950000>; 2085*4882a593Smuzhiyun opp-microvolt-L0 = <950000>; 2086*4882a593Smuzhiyun opp-microvolt-L1 = <950000>; 2087*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 2088*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 2089*4882a593Smuzhiyun }; 2090*4882a593Smuzhiyun opp-528000000 { 2091*4882a593Smuzhiyun opp-hz = /bits/ 64 <528000000>; 2092*4882a593Smuzhiyun opp-microvolt = <975000>; 2093*4882a593Smuzhiyun opp-microvolt-L0 = <975000>; 2094*4882a593Smuzhiyun opp-microvolt-L1 = <975000>; 2095*4882a593Smuzhiyun opp-microvolt-L2 = <950000>; 2096*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 2097*4882a593Smuzhiyun }; 2098*4882a593Smuzhiyun opp-666000000 { 2099*4882a593Smuzhiyun opp-hz = /bits/ 64 <666000000>; 2100*4882a593Smuzhiyun opp-microvolt = <1050000>; 2101*4882a593Smuzhiyun opp-microvolt-L0 = <1050000>; 2102*4882a593Smuzhiyun opp-microvolt-L1 = <1000000>; 2103*4882a593Smuzhiyun opp-microvolt-L2 = <975000>; 2104*4882a593Smuzhiyun opp-microvolt-L3 = <950000>; 2105*4882a593Smuzhiyun }; 2106*4882a593Smuzhiyun opp-786000000 { 2107*4882a593Smuzhiyun opp-hz = /bits/ 64 <786000000>; 2108*4882a593Smuzhiyun opp-microvolt = <1100000>; 2109*4882a593Smuzhiyun opp-microvolt-L0 = <1100000>; 2110*4882a593Smuzhiyun opp-microvolt-L1 = <1050000>; 2111*4882a593Smuzhiyun opp-microvolt-L2 = <1025000>; 2112*4882a593Smuzhiyun opp-microvolt-L3 = <1000000>; 2113*4882a593Smuzhiyun status = "disabled"; 2114*4882a593Smuzhiyun }; 2115*4882a593Smuzhiyun }; 2116*4882a593Smuzhiyun 2117*4882a593Smuzhiyun px30s_dmc_opp_table: px30s-dmc-opp-table { 2118*4882a593Smuzhiyun compatible = "operating-points-v2"; 2119*4882a593Smuzhiyun 2120*4882a593Smuzhiyun opp-194000000 { 2121*4882a593Smuzhiyun opp-hz = /bits/ 64 <194000000>; 2122*4882a593Smuzhiyun opp-microvolt = <950000>; 2123*4882a593Smuzhiyun }; 2124*4882a593Smuzhiyun opp-328000000 { 2125*4882a593Smuzhiyun opp-hz = /bits/ 64 <328000000>; 2126*4882a593Smuzhiyun opp-microvolt = <950000>; 2127*4882a593Smuzhiyun }; 2128*4882a593Smuzhiyun opp-528000000 { 2129*4882a593Smuzhiyun opp-hz = /bits/ 64 <528000000>; 2130*4882a593Smuzhiyun opp-microvolt = <950000>; 2131*4882a593Smuzhiyun status = "disabled"; 2132*4882a593Smuzhiyun }; 2133*4882a593Smuzhiyun opp-666000000 { 2134*4882a593Smuzhiyun opp-hz = /bits/ 64 <666000000>; 2135*4882a593Smuzhiyun opp-microvolt = <950000>; 2136*4882a593Smuzhiyun }; 2137*4882a593Smuzhiyun opp-786000000 { 2138*4882a593Smuzhiyun opp-hz = /bits/ 64 <786000000>; 2139*4882a593Smuzhiyun opp-microvolt = <950000>; 2140*4882a593Smuzhiyun status = "disabled"; 2141*4882a593Smuzhiyun }; 2142*4882a593Smuzhiyun opp-924000000 { 2143*4882a593Smuzhiyun opp-hz = /bits/ 64 <924000000>; 2144*4882a593Smuzhiyun opp-microvolt = <950000>; 2145*4882a593Smuzhiyun status = "disabled"; 2146*4882a593Smuzhiyun }; 2147*4882a593Smuzhiyun /* 1056M only for LP4 */ 2148*4882a593Smuzhiyun opp-1056000000 { 2149*4882a593Smuzhiyun opp-hz = /bits/ 64 <1056000000>; 2150*4882a593Smuzhiyun opp-microvolt = <950000>; 2151*4882a593Smuzhiyun status = "disabled"; 2152*4882a593Smuzhiyun }; 2153*4882a593Smuzhiyun }; 2154*4882a593Smuzhiyun 2155*4882a593Smuzhiyun dmcdbg: dmcdbg { 2156*4882a593Smuzhiyun compatible = "rockchip,px30-dmcdbg"; 2157*4882a593Smuzhiyun status = "okay"; 2158*4882a593Smuzhiyun }; 2159*4882a593Smuzhiyun 2160*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 2161*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 2162*4882a593Smuzhiyun 2163*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 2164*4882a593Smuzhiyun rockchip,polling-delay = <200>; /* milliseconds */ 2165*4882a593Smuzhiyun }; 2166*4882a593Smuzhiyun 2167*4882a593Smuzhiyun pinctrl: pinctrl { 2168*4882a593Smuzhiyun compatible = "rockchip,px30-pinctrl"; 2169*4882a593Smuzhiyun rockchip,grf = <&grf>; 2170*4882a593Smuzhiyun rockchip,pmu = <&pmugrf>; 2171*4882a593Smuzhiyun #address-cells = <2>; 2172*4882a593Smuzhiyun #size-cells = <2>; 2173*4882a593Smuzhiyun ranges; 2174*4882a593Smuzhiyun 2175*4882a593Smuzhiyun gpio0: gpio0@ff040000 { 2176*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2177*4882a593Smuzhiyun reg = <0x0 0xff040000 0x0 0x100>; 2178*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 2179*4882a593Smuzhiyun clocks = <&pmucru PCLK_GPIO0_PMU>; 2180*4882a593Smuzhiyun gpio-controller; 2181*4882a593Smuzhiyun #gpio-cells = <2>; 2182*4882a593Smuzhiyun 2183*4882a593Smuzhiyun interrupt-controller; 2184*4882a593Smuzhiyun #interrupt-cells = <2>; 2185*4882a593Smuzhiyun }; 2186*4882a593Smuzhiyun 2187*4882a593Smuzhiyun gpio1: gpio1@ff250000 { 2188*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2189*4882a593Smuzhiyun reg = <0x0 0xff250000 0x0 0x100>; 2190*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 2191*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 2192*4882a593Smuzhiyun gpio-controller; 2193*4882a593Smuzhiyun #gpio-cells = <2>; 2194*4882a593Smuzhiyun 2195*4882a593Smuzhiyun interrupt-controller; 2196*4882a593Smuzhiyun #interrupt-cells = <2>; 2197*4882a593Smuzhiyun }; 2198*4882a593Smuzhiyun 2199*4882a593Smuzhiyun gpio2: gpio2@ff260000 { 2200*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2201*4882a593Smuzhiyun reg = <0x0 0xff260000 0x0 0x100>; 2202*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 2203*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 2204*4882a593Smuzhiyun gpio-controller; 2205*4882a593Smuzhiyun #gpio-cells = <2>; 2206*4882a593Smuzhiyun 2207*4882a593Smuzhiyun interrupt-controller; 2208*4882a593Smuzhiyun #interrupt-cells = <2>; 2209*4882a593Smuzhiyun }; 2210*4882a593Smuzhiyun 2211*4882a593Smuzhiyun gpio3: gpio3@ff270000 { 2212*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2213*4882a593Smuzhiyun reg = <0x0 0xff270000 0x0 0x100>; 2214*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2215*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 2216*4882a593Smuzhiyun gpio-controller; 2217*4882a593Smuzhiyun #gpio-cells = <2>; 2218*4882a593Smuzhiyun 2219*4882a593Smuzhiyun interrupt-controller; 2220*4882a593Smuzhiyun #interrupt-cells = <2>; 2221*4882a593Smuzhiyun }; 2222*4882a593Smuzhiyun 2223*4882a593Smuzhiyun pcfg_pull_up: pcfg-pull-up { 2224*4882a593Smuzhiyun bias-pull-up; 2225*4882a593Smuzhiyun }; 2226*4882a593Smuzhiyun 2227*4882a593Smuzhiyun pcfg_pull_down: pcfg-pull-down { 2228*4882a593Smuzhiyun bias-pull-down; 2229*4882a593Smuzhiyun }; 2230*4882a593Smuzhiyun 2231*4882a593Smuzhiyun pcfg_pull_none: pcfg-pull-none { 2232*4882a593Smuzhiyun bias-disable; 2233*4882a593Smuzhiyun }; 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun pcfg_pull_none_2ma: pcfg-pull-none-2ma { 2236*4882a593Smuzhiyun bias-disable; 2237*4882a593Smuzhiyun drive-strength = <2>; 2238*4882a593Smuzhiyun }; 2239*4882a593Smuzhiyun 2240*4882a593Smuzhiyun pcfg_pull_up_2ma: pcfg-pull-up-2ma { 2241*4882a593Smuzhiyun bias-pull-up; 2242*4882a593Smuzhiyun drive-strength = <2>; 2243*4882a593Smuzhiyun }; 2244*4882a593Smuzhiyun 2245*4882a593Smuzhiyun pcfg_pull_up_4ma: pcfg-pull-up-4ma { 2246*4882a593Smuzhiyun bias-pull-up; 2247*4882a593Smuzhiyun drive-strength = <4>; 2248*4882a593Smuzhiyun }; 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun pcfg_pull_none_4ma: pcfg-pull-none-4ma { 2251*4882a593Smuzhiyun bias-disable; 2252*4882a593Smuzhiyun drive-strength = <4>; 2253*4882a593Smuzhiyun }; 2254*4882a593Smuzhiyun 2255*4882a593Smuzhiyun pcfg_pull_down_4ma: pcfg-pull-down-4ma { 2256*4882a593Smuzhiyun bias-pull-down; 2257*4882a593Smuzhiyun drive-strength = <4>; 2258*4882a593Smuzhiyun }; 2259*4882a593Smuzhiyun 2260*4882a593Smuzhiyun pcfg_pull_none_8ma: pcfg-pull-none-8ma { 2261*4882a593Smuzhiyun bias-disable; 2262*4882a593Smuzhiyun drive-strength = <8>; 2263*4882a593Smuzhiyun }; 2264*4882a593Smuzhiyun 2265*4882a593Smuzhiyun pcfg_pull_up_8ma: pcfg-pull-up-8ma { 2266*4882a593Smuzhiyun bias-pull-up; 2267*4882a593Smuzhiyun drive-strength = <8>; 2268*4882a593Smuzhiyun }; 2269*4882a593Smuzhiyun 2270*4882a593Smuzhiyun pcfg_pull_none_12ma: pcfg-pull-none-12ma { 2271*4882a593Smuzhiyun bias-disable; 2272*4882a593Smuzhiyun drive-strength = <12>; 2273*4882a593Smuzhiyun }; 2274*4882a593Smuzhiyun 2275*4882a593Smuzhiyun pcfg_pull_up_12ma: pcfg-pull-up-12ma { 2276*4882a593Smuzhiyun bias-pull-up; 2277*4882a593Smuzhiyun drive-strength = <12>; 2278*4882a593Smuzhiyun }; 2279*4882a593Smuzhiyun 2280*4882a593Smuzhiyun pcfg_pull_none_smt: pcfg-pull-none-smt { 2281*4882a593Smuzhiyun bias-disable; 2282*4882a593Smuzhiyun input-schmitt-enable; 2283*4882a593Smuzhiyun }; 2284*4882a593Smuzhiyun 2285*4882a593Smuzhiyun pcfg_output_high: pcfg-output-high { 2286*4882a593Smuzhiyun output-high; 2287*4882a593Smuzhiyun }; 2288*4882a593Smuzhiyun 2289*4882a593Smuzhiyun pcfg_output_low: pcfg-output-low { 2290*4882a593Smuzhiyun output-low; 2291*4882a593Smuzhiyun }; 2292*4882a593Smuzhiyun 2293*4882a593Smuzhiyun pcfg_input_high: pcfg-input-high { 2294*4882a593Smuzhiyun bias-pull-up; 2295*4882a593Smuzhiyun input-enable; 2296*4882a593Smuzhiyun }; 2297*4882a593Smuzhiyun 2298*4882a593Smuzhiyun pcfg_input: pcfg-input { 2299*4882a593Smuzhiyun input-enable; 2300*4882a593Smuzhiyun }; 2301*4882a593Smuzhiyun 2302*4882a593Smuzhiyun i2c0 { 2303*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 2304*4882a593Smuzhiyun rockchip,pins = 2305*4882a593Smuzhiyun <0 RK_PB0 1 &pcfg_pull_none_smt>, 2306*4882a593Smuzhiyun <0 RK_PB1 1 &pcfg_pull_none_smt>; 2307*4882a593Smuzhiyun }; 2308*4882a593Smuzhiyun }; 2309*4882a593Smuzhiyun 2310*4882a593Smuzhiyun i2c1 { 2311*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 2312*4882a593Smuzhiyun rockchip,pins = 2313*4882a593Smuzhiyun <0 RK_PC2 1 &pcfg_pull_none_smt>, 2314*4882a593Smuzhiyun <0 RK_PC3 1 &pcfg_pull_none_smt>; 2315*4882a593Smuzhiyun }; 2316*4882a593Smuzhiyun }; 2317*4882a593Smuzhiyun 2318*4882a593Smuzhiyun i2c2 { 2319*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 2320*4882a593Smuzhiyun rockchip,pins = 2321*4882a593Smuzhiyun <2 RK_PB7 2 &pcfg_pull_none_smt>, 2322*4882a593Smuzhiyun <2 RK_PC0 2 &pcfg_pull_none_smt>; 2323*4882a593Smuzhiyun }; 2324*4882a593Smuzhiyun }; 2325*4882a593Smuzhiyun 2326*4882a593Smuzhiyun i2c3 { 2327*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 2328*4882a593Smuzhiyun rockchip,pins = 2329*4882a593Smuzhiyun <1 RK_PB4 4 &pcfg_pull_none_smt>, 2330*4882a593Smuzhiyun <1 RK_PB5 4 &pcfg_pull_none_smt>; 2331*4882a593Smuzhiyun }; 2332*4882a593Smuzhiyun }; 2333*4882a593Smuzhiyun 2334*4882a593Smuzhiyun tsadc { 2335*4882a593Smuzhiyun tsadc_otp_gpio: tsadc_otp_pin: tsadc-otp-pin { 2336*4882a593Smuzhiyun rockchip,pins = 2337*4882a593Smuzhiyun <0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 2338*4882a593Smuzhiyun }; 2339*4882a593Smuzhiyun 2340*4882a593Smuzhiyun tsadc_otp_out: tsadc-otp-out { 2341*4882a593Smuzhiyun rockchip,pins = 2342*4882a593Smuzhiyun <0 RK_PA6 1 &pcfg_pull_none>; 2343*4882a593Smuzhiyun }; 2344*4882a593Smuzhiyun }; 2345*4882a593Smuzhiyun 2346*4882a593Smuzhiyun uart0 { 2347*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 2348*4882a593Smuzhiyun rockchip,pins = 2349*4882a593Smuzhiyun <0 RK_PB2 1 &pcfg_pull_up>, 2350*4882a593Smuzhiyun <0 RK_PB3 1 &pcfg_pull_up>; 2351*4882a593Smuzhiyun }; 2352*4882a593Smuzhiyun 2353*4882a593Smuzhiyun uart0_cts: uart0-cts { 2354*4882a593Smuzhiyun rockchip,pins = 2355*4882a593Smuzhiyun <0 RK_PB4 1 &pcfg_pull_none>; 2356*4882a593Smuzhiyun }; 2357*4882a593Smuzhiyun 2358*4882a593Smuzhiyun uart0_rts: uart0-rts { 2359*4882a593Smuzhiyun rockchip,pins = 2360*4882a593Smuzhiyun <0 RK_PB5 1 &pcfg_pull_none>; 2361*4882a593Smuzhiyun }; 2362*4882a593Smuzhiyun }; 2363*4882a593Smuzhiyun 2364*4882a593Smuzhiyun uart1 { 2365*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 2366*4882a593Smuzhiyun rockchip,pins = 2367*4882a593Smuzhiyun <1 RK_PC1 1 &pcfg_pull_up>, 2368*4882a593Smuzhiyun <1 RK_PC0 1 &pcfg_pull_up>; 2369*4882a593Smuzhiyun }; 2370*4882a593Smuzhiyun 2371*4882a593Smuzhiyun uart1_cts: uart1-cts { 2372*4882a593Smuzhiyun rockchip,pins = 2373*4882a593Smuzhiyun <1 RK_PC2 1 &pcfg_pull_none>; 2374*4882a593Smuzhiyun }; 2375*4882a593Smuzhiyun 2376*4882a593Smuzhiyun uart1_rts: uart1-rts { 2377*4882a593Smuzhiyun rockchip,pins = 2378*4882a593Smuzhiyun <1 RK_PC3 1 &pcfg_pull_none>; 2379*4882a593Smuzhiyun }; 2380*4882a593Smuzhiyun 2381*4882a593Smuzhiyun uart1_rts_gpio: uart1-rts-gpio { 2382*4882a593Smuzhiyun rockchip,pins = 2383*4882a593Smuzhiyun <1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>; 2384*4882a593Smuzhiyun }; 2385*4882a593Smuzhiyun }; 2386*4882a593Smuzhiyun 2387*4882a593Smuzhiyun uart2-m0 { 2388*4882a593Smuzhiyun uart2m0_xfer: uart2m0-xfer { 2389*4882a593Smuzhiyun rockchip,pins = 2390*4882a593Smuzhiyun <1 RK_PD2 2 &pcfg_pull_up>, 2391*4882a593Smuzhiyun <1 RK_PD3 2 &pcfg_pull_up>; 2392*4882a593Smuzhiyun }; 2393*4882a593Smuzhiyun }; 2394*4882a593Smuzhiyun 2395*4882a593Smuzhiyun uart2-m1 { 2396*4882a593Smuzhiyun uart2m1_xfer: uart2m1-xfer { 2397*4882a593Smuzhiyun rockchip,pins = 2398*4882a593Smuzhiyun <2 RK_PB4 2 &pcfg_pull_up>, 2399*4882a593Smuzhiyun <2 RK_PB6 2 &pcfg_pull_up>; 2400*4882a593Smuzhiyun }; 2401*4882a593Smuzhiyun }; 2402*4882a593Smuzhiyun 2403*4882a593Smuzhiyun uart3-m0 { 2404*4882a593Smuzhiyun uart3m0_xfer: uart3m0-xfer { 2405*4882a593Smuzhiyun rockchip,pins = 2406*4882a593Smuzhiyun <0 RK_PC0 2 &pcfg_pull_up>, 2407*4882a593Smuzhiyun <0 RK_PC1 2 &pcfg_pull_up>; 2408*4882a593Smuzhiyun }; 2409*4882a593Smuzhiyun 2410*4882a593Smuzhiyun uart3m0_cts: uart3m0-cts { 2411*4882a593Smuzhiyun rockchip,pins = 2412*4882a593Smuzhiyun <0 RK_PC2 2 &pcfg_pull_none>; 2413*4882a593Smuzhiyun }; 2414*4882a593Smuzhiyun 2415*4882a593Smuzhiyun uart3m0_rts: uart3m0-rts { 2416*4882a593Smuzhiyun rockchip,pins = 2417*4882a593Smuzhiyun <0 RK_PC3 2 &pcfg_pull_none>; 2418*4882a593Smuzhiyun }; 2419*4882a593Smuzhiyun }; 2420*4882a593Smuzhiyun 2421*4882a593Smuzhiyun uart3-m1 { 2422*4882a593Smuzhiyun uart3m1_xfer: uart3m1-xfer { 2423*4882a593Smuzhiyun rockchip,pins = 2424*4882a593Smuzhiyun <1 RK_PB6 2 &pcfg_pull_up>, 2425*4882a593Smuzhiyun <1 RK_PB7 2 &pcfg_pull_up>; 2426*4882a593Smuzhiyun }; 2427*4882a593Smuzhiyun 2428*4882a593Smuzhiyun uart3m1_cts: uart3m1-cts { 2429*4882a593Smuzhiyun rockchip,pins = 2430*4882a593Smuzhiyun <1 RK_PB4 2 &pcfg_pull_none>; 2431*4882a593Smuzhiyun }; 2432*4882a593Smuzhiyun 2433*4882a593Smuzhiyun uart3m1_rts: uart3m1-rts { 2434*4882a593Smuzhiyun rockchip,pins = 2435*4882a593Smuzhiyun <1 RK_PB5 2 &pcfg_pull_none>; 2436*4882a593Smuzhiyun }; 2437*4882a593Smuzhiyun }; 2438*4882a593Smuzhiyun 2439*4882a593Smuzhiyun uart4 { 2440*4882a593Smuzhiyun uart4_xfer: uart4-xfer { 2441*4882a593Smuzhiyun rockchip,pins = 2442*4882a593Smuzhiyun <1 RK_PD4 2 &pcfg_pull_up>, 2443*4882a593Smuzhiyun <1 RK_PD5 2 &pcfg_pull_up>; 2444*4882a593Smuzhiyun }; 2445*4882a593Smuzhiyun 2446*4882a593Smuzhiyun uart4_cts: uart4-cts { 2447*4882a593Smuzhiyun rockchip,pins = 2448*4882a593Smuzhiyun <1 RK_PD6 2 &pcfg_pull_none>; 2449*4882a593Smuzhiyun }; 2450*4882a593Smuzhiyun 2451*4882a593Smuzhiyun uart4_rts: uart4-rts { 2452*4882a593Smuzhiyun rockchip,pins = 2453*4882a593Smuzhiyun <1 RK_PD7 2 &pcfg_pull_none>; 2454*4882a593Smuzhiyun }; 2455*4882a593Smuzhiyun }; 2456*4882a593Smuzhiyun 2457*4882a593Smuzhiyun uart5 { 2458*4882a593Smuzhiyun uart5_xfer: uart5-xfer { 2459*4882a593Smuzhiyun rockchip,pins = 2460*4882a593Smuzhiyun <3 RK_PA2 4 &pcfg_pull_up>, 2461*4882a593Smuzhiyun <3 RK_PA1 4 &pcfg_pull_up>; 2462*4882a593Smuzhiyun }; 2463*4882a593Smuzhiyun 2464*4882a593Smuzhiyun uart5_cts: uart5-cts { 2465*4882a593Smuzhiyun rockchip,pins = 2466*4882a593Smuzhiyun <3 RK_PA3 4 &pcfg_pull_none>; 2467*4882a593Smuzhiyun }; 2468*4882a593Smuzhiyun 2469*4882a593Smuzhiyun uart5_rts: uart5-rts { 2470*4882a593Smuzhiyun rockchip,pins = 2471*4882a593Smuzhiyun <3 RK_PA5 4 &pcfg_pull_none>; 2472*4882a593Smuzhiyun }; 2473*4882a593Smuzhiyun }; 2474*4882a593Smuzhiyun 2475*4882a593Smuzhiyun spi0 { 2476*4882a593Smuzhiyun spi0_clk: spi0-clk { 2477*4882a593Smuzhiyun rockchip,pins = 2478*4882a593Smuzhiyun <1 RK_PB7 3 &pcfg_pull_up_4ma>; 2479*4882a593Smuzhiyun }; 2480*4882a593Smuzhiyun 2481*4882a593Smuzhiyun spi0_csn: spi0-csn { 2482*4882a593Smuzhiyun rockchip,pins = 2483*4882a593Smuzhiyun <1 RK_PB6 3 &pcfg_pull_up_4ma>; 2484*4882a593Smuzhiyun }; 2485*4882a593Smuzhiyun 2486*4882a593Smuzhiyun spi0_miso: spi0-miso { 2487*4882a593Smuzhiyun rockchip,pins = 2488*4882a593Smuzhiyun <1 RK_PB5 3 &pcfg_pull_up_4ma>; 2489*4882a593Smuzhiyun }; 2490*4882a593Smuzhiyun 2491*4882a593Smuzhiyun spi0_mosi: spi0-mosi { 2492*4882a593Smuzhiyun rockchip,pins = 2493*4882a593Smuzhiyun <1 RK_PB4 3 &pcfg_pull_up_4ma>; 2494*4882a593Smuzhiyun }; 2495*4882a593Smuzhiyun 2496*4882a593Smuzhiyun spi0_clk_hs: spi0-clk-hs { 2497*4882a593Smuzhiyun rockchip,pins = 2498*4882a593Smuzhiyun <1 RK_PB7 3 &pcfg_pull_up_8ma>; 2499*4882a593Smuzhiyun }; 2500*4882a593Smuzhiyun 2501*4882a593Smuzhiyun spi0_miso_hs: spi0-miso-hs { 2502*4882a593Smuzhiyun rockchip,pins = 2503*4882a593Smuzhiyun <1 RK_PB5 3 &pcfg_pull_up_8ma>; 2504*4882a593Smuzhiyun }; 2505*4882a593Smuzhiyun 2506*4882a593Smuzhiyun spi0_mosi_hs: spi0-mosi-hs { 2507*4882a593Smuzhiyun rockchip,pins = 2508*4882a593Smuzhiyun <1 RK_PB4 3 &pcfg_pull_up_8ma>; 2509*4882a593Smuzhiyun }; 2510*4882a593Smuzhiyun }; 2511*4882a593Smuzhiyun 2512*4882a593Smuzhiyun spi1 { 2513*4882a593Smuzhiyun spi1_clk: spi1-clk { 2514*4882a593Smuzhiyun rockchip,pins = 2515*4882a593Smuzhiyun <3 RK_PB7 4 &pcfg_pull_up_4ma>; 2516*4882a593Smuzhiyun }; 2517*4882a593Smuzhiyun 2518*4882a593Smuzhiyun spi1_csn0: spi1-csn0 { 2519*4882a593Smuzhiyun rockchip,pins = 2520*4882a593Smuzhiyun <3 RK_PB1 4 &pcfg_pull_up_4ma>; 2521*4882a593Smuzhiyun }; 2522*4882a593Smuzhiyun 2523*4882a593Smuzhiyun spi1_csn1: spi1-csn1 { 2524*4882a593Smuzhiyun rockchip,pins = 2525*4882a593Smuzhiyun <3 RK_PB2 2 &pcfg_pull_up_4ma>; 2526*4882a593Smuzhiyun }; 2527*4882a593Smuzhiyun 2528*4882a593Smuzhiyun spi1_miso: spi1-miso { 2529*4882a593Smuzhiyun rockchip,pins = 2530*4882a593Smuzhiyun <3 RK_PB6 4 &pcfg_pull_up_4ma>; 2531*4882a593Smuzhiyun }; 2532*4882a593Smuzhiyun 2533*4882a593Smuzhiyun spi1_mosi: spi1-mosi { 2534*4882a593Smuzhiyun rockchip,pins = 2535*4882a593Smuzhiyun <3 RK_PB4 4 &pcfg_pull_up_4ma>; 2536*4882a593Smuzhiyun }; 2537*4882a593Smuzhiyun 2538*4882a593Smuzhiyun spi1_clk_hs: spi1-clk-hs { 2539*4882a593Smuzhiyun rockchip,pins = 2540*4882a593Smuzhiyun <3 RK_PB7 4 &pcfg_pull_up_8ma>; 2541*4882a593Smuzhiyun }; 2542*4882a593Smuzhiyun 2543*4882a593Smuzhiyun spi1_miso_hs: spi1-miso-hs { 2544*4882a593Smuzhiyun rockchip,pins = 2545*4882a593Smuzhiyun <3 RK_PB6 4 &pcfg_pull_up_8ma>; 2546*4882a593Smuzhiyun }; 2547*4882a593Smuzhiyun 2548*4882a593Smuzhiyun spi1_mosi_hs: spi1-mosi-hs { 2549*4882a593Smuzhiyun rockchip,pins = 2550*4882a593Smuzhiyun <3 RK_PB4 4 &pcfg_pull_up_8ma>; 2551*4882a593Smuzhiyun }; 2552*4882a593Smuzhiyun }; 2553*4882a593Smuzhiyun 2554*4882a593Smuzhiyun pdm { 2555*4882a593Smuzhiyun pdm_clk0m0: pdm-clk0m0 { 2556*4882a593Smuzhiyun rockchip,pins = 2557*4882a593Smuzhiyun <3 RK_PC6 2 &pcfg_pull_none>; 2558*4882a593Smuzhiyun }; 2559*4882a593Smuzhiyun 2560*4882a593Smuzhiyun pdm_clk0m1: pdm-clk0m1 { 2561*4882a593Smuzhiyun rockchip,pins = 2562*4882a593Smuzhiyun <2 RK_PC6 1 &pcfg_pull_none>; 2563*4882a593Smuzhiyun }; 2564*4882a593Smuzhiyun 2565*4882a593Smuzhiyun pdm_clk1: pdm-clk1 { 2566*4882a593Smuzhiyun rockchip,pins = 2567*4882a593Smuzhiyun <3 RK_PC7 2 &pcfg_pull_none>; 2568*4882a593Smuzhiyun }; 2569*4882a593Smuzhiyun 2570*4882a593Smuzhiyun pdm_sdi0m0: pdm-sdi0m0 { 2571*4882a593Smuzhiyun rockchip,pins = 2572*4882a593Smuzhiyun <3 RK_PD3 2 &pcfg_pull_none>; 2573*4882a593Smuzhiyun }; 2574*4882a593Smuzhiyun 2575*4882a593Smuzhiyun pdm_sdi0m1: pdm-sdi0m1 { 2576*4882a593Smuzhiyun rockchip,pins = 2577*4882a593Smuzhiyun <2 RK_PC5 2 &pcfg_pull_none>; 2578*4882a593Smuzhiyun }; 2579*4882a593Smuzhiyun 2580*4882a593Smuzhiyun pdm_sdi1: pdm-sdi1 { 2581*4882a593Smuzhiyun rockchip,pins = 2582*4882a593Smuzhiyun <3 RK_PD0 2 &pcfg_pull_none>; 2583*4882a593Smuzhiyun }; 2584*4882a593Smuzhiyun 2585*4882a593Smuzhiyun pdm_sdi2: pdm-sdi2 { 2586*4882a593Smuzhiyun rockchip,pins = 2587*4882a593Smuzhiyun <3 RK_PD1 2 &pcfg_pull_none>; 2588*4882a593Smuzhiyun }; 2589*4882a593Smuzhiyun 2590*4882a593Smuzhiyun pdm_sdi3: pdm-sdi3 { 2591*4882a593Smuzhiyun rockchip,pins = 2592*4882a593Smuzhiyun <3 RK_PD2 2 &pcfg_pull_none>; 2593*4882a593Smuzhiyun }; 2594*4882a593Smuzhiyun 2595*4882a593Smuzhiyun pdm_clk0m0_sleep: pdm-clk0m0-sleep { 2596*4882a593Smuzhiyun rockchip,pins = 2597*4882a593Smuzhiyun <3 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>; 2598*4882a593Smuzhiyun }; 2599*4882a593Smuzhiyun 2600*4882a593Smuzhiyun pdm_clk0m_sleep1: pdm-clk0m1-sleep { 2601*4882a593Smuzhiyun rockchip,pins = 2602*4882a593Smuzhiyun <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>; 2603*4882a593Smuzhiyun }; 2604*4882a593Smuzhiyun 2605*4882a593Smuzhiyun pdm_clk1_sleep: pdm-clk1-sleep { 2606*4882a593Smuzhiyun rockchip,pins = 2607*4882a593Smuzhiyun <3 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 2608*4882a593Smuzhiyun }; 2609*4882a593Smuzhiyun 2610*4882a593Smuzhiyun pdm_sdi0m0_sleep: pdm-sdi0m0-sleep { 2611*4882a593Smuzhiyun rockchip,pins = 2612*4882a593Smuzhiyun <3 RK_PD3 RK_FUNC_GPIO &pcfg_input_high>; 2613*4882a593Smuzhiyun }; 2614*4882a593Smuzhiyun 2615*4882a593Smuzhiyun pdm_sdi0m1_sleep: pdm-sdi0m1-sleep { 2616*4882a593Smuzhiyun rockchip,pins = 2617*4882a593Smuzhiyun <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>; 2618*4882a593Smuzhiyun }; 2619*4882a593Smuzhiyun 2620*4882a593Smuzhiyun pdm_sdi1_sleep: pdm-sdi1-sleep { 2621*4882a593Smuzhiyun rockchip,pins = 2622*4882a593Smuzhiyun <3 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>; 2623*4882a593Smuzhiyun }; 2624*4882a593Smuzhiyun 2625*4882a593Smuzhiyun pdm_sdi2_sleep: pdm-sdi2-sleep { 2626*4882a593Smuzhiyun rockchip,pins = 2627*4882a593Smuzhiyun <3 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>; 2628*4882a593Smuzhiyun }; 2629*4882a593Smuzhiyun 2630*4882a593Smuzhiyun pdm_sdi3_sleep: pdm-sdi3-sleep { 2631*4882a593Smuzhiyun rockchip,pins = 2632*4882a593Smuzhiyun <3 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>; 2633*4882a593Smuzhiyun }; 2634*4882a593Smuzhiyun }; 2635*4882a593Smuzhiyun 2636*4882a593Smuzhiyun i2s0 { 2637*4882a593Smuzhiyun i2s0_8ch_mclk: i2s0-8ch-mclk { 2638*4882a593Smuzhiyun rockchip,pins = 2639*4882a593Smuzhiyun <3 RK_PC1 2 &pcfg_pull_none_smt>; 2640*4882a593Smuzhiyun }; 2641*4882a593Smuzhiyun 2642*4882a593Smuzhiyun i2s0_8ch_sclktx: i2s0-8ch-sclktx { 2643*4882a593Smuzhiyun rockchip,pins = 2644*4882a593Smuzhiyun <3 RK_PC3 2 &pcfg_pull_none_smt>; 2645*4882a593Smuzhiyun }; 2646*4882a593Smuzhiyun 2647*4882a593Smuzhiyun i2s0_8ch_sclkrx: i2s0-8ch-sclkrx { 2648*4882a593Smuzhiyun rockchip,pins = 2649*4882a593Smuzhiyun <3 RK_PB4 2 &pcfg_pull_none_smt>; 2650*4882a593Smuzhiyun }; 2651*4882a593Smuzhiyun 2652*4882a593Smuzhiyun i2s0_8ch_lrcktx: i2s0-8ch-lrcktx { 2653*4882a593Smuzhiyun rockchip,pins = 2654*4882a593Smuzhiyun <3 RK_PC2 2 &pcfg_pull_none_smt>; 2655*4882a593Smuzhiyun }; 2656*4882a593Smuzhiyun 2657*4882a593Smuzhiyun i2s0_8ch_lrckrx: i2s0-8ch-lrckrx { 2658*4882a593Smuzhiyun rockchip,pins = 2659*4882a593Smuzhiyun <3 RK_PB5 2 &pcfg_pull_none_smt>; 2660*4882a593Smuzhiyun }; 2661*4882a593Smuzhiyun 2662*4882a593Smuzhiyun i2s0_8ch_sdo0: i2s0-8ch-sdo0 { 2663*4882a593Smuzhiyun rockchip,pins = 2664*4882a593Smuzhiyun <3 RK_PC4 2 &pcfg_pull_none>; 2665*4882a593Smuzhiyun }; 2666*4882a593Smuzhiyun 2667*4882a593Smuzhiyun i2s0_8ch_sdo1: i2s0-8ch-sdo1 { 2668*4882a593Smuzhiyun rockchip,pins = 2669*4882a593Smuzhiyun <3 RK_PC0 2 &pcfg_pull_none>; 2670*4882a593Smuzhiyun }; 2671*4882a593Smuzhiyun 2672*4882a593Smuzhiyun i2s0_8ch_sdo2: i2s0-8ch-sdo2 { 2673*4882a593Smuzhiyun rockchip,pins = 2674*4882a593Smuzhiyun <3 RK_PB7 2 &pcfg_pull_none>; 2675*4882a593Smuzhiyun }; 2676*4882a593Smuzhiyun 2677*4882a593Smuzhiyun i2s0_8ch_sdo3: i2s0-8ch-sdo3 { 2678*4882a593Smuzhiyun rockchip,pins = 2679*4882a593Smuzhiyun <3 RK_PB6 2 &pcfg_pull_none>; 2680*4882a593Smuzhiyun }; 2681*4882a593Smuzhiyun 2682*4882a593Smuzhiyun i2s0_8ch_sdi0: i2s0-8ch-sdi0 { 2683*4882a593Smuzhiyun rockchip,pins = 2684*4882a593Smuzhiyun <3 RK_PC5 2 &pcfg_pull_none>; 2685*4882a593Smuzhiyun }; 2686*4882a593Smuzhiyun 2687*4882a593Smuzhiyun i2s0_8ch_sdi1: i2s0-8ch-sdi1 { 2688*4882a593Smuzhiyun rockchip,pins = 2689*4882a593Smuzhiyun <3 RK_PB3 2 &pcfg_pull_none>; 2690*4882a593Smuzhiyun }; 2691*4882a593Smuzhiyun 2692*4882a593Smuzhiyun i2s0_8ch_sdi2: i2s0-8ch-sdi2 { 2693*4882a593Smuzhiyun rockchip,pins = 2694*4882a593Smuzhiyun <3 RK_PB1 2 &pcfg_pull_none>; 2695*4882a593Smuzhiyun }; 2696*4882a593Smuzhiyun 2697*4882a593Smuzhiyun i2s0_8ch_sdi3: i2s0-8ch-sdi3 { 2698*4882a593Smuzhiyun rockchip,pins = 2699*4882a593Smuzhiyun <3 RK_PB0 2 &pcfg_pull_none>; 2700*4882a593Smuzhiyun }; 2701*4882a593Smuzhiyun }; 2702*4882a593Smuzhiyun 2703*4882a593Smuzhiyun i2s1 { 2704*4882a593Smuzhiyun i2s1_2ch_mclk: i2s1-2ch-mclk { 2705*4882a593Smuzhiyun rockchip,pins = 2706*4882a593Smuzhiyun <2 RK_PC3 1 &pcfg_pull_none_smt>; 2707*4882a593Smuzhiyun }; 2708*4882a593Smuzhiyun 2709*4882a593Smuzhiyun i2s1_2ch_sclk: i2s1-2ch-sclk { 2710*4882a593Smuzhiyun rockchip,pins = 2711*4882a593Smuzhiyun <2 RK_PC2 1 &pcfg_pull_none_smt>; 2712*4882a593Smuzhiyun }; 2713*4882a593Smuzhiyun 2714*4882a593Smuzhiyun i2s1_2ch_lrck: i2s1-2ch-lrck { 2715*4882a593Smuzhiyun rockchip,pins = 2716*4882a593Smuzhiyun <2 RK_PC1 1 &pcfg_pull_none_smt>; 2717*4882a593Smuzhiyun }; 2718*4882a593Smuzhiyun 2719*4882a593Smuzhiyun i2s1_2ch_sdi: i2s1-2ch-sdi { 2720*4882a593Smuzhiyun rockchip,pins = 2721*4882a593Smuzhiyun <2 RK_PC5 1 &pcfg_pull_none>; 2722*4882a593Smuzhiyun }; 2723*4882a593Smuzhiyun 2724*4882a593Smuzhiyun i2s1_2ch_sdo: i2s1-2ch-sdo { 2725*4882a593Smuzhiyun rockchip,pins = 2726*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_none>; 2727*4882a593Smuzhiyun }; 2728*4882a593Smuzhiyun }; 2729*4882a593Smuzhiyun 2730*4882a593Smuzhiyun i2s2 { 2731*4882a593Smuzhiyun i2s2_2ch_mclk: i2s2-2ch-mclk { 2732*4882a593Smuzhiyun rockchip,pins = 2733*4882a593Smuzhiyun <3 RK_PA1 2 &pcfg_pull_none_smt>; 2734*4882a593Smuzhiyun }; 2735*4882a593Smuzhiyun 2736*4882a593Smuzhiyun i2s2_2ch_sclk: i2s2-2ch-sclk { 2737*4882a593Smuzhiyun rockchip,pins = 2738*4882a593Smuzhiyun <3 RK_PA2 2 &pcfg_pull_none_smt>; 2739*4882a593Smuzhiyun }; 2740*4882a593Smuzhiyun 2741*4882a593Smuzhiyun i2s2_2ch_lrck: i2s2-2ch-lrck { 2742*4882a593Smuzhiyun rockchip,pins = 2743*4882a593Smuzhiyun <3 RK_PA3 2 &pcfg_pull_none_smt>; 2744*4882a593Smuzhiyun }; 2745*4882a593Smuzhiyun 2746*4882a593Smuzhiyun i2s2_2ch_sdi: i2s2-2ch-sdi { 2747*4882a593Smuzhiyun rockchip,pins = 2748*4882a593Smuzhiyun <3 RK_PA5 2 &pcfg_pull_none>; 2749*4882a593Smuzhiyun }; 2750*4882a593Smuzhiyun 2751*4882a593Smuzhiyun i2s2_2ch_sdo: i2s2-2ch-sdo { 2752*4882a593Smuzhiyun rockchip,pins = 2753*4882a593Smuzhiyun <3 RK_PA7 2 &pcfg_pull_none>; 2754*4882a593Smuzhiyun }; 2755*4882a593Smuzhiyun }; 2756*4882a593Smuzhiyun 2757*4882a593Smuzhiyun sdmmc { 2758*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 2759*4882a593Smuzhiyun rockchip,pins = 2760*4882a593Smuzhiyun <1 RK_PD6 1 &pcfg_pull_none_8ma>; 2761*4882a593Smuzhiyun }; 2762*4882a593Smuzhiyun 2763*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 2764*4882a593Smuzhiyun rockchip,pins = 2765*4882a593Smuzhiyun <1 RK_PD7 1 &pcfg_pull_up_8ma>; 2766*4882a593Smuzhiyun }; 2767*4882a593Smuzhiyun 2768*4882a593Smuzhiyun sdmmc_det: sdmmc-det { 2769*4882a593Smuzhiyun rockchip,pins = 2770*4882a593Smuzhiyun <0 RK_PA3 1 &pcfg_pull_up_8ma>; 2771*4882a593Smuzhiyun }; 2772*4882a593Smuzhiyun 2773*4882a593Smuzhiyun sdmmc_bus1: sdmmc-bus1 { 2774*4882a593Smuzhiyun rockchip,pins = 2775*4882a593Smuzhiyun <1 RK_PD2 1 &pcfg_pull_up_8ma>; 2776*4882a593Smuzhiyun }; 2777*4882a593Smuzhiyun 2778*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 2779*4882a593Smuzhiyun rockchip,pins = 2780*4882a593Smuzhiyun <1 RK_PD2 1 &pcfg_pull_up_8ma>, 2781*4882a593Smuzhiyun <1 RK_PD3 1 &pcfg_pull_up_8ma>, 2782*4882a593Smuzhiyun <1 RK_PD4 1 &pcfg_pull_up_8ma>, 2783*4882a593Smuzhiyun <1 RK_PD5 1 &pcfg_pull_up_8ma>; 2784*4882a593Smuzhiyun }; 2785*4882a593Smuzhiyun }; 2786*4882a593Smuzhiyun 2787*4882a593Smuzhiyun sdio { 2788*4882a593Smuzhiyun sdio_clk: sdio-clk { 2789*4882a593Smuzhiyun rockchip,pins = 2790*4882a593Smuzhiyun <1 RK_PC5 1 &pcfg_pull_none>; 2791*4882a593Smuzhiyun }; 2792*4882a593Smuzhiyun 2793*4882a593Smuzhiyun sdio_cmd: sdio-cmd { 2794*4882a593Smuzhiyun rockchip,pins = 2795*4882a593Smuzhiyun <1 RK_PC4 1 &pcfg_pull_up>; 2796*4882a593Smuzhiyun }; 2797*4882a593Smuzhiyun 2798*4882a593Smuzhiyun sdio_bus4: sdio-bus4 { 2799*4882a593Smuzhiyun rockchip,pins = 2800*4882a593Smuzhiyun <1 RK_PC6 1 &pcfg_pull_up>, 2801*4882a593Smuzhiyun <1 RK_PC7 1 &pcfg_pull_up>, 2802*4882a593Smuzhiyun <1 RK_PD0 1 &pcfg_pull_up>, 2803*4882a593Smuzhiyun <1 RK_PD1 1 &pcfg_pull_up>; 2804*4882a593Smuzhiyun }; 2805*4882a593Smuzhiyun }; 2806*4882a593Smuzhiyun 2807*4882a593Smuzhiyun emmc { 2808*4882a593Smuzhiyun emmc_clk: emmc-clk { 2809*4882a593Smuzhiyun rockchip,pins = 2810*4882a593Smuzhiyun <1 RK_PB1 2 &pcfg_pull_none_8ma>; 2811*4882a593Smuzhiyun }; 2812*4882a593Smuzhiyun 2813*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 2814*4882a593Smuzhiyun rockchip,pins = 2815*4882a593Smuzhiyun <1 RK_PB2 2 &pcfg_pull_up_8ma>; 2816*4882a593Smuzhiyun }; 2817*4882a593Smuzhiyun 2818*4882a593Smuzhiyun emmc_rstnout: emmc-rstnout { 2819*4882a593Smuzhiyun rockchip,pins = 2820*4882a593Smuzhiyun <1 RK_PB3 2 &pcfg_pull_none>; 2821*4882a593Smuzhiyun }; 2822*4882a593Smuzhiyun 2823*4882a593Smuzhiyun emmc_bus1: emmc-bus1 { 2824*4882a593Smuzhiyun rockchip,pins = 2825*4882a593Smuzhiyun <1 RK_PA0 2 &pcfg_pull_up_8ma>; 2826*4882a593Smuzhiyun }; 2827*4882a593Smuzhiyun 2828*4882a593Smuzhiyun emmc_bus4: emmc-bus4 { 2829*4882a593Smuzhiyun rockchip,pins = 2830*4882a593Smuzhiyun <1 RK_PA0 2 &pcfg_pull_up_8ma>, 2831*4882a593Smuzhiyun <1 RK_PA1 2 &pcfg_pull_up_8ma>, 2832*4882a593Smuzhiyun <1 RK_PA2 2 &pcfg_pull_up_8ma>, 2833*4882a593Smuzhiyun <1 RK_PA3 2 &pcfg_pull_up_8ma>; 2834*4882a593Smuzhiyun }; 2835*4882a593Smuzhiyun 2836*4882a593Smuzhiyun emmc_bus8: emmc-bus8 { 2837*4882a593Smuzhiyun rockchip,pins = 2838*4882a593Smuzhiyun <1 RK_PA0 2 &pcfg_pull_up_8ma>, 2839*4882a593Smuzhiyun <1 RK_PA1 2 &pcfg_pull_up_8ma>, 2840*4882a593Smuzhiyun <1 RK_PA2 2 &pcfg_pull_up_8ma>, 2841*4882a593Smuzhiyun <1 RK_PA3 2 &pcfg_pull_up_8ma>, 2842*4882a593Smuzhiyun <1 RK_PA4 2 &pcfg_pull_up_8ma>, 2843*4882a593Smuzhiyun <1 RK_PA5 2 &pcfg_pull_up_8ma>, 2844*4882a593Smuzhiyun <1 RK_PA6 2 &pcfg_pull_up_8ma>, 2845*4882a593Smuzhiyun <1 RK_PA7 2 &pcfg_pull_up_8ma>; 2846*4882a593Smuzhiyun }; 2847*4882a593Smuzhiyun }; 2848*4882a593Smuzhiyun 2849*4882a593Smuzhiyun flash { 2850*4882a593Smuzhiyun flash_cs0: flash-cs0 { 2851*4882a593Smuzhiyun rockchip,pins = 2852*4882a593Smuzhiyun <1 RK_PB0 1 &pcfg_pull_none>; 2853*4882a593Smuzhiyun }; 2854*4882a593Smuzhiyun 2855*4882a593Smuzhiyun flash_rdy: flash-rdy { 2856*4882a593Smuzhiyun rockchip,pins = 2857*4882a593Smuzhiyun <1 RK_PB1 1 &pcfg_pull_none>; 2858*4882a593Smuzhiyun }; 2859*4882a593Smuzhiyun 2860*4882a593Smuzhiyun flash_dqs: flash-dqs { 2861*4882a593Smuzhiyun rockchip,pins = 2862*4882a593Smuzhiyun <1 RK_PB2 1 &pcfg_pull_none>; 2863*4882a593Smuzhiyun }; 2864*4882a593Smuzhiyun 2865*4882a593Smuzhiyun flash_ale: flash-ale { 2866*4882a593Smuzhiyun rockchip,pins = 2867*4882a593Smuzhiyun <1 RK_PB3 1 &pcfg_pull_none>; 2868*4882a593Smuzhiyun }; 2869*4882a593Smuzhiyun 2870*4882a593Smuzhiyun flash_cle: flash-cle { 2871*4882a593Smuzhiyun rockchip,pins = 2872*4882a593Smuzhiyun <1 RK_PB4 1 &pcfg_pull_none>; 2873*4882a593Smuzhiyun }; 2874*4882a593Smuzhiyun 2875*4882a593Smuzhiyun flash_wrn: flash-wrn { 2876*4882a593Smuzhiyun rockchip,pins = 2877*4882a593Smuzhiyun <1 RK_PB5 1 &pcfg_pull_none>; 2878*4882a593Smuzhiyun }; 2879*4882a593Smuzhiyun 2880*4882a593Smuzhiyun flash_csl: flash-csl { 2881*4882a593Smuzhiyun rockchip,pins = 2882*4882a593Smuzhiyun <1 RK_PB6 1 &pcfg_pull_none>; 2883*4882a593Smuzhiyun }; 2884*4882a593Smuzhiyun 2885*4882a593Smuzhiyun flash_rdn: flash-rdn { 2886*4882a593Smuzhiyun rockchip,pins = 2887*4882a593Smuzhiyun <1 RK_PB7 1 &pcfg_pull_none>; 2888*4882a593Smuzhiyun }; 2889*4882a593Smuzhiyun 2890*4882a593Smuzhiyun flash_bus8: flash-bus8 { 2891*4882a593Smuzhiyun rockchip,pins = 2892*4882a593Smuzhiyun <1 RK_PA0 1 &pcfg_pull_up_12ma>, 2893*4882a593Smuzhiyun <1 RK_PA1 1 &pcfg_pull_up_12ma>, 2894*4882a593Smuzhiyun <1 RK_PA2 1 &pcfg_pull_up_12ma>, 2895*4882a593Smuzhiyun <1 RK_PA3 1 &pcfg_pull_up_12ma>, 2896*4882a593Smuzhiyun <1 RK_PA4 1 &pcfg_pull_up_12ma>, 2897*4882a593Smuzhiyun <1 RK_PA5 1 &pcfg_pull_up_12ma>, 2898*4882a593Smuzhiyun <1 RK_PA6 1 &pcfg_pull_up_12ma>, 2899*4882a593Smuzhiyun <1 RK_PA7 1 &pcfg_pull_up_12ma>; 2900*4882a593Smuzhiyun }; 2901*4882a593Smuzhiyun }; 2902*4882a593Smuzhiyun 2903*4882a593Smuzhiyun lcdc { 2904*4882a593Smuzhiyun lcdc_m0_rgb_pins: lcdc-m0-rgb-pins { 2905*4882a593Smuzhiyun rockchip,pins = 2906*4882a593Smuzhiyun <3 RK_PA0 1 &pcfg_pull_none_8ma>, /* LCDC_DCLK */ 2907*4882a593Smuzhiyun <3 RK_PA1 1 &pcfg_pull_none_8ma>, /* LCDC_HSYNC */ 2908*4882a593Smuzhiyun <3 RK_PA2 1 &pcfg_pull_none_8ma>, /* LCDC_VSYNC */ 2909*4882a593Smuzhiyun <3 RK_PA3 1 &pcfg_pull_none_8ma>, /* LCDC_DEN */ 2910*4882a593Smuzhiyun <3 RK_PA4 1 &pcfg_pull_none_8ma>, /* LCDC_D0 */ 2911*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none_8ma>, /* LCDC_D1 */ 2912*4882a593Smuzhiyun <3 RK_PA6 1 &pcfg_pull_none_8ma>, /* LCDC_D2 */ 2913*4882a593Smuzhiyun <3 RK_PA7 1 &pcfg_pull_none_8ma>, /* LCDC_D3 */ 2914*4882a593Smuzhiyun <3 RK_PB0 1 &pcfg_pull_none_8ma>, /* LCDC_D4 */ 2915*4882a593Smuzhiyun <3 RK_PB1 1 &pcfg_pull_none_8ma>, /* LCDC_D5 */ 2916*4882a593Smuzhiyun <3 RK_PB2 1 &pcfg_pull_none_8ma>, /* LCDC_D6 */ 2917*4882a593Smuzhiyun <3 RK_PB3 1 &pcfg_pull_none_8ma>, /* LCDC_D7 */ 2918*4882a593Smuzhiyun <3 RK_PB4 1 &pcfg_pull_none_8ma>, /* LCDC_D8 */ 2919*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_none_8ma>, /* LCDC_D9 */ 2920*4882a593Smuzhiyun <3 RK_PB6 1 &pcfg_pull_none_8ma>, /* LCDC_D10 */ 2921*4882a593Smuzhiyun <3 RK_PB7 1 &pcfg_pull_none_8ma>, /* LCDC_D11 */ 2922*4882a593Smuzhiyun <3 RK_PC0 1 &pcfg_pull_none_8ma>, /* LCDC_D12 */ 2923*4882a593Smuzhiyun <3 RK_PC1 1 &pcfg_pull_none_8ma>, /* LCDC_D13 */ 2924*4882a593Smuzhiyun <3 RK_PC2 1 &pcfg_pull_none_8ma>, /* LCDC_D14 */ 2925*4882a593Smuzhiyun <3 RK_PC3 1 &pcfg_pull_none_8ma>, /* LCDC_D15 */ 2926*4882a593Smuzhiyun <3 RK_PC4 1 &pcfg_pull_none_8ma>, /* LCDC_D16 */ 2927*4882a593Smuzhiyun <3 RK_PC5 1 &pcfg_pull_none_8ma>, /* LCDC_D17 */ 2928*4882a593Smuzhiyun <3 RK_PC6 1 &pcfg_pull_none_8ma>, /* LCDC_D18 */ 2929*4882a593Smuzhiyun <3 RK_PC7 1 &pcfg_pull_none_8ma>, /* LCDC_D19 */ 2930*4882a593Smuzhiyun <3 RK_PD0 1 &pcfg_pull_none_8ma>, /* LCDC_D20 */ 2931*4882a593Smuzhiyun <3 RK_PD1 1 &pcfg_pull_none_8ma>, /* LCDC_D21 */ 2932*4882a593Smuzhiyun <3 RK_PD2 1 &pcfg_pull_none_8ma>, /* LCDC_D22 */ 2933*4882a593Smuzhiyun <3 RK_PD3 1 &pcfg_pull_none_8ma>; /* LCDC_D23 */ 2934*4882a593Smuzhiyun }; 2935*4882a593Smuzhiyun 2936*4882a593Smuzhiyun lcdc_m0_sleep_pins: lcdc-m0-sleep-pins { 2937*4882a593Smuzhiyun rockchip,pins = 2938*4882a593Smuzhiyun <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_DCLK */ 2939*4882a593Smuzhiyun <3 RK_PA1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_HSYNC */ 2940*4882a593Smuzhiyun <3 RK_PA2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_VSYNC */ 2941*4882a593Smuzhiyun <3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_DEN */ 2942*4882a593Smuzhiyun <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D0 */ 2943*4882a593Smuzhiyun <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D1 */ 2944*4882a593Smuzhiyun <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D2 */ 2945*4882a593Smuzhiyun <3 RK_PA7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D3 */ 2946*4882a593Smuzhiyun <3 RK_PB0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D4 */ 2947*4882a593Smuzhiyun <3 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D5 */ 2948*4882a593Smuzhiyun <3 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D6 */ 2949*4882a593Smuzhiyun <3 RK_PB3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D7 */ 2950*4882a593Smuzhiyun <3 RK_PB4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D8 */ 2951*4882a593Smuzhiyun <3 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D9 */ 2952*4882a593Smuzhiyun <3 RK_PB6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D10 */ 2953*4882a593Smuzhiyun <3 RK_PB7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D11 */ 2954*4882a593Smuzhiyun <3 RK_PC0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D12 */ 2955*4882a593Smuzhiyun <3 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D13 */ 2956*4882a593Smuzhiyun <3 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D14 */ 2957*4882a593Smuzhiyun <3 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D15 */ 2958*4882a593Smuzhiyun <3 RK_PC4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D16 */ 2959*4882a593Smuzhiyun <3 RK_PC5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D17 */ 2960*4882a593Smuzhiyun <3 RK_PC6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D18 */ 2961*4882a593Smuzhiyun <3 RK_PC7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D19 */ 2962*4882a593Smuzhiyun <3 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D20 */ 2963*4882a593Smuzhiyun <3 RK_PD1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D21 */ 2964*4882a593Smuzhiyun <3 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D22 */ 2965*4882a593Smuzhiyun <3 RK_PD3 RK_FUNC_GPIO &pcfg_pull_none>; /* LCDC_D23 */ 2966*4882a593Smuzhiyun }; 2967*4882a593Smuzhiyun }; 2968*4882a593Smuzhiyun 2969*4882a593Smuzhiyun pwm0 { 2970*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 2971*4882a593Smuzhiyun rockchip,pins = 2972*4882a593Smuzhiyun <0 RK_PB7 1 &pcfg_pull_none>; 2973*4882a593Smuzhiyun }; 2974*4882a593Smuzhiyun }; 2975*4882a593Smuzhiyun 2976*4882a593Smuzhiyun pwm1 { 2977*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 2978*4882a593Smuzhiyun rockchip,pins = 2979*4882a593Smuzhiyun <0 RK_PC0 1 &pcfg_pull_none>; 2980*4882a593Smuzhiyun }; 2981*4882a593Smuzhiyun }; 2982*4882a593Smuzhiyun 2983*4882a593Smuzhiyun pwm2 { 2984*4882a593Smuzhiyun pwm2_pin: pwm2-pin { 2985*4882a593Smuzhiyun rockchip,pins = 2986*4882a593Smuzhiyun <2 RK_PB5 1 &pcfg_pull_none>; 2987*4882a593Smuzhiyun }; 2988*4882a593Smuzhiyun }; 2989*4882a593Smuzhiyun 2990*4882a593Smuzhiyun pwm3 { 2991*4882a593Smuzhiyun pwm3_pin: pwm3-pin { 2992*4882a593Smuzhiyun rockchip,pins = 2993*4882a593Smuzhiyun <0 RK_PC1 1 &pcfg_pull_none>; 2994*4882a593Smuzhiyun }; 2995*4882a593Smuzhiyun }; 2996*4882a593Smuzhiyun 2997*4882a593Smuzhiyun pwm4 { 2998*4882a593Smuzhiyun pwm4_pin: pwm4-pin { 2999*4882a593Smuzhiyun rockchip,pins = 3000*4882a593Smuzhiyun <3 RK_PC2 3 &pcfg_pull_none>; 3001*4882a593Smuzhiyun }; 3002*4882a593Smuzhiyun }; 3003*4882a593Smuzhiyun 3004*4882a593Smuzhiyun pwm5 { 3005*4882a593Smuzhiyun pwm5_pin: pwm5-pin { 3006*4882a593Smuzhiyun rockchip,pins = 3007*4882a593Smuzhiyun <3 RK_PC3 3 &pcfg_pull_none>; 3008*4882a593Smuzhiyun }; 3009*4882a593Smuzhiyun }; 3010*4882a593Smuzhiyun 3011*4882a593Smuzhiyun pwm6 { 3012*4882a593Smuzhiyun pwm6_pin: pwm6-pin { 3013*4882a593Smuzhiyun rockchip,pins = 3014*4882a593Smuzhiyun <3 RK_PC4 3 &pcfg_pull_none>; 3015*4882a593Smuzhiyun }; 3016*4882a593Smuzhiyun }; 3017*4882a593Smuzhiyun 3018*4882a593Smuzhiyun pwm7 { 3019*4882a593Smuzhiyun pwm7_pin: pwm7-pin { 3020*4882a593Smuzhiyun rockchip,pins = 3021*4882a593Smuzhiyun <3 RK_PC5 3 &pcfg_pull_none>; 3022*4882a593Smuzhiyun }; 3023*4882a593Smuzhiyun }; 3024*4882a593Smuzhiyun 3025*4882a593Smuzhiyun gmac { 3026*4882a593Smuzhiyun rmii_pins: rmii-pins { 3027*4882a593Smuzhiyun rockchip,pins = 3028*4882a593Smuzhiyun <2 RK_PA0 2 &pcfg_pull_none_12ma>, /* mac_txen */ 3029*4882a593Smuzhiyun <2 RK_PA1 2 &pcfg_pull_none_12ma>, /* mac_txd1 */ 3030*4882a593Smuzhiyun <2 RK_PA2 2 &pcfg_pull_none_12ma>, /* mac_txd0 */ 3031*4882a593Smuzhiyun <2 RK_PA3 2 &pcfg_pull_none>, /* mac_rxd0 */ 3032*4882a593Smuzhiyun <2 RK_PA4 2 &pcfg_pull_none>, /* mac_rxd1 */ 3033*4882a593Smuzhiyun <2 RK_PA5 2 &pcfg_pull_none>, /* mac_rxer */ 3034*4882a593Smuzhiyun <2 RK_PA6 2 &pcfg_pull_none>, /* mac_rxdv */ 3035*4882a593Smuzhiyun <2 RK_PA7 2 &pcfg_pull_none>, /* mac_mdio */ 3036*4882a593Smuzhiyun <2 RK_PB1 2 &pcfg_pull_none>; /* mac_mdc */ 3037*4882a593Smuzhiyun }; 3038*4882a593Smuzhiyun 3039*4882a593Smuzhiyun mac_refclk_12ma: mac-refclk-12ma { 3040*4882a593Smuzhiyun rockchip,pins = 3041*4882a593Smuzhiyun <2 RK_PB2 2 &pcfg_pull_none_12ma>; 3042*4882a593Smuzhiyun }; 3043*4882a593Smuzhiyun 3044*4882a593Smuzhiyun mac_refclk: mac-refclk { 3045*4882a593Smuzhiyun rockchip,pins = 3046*4882a593Smuzhiyun <2 RK_PB2 2 &pcfg_pull_none>; 3047*4882a593Smuzhiyun }; 3048*4882a593Smuzhiyun }; 3049*4882a593Smuzhiyun 3050*4882a593Smuzhiyun cif-m0 { 3051*4882a593Smuzhiyun cif_clkout_m0: cif-clkout-m0 { 3052*4882a593Smuzhiyun rockchip,pins = 3053*4882a593Smuzhiyun <2 RK_PB3 1 &pcfg_pull_none_12ma>;/* cif_clkout */ 3054*4882a593Smuzhiyun }; 3055*4882a593Smuzhiyun 3056*4882a593Smuzhiyun dvp_d2d9_m0: dvp-d2d9-m0 { 3057*4882a593Smuzhiyun rockchip,pins = 3058*4882a593Smuzhiyun <2 RK_PA0 1 &pcfg_pull_none>, /* cif_data2 */ 3059*4882a593Smuzhiyun <2 RK_PA1 1 &pcfg_pull_none>, /* cif_data3 */ 3060*4882a593Smuzhiyun <2 RK_PA2 1 &pcfg_pull_none>, /* cif_data4 */ 3061*4882a593Smuzhiyun <2 RK_PA3 1 &pcfg_pull_none>, /* cif_data5 */ 3062*4882a593Smuzhiyun <2 RK_PA4 1 &pcfg_pull_none>, /* cif_data6 */ 3063*4882a593Smuzhiyun <2 RK_PA5 1 &pcfg_pull_none>, /* cif_data7 */ 3064*4882a593Smuzhiyun <2 RK_PA6 1 &pcfg_pull_none>, /* cif_data8 */ 3065*4882a593Smuzhiyun <2 RK_PA7 1 &pcfg_pull_none>, /* cif_data9 */ 3066*4882a593Smuzhiyun <2 RK_PB0 1 &pcfg_pull_none>, /* cif_sync */ 3067*4882a593Smuzhiyun <2 RK_PB1 1 &pcfg_pull_none>, /* cif_href */ 3068*4882a593Smuzhiyun <2 RK_PB2 1 &pcfg_pull_none>, /* cif_clkin */ 3069*4882a593Smuzhiyun <2 RK_PB3 1 &pcfg_pull_none>; /* cif_clkout */ 3070*4882a593Smuzhiyun }; 3071*4882a593Smuzhiyun 3072*4882a593Smuzhiyun dvp_d0d1_m0: dvp-d0d1-m0 { 3073*4882a593Smuzhiyun rockchip,pins = 3074*4882a593Smuzhiyun <2 RK_PB4 1 &pcfg_pull_none>, /* cif_data0 */ 3075*4882a593Smuzhiyun <2 RK_PB6 1 &pcfg_pull_none>; /* cif_data1 */ 3076*4882a593Smuzhiyun }; 3077*4882a593Smuzhiyun 3078*4882a593Smuzhiyun dvp_d10d11_m0:d10-d11-m0 { 3079*4882a593Smuzhiyun rockchip,pins = 3080*4882a593Smuzhiyun <2 RK_PB7 1 &pcfg_pull_none>, /* cif_data10 */ 3081*4882a593Smuzhiyun <2 RK_PC0 1 &pcfg_pull_none>; /* cif_data11 */ 3082*4882a593Smuzhiyun }; 3083*4882a593Smuzhiyun }; 3084*4882a593Smuzhiyun 3085*4882a593Smuzhiyun cif-m1 { 3086*4882a593Smuzhiyun cif_clkout_m1: cif-clkout-m1 { 3087*4882a593Smuzhiyun rockchip,pins = 3088*4882a593Smuzhiyun <3 RK_PD0 3 &pcfg_pull_none>; 3089*4882a593Smuzhiyun }; 3090*4882a593Smuzhiyun 3091*4882a593Smuzhiyun dvp_d2d9_m1: dvp-d2d9-m1 { 3092*4882a593Smuzhiyun rockchip,pins = 3093*4882a593Smuzhiyun <3 RK_PA3 3 &pcfg_pull_none>, /* cif_data2 */ 3094*4882a593Smuzhiyun <3 RK_PA5 3 &pcfg_pull_none>, /* cif_data3 */ 3095*4882a593Smuzhiyun <3 RK_PA7 3 &pcfg_pull_none>, /* cif_data4 */ 3096*4882a593Smuzhiyun <3 RK_PB0 3 &pcfg_pull_none>, /* cif_data5 */ 3097*4882a593Smuzhiyun <3 RK_PB1 3 &pcfg_pull_none>, /* cif_data6 */ 3098*4882a593Smuzhiyun <3 RK_PB4 3 &pcfg_pull_none>, /* cif_data7 */ 3099*4882a593Smuzhiyun <3 RK_PB6 3 &pcfg_pull_none>, /* cif_data8 */ 3100*4882a593Smuzhiyun <3 RK_PB7 3 &pcfg_pull_none>, /* cif_data9 */ 3101*4882a593Smuzhiyun <3 RK_PD1 3 &pcfg_pull_none>, /* cif_sync */ 3102*4882a593Smuzhiyun <3 RK_PD2 3 &pcfg_pull_none>, /* cif_href */ 3103*4882a593Smuzhiyun <3 RK_PD3 3 &pcfg_pull_none>, /* cif_clkin */ 3104*4882a593Smuzhiyun <3 RK_PD0 3 &pcfg_pull_none>; /* cif_clkout */ 3105*4882a593Smuzhiyun }; 3106*4882a593Smuzhiyun 3107*4882a593Smuzhiyun dvp_d0d1_m1: dvp-d0d1-m1 { 3108*4882a593Smuzhiyun rockchip,pins = 3109*4882a593Smuzhiyun <3 RK_PA1 3 &pcfg_pull_none>, /* cif_data0 */ 3110*4882a593Smuzhiyun <3 RK_PA2 3 &pcfg_pull_none>; /* cif_data1 */ 3111*4882a593Smuzhiyun }; 3112*4882a593Smuzhiyun 3113*4882a593Smuzhiyun dvp_d10d11_m1:d10-d11-m1 { 3114*4882a593Smuzhiyun rockchip,pins = 3115*4882a593Smuzhiyun <3 RK_PC6 3 &pcfg_pull_none>, /* cif_data10 */ 3116*4882a593Smuzhiyun <3 RK_PC7 3 &pcfg_pull_none>; /* cif_data11 */ 3117*4882a593Smuzhiyun }; 3118*4882a593Smuzhiyun }; 3119*4882a593Smuzhiyun 3120*4882a593Smuzhiyun isp { 3121*4882a593Smuzhiyun isp_prelight: isp-prelight { 3122*4882a593Smuzhiyun rockchip,pins = 3123*4882a593Smuzhiyun <3 RK_PD1 4 &pcfg_pull_none>; 3124*4882a593Smuzhiyun }; 3125*4882a593Smuzhiyun }; 3126*4882a593Smuzhiyun }; 3127*4882a593Smuzhiyun}; 3128*4882a593Smuzhiyun#include "px30s-pinctrl.dtsi" 3129