1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2016 Rockchip Electronics Co. Ltd. 4*4882a593Smuzhiyun * Author: Xing Zheng <zhengxing@rock-chips.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H 8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3399_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define RK3399_TWO_PLL_FOR_VOP 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* core clocks */ 13*4882a593Smuzhiyun #define PLL_APLLL 1 14*4882a593Smuzhiyun #define PLL_APLLB 2 15*4882a593Smuzhiyun #define PLL_DPLL 3 16*4882a593Smuzhiyun #define PLL_CPLL 4 17*4882a593Smuzhiyun #define PLL_GPLL 5 18*4882a593Smuzhiyun #define PLL_NPLL 6 19*4882a593Smuzhiyun #define PLL_VPLL 7 20*4882a593Smuzhiyun #define ARMCLKL 8 21*4882a593Smuzhiyun #define ARMCLKB 9 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun /* sclk gates (special clocks) */ 24*4882a593Smuzhiyun #define SCLK_I2SOUT_SRC 64 25*4882a593Smuzhiyun #define SCLK_I2C1 65 26*4882a593Smuzhiyun #define SCLK_I2C2 66 27*4882a593Smuzhiyun #define SCLK_I2C3 67 28*4882a593Smuzhiyun #define SCLK_I2C5 68 29*4882a593Smuzhiyun #define SCLK_I2C6 69 30*4882a593Smuzhiyun #define SCLK_I2C7 70 31*4882a593Smuzhiyun #define SCLK_SPI0 71 32*4882a593Smuzhiyun #define SCLK_SPI1 72 33*4882a593Smuzhiyun #define SCLK_SPI2 73 34*4882a593Smuzhiyun #define SCLK_SPI4 74 35*4882a593Smuzhiyun #define SCLK_SPI5 75 36*4882a593Smuzhiyun #define SCLK_SDMMC 76 37*4882a593Smuzhiyun #define SCLK_SDIO 77 38*4882a593Smuzhiyun #define SCLK_EMMC 78 39*4882a593Smuzhiyun #define SCLK_TSADC 79 40*4882a593Smuzhiyun #define SCLK_SARADC 80 41*4882a593Smuzhiyun #define SCLK_UART0 81 42*4882a593Smuzhiyun #define SCLK_UART1 82 43*4882a593Smuzhiyun #define SCLK_UART2 83 44*4882a593Smuzhiyun #define SCLK_UART3 84 45*4882a593Smuzhiyun #define SCLK_SPDIF_8CH 85 46*4882a593Smuzhiyun #define SCLK_I2S0_8CH 86 47*4882a593Smuzhiyun #define SCLK_I2S1_8CH 87 48*4882a593Smuzhiyun #define SCLK_I2S2_8CH 88 49*4882a593Smuzhiyun #define SCLK_I2S_8CH_OUT 89 50*4882a593Smuzhiyun #define SCLK_TIMER00 90 51*4882a593Smuzhiyun #define SCLK_TIMER01 91 52*4882a593Smuzhiyun #define SCLK_TIMER02 92 53*4882a593Smuzhiyun #define SCLK_TIMER03 93 54*4882a593Smuzhiyun #define SCLK_TIMER04 94 55*4882a593Smuzhiyun #define SCLK_TIMER05 95 56*4882a593Smuzhiyun #define SCLK_TIMER06 96 57*4882a593Smuzhiyun #define SCLK_TIMER07 97 58*4882a593Smuzhiyun #define SCLK_TIMER08 98 59*4882a593Smuzhiyun #define SCLK_TIMER09 99 60*4882a593Smuzhiyun #define SCLK_TIMER10 100 61*4882a593Smuzhiyun #define SCLK_TIMER11 101 62*4882a593Smuzhiyun #define SCLK_MACREF 102 63*4882a593Smuzhiyun #define SCLK_MAC_RX 103 64*4882a593Smuzhiyun #define SCLK_MAC_TX 104 65*4882a593Smuzhiyun #define SCLK_MAC 105 66*4882a593Smuzhiyun #define SCLK_MACREF_OUT 106 67*4882a593Smuzhiyun #define SCLK_VOP0_PWM 107 68*4882a593Smuzhiyun #define SCLK_VOP1_PWM 108 69*4882a593Smuzhiyun #define SCLK_RGA_CORE 109 70*4882a593Smuzhiyun #define SCLK_ISP0 110 71*4882a593Smuzhiyun #define SCLK_ISP1 111 72*4882a593Smuzhiyun #define SCLK_HDMI_CEC 112 73*4882a593Smuzhiyun #define SCLK_HDMI_SFR 113 74*4882a593Smuzhiyun #define SCLK_DP_CORE 114 75*4882a593Smuzhiyun #define SCLK_PVTM_CORE_L 115 76*4882a593Smuzhiyun #define SCLK_PVTM_CORE_B 116 77*4882a593Smuzhiyun #define SCLK_PVTM_GPU 117 78*4882a593Smuzhiyun #define SCLK_PVTM_DDR 118 79*4882a593Smuzhiyun #define SCLK_MIPIDPHY_REF 119 80*4882a593Smuzhiyun #define SCLK_MIPIDPHY_CFG 120 81*4882a593Smuzhiyun #define SCLK_HSICPHY 121 82*4882a593Smuzhiyun #define SCLK_USBPHY480M 122 83*4882a593Smuzhiyun #define SCLK_USB2PHY0_REF 123 84*4882a593Smuzhiyun #define SCLK_USB2PHY1_REF 124 85*4882a593Smuzhiyun #define SCLK_UPHY0_TCPDPHY_REF 125 86*4882a593Smuzhiyun #define SCLK_UPHY0_TCPDCORE 126 87*4882a593Smuzhiyun #define SCLK_UPHY1_TCPDPHY_REF 127 88*4882a593Smuzhiyun #define SCLK_UPHY1_TCPDCORE 128 89*4882a593Smuzhiyun #define SCLK_USB3OTG0_REF 129 90*4882a593Smuzhiyun #define SCLK_USB3OTG1_REF 130 91*4882a593Smuzhiyun #define SCLK_USB3OTG0_SUSPEND 131 92*4882a593Smuzhiyun #define SCLK_USB3OTG1_SUSPEND 132 93*4882a593Smuzhiyun #define SCLK_CRYPTO0 133 94*4882a593Smuzhiyun #define SCLK_CRYPTO1 134 95*4882a593Smuzhiyun #define SCLK_CCI_TRACE 135 96*4882a593Smuzhiyun #define SCLK_CS 136 97*4882a593Smuzhiyun #define SCLK_CIF_OUT 137 98*4882a593Smuzhiyun #define SCLK_PCIEPHY_REF 138 99*4882a593Smuzhiyun #define SCLK_PCIE_CORE 139 100*4882a593Smuzhiyun #define SCLK_M0_PERILP 140 101*4882a593Smuzhiyun #define SCLK_M0_PERILP_DEC 141 102*4882a593Smuzhiyun #define SCLK_CM0S 142 103*4882a593Smuzhiyun #define SCLK_DBG_NOC 143 104*4882a593Smuzhiyun #define SCLK_DBG_PD_CORE_B 144 105*4882a593Smuzhiyun #define SCLK_DBG_PD_CORE_L 145 106*4882a593Smuzhiyun #define SCLK_DFIMON0_TIMER 146 107*4882a593Smuzhiyun #define SCLK_DFIMON1_TIMER 147 108*4882a593Smuzhiyun #define SCLK_INTMEM0 148 109*4882a593Smuzhiyun #define SCLK_INTMEM1 149 110*4882a593Smuzhiyun #define SCLK_INTMEM2 150 111*4882a593Smuzhiyun #define SCLK_INTMEM3 151 112*4882a593Smuzhiyun #define SCLK_INTMEM4 152 113*4882a593Smuzhiyun #define SCLK_INTMEM5 153 114*4882a593Smuzhiyun #define SCLK_SDMMC_DRV 154 115*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE 155 116*4882a593Smuzhiyun #define SCLK_SDIO_DRV 156 117*4882a593Smuzhiyun #define SCLK_SDIO_SAMPLE 157 118*4882a593Smuzhiyun #define SCLK_VDU_CORE 158 119*4882a593Smuzhiyun #define SCLK_VDU_CA 159 120*4882a593Smuzhiyun #define SCLK_PCIE_PM 160 121*4882a593Smuzhiyun #define SCLK_SPDIF_REC_DPTX 161 122*4882a593Smuzhiyun #define SCLK_DPHY_PLL 162 123*4882a593Smuzhiyun #define SCLK_DPHY_TX0_CFG 163 124*4882a593Smuzhiyun #define SCLK_DPHY_TX1RX1_CFG 164 125*4882a593Smuzhiyun #define SCLK_DPHY_RX0_CFG 165 126*4882a593Smuzhiyun #define SCLK_RMII_SRC 166 127*4882a593Smuzhiyun #define SCLK_PCIEPHY_REF100M 167 128*4882a593Smuzhiyun #define SCLK_USBPHY0_480M_SRC 168 129*4882a593Smuzhiyun #define SCLK_USBPHY1_480M_SRC 169 130*4882a593Smuzhiyun #define SCLK_DDRC 170 131*4882a593Smuzhiyun #define SCLK_TESTCLKOUT2 171 132*4882a593Smuzhiyun #define SCLK_UART0_SRC 172 133*4882a593Smuzhiyun #define SCLK_UART_SRC 173 134*4882a593Smuzhiyun #define SCLK_I2S0_DIV 174 135*4882a593Smuzhiyun #define SCLK_I2S1_DIV 175 136*4882a593Smuzhiyun #define SCLK_I2S2_DIV 176 137*4882a593Smuzhiyun #define SCLK_SPDIF_DIV 177 138*4882a593Smuzhiyun #define SCLK_TESTCLKOUT1 179 139*4882a593Smuzhiyun #define SCLK_CIF_OUT_SRC 178 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define DCLK_VOP0 180 142*4882a593Smuzhiyun #define DCLK_VOP1 181 143*4882a593Smuzhiyun #define DCLK_VOP0_DIV 182 144*4882a593Smuzhiyun #define DCLK_VOP1_DIV 183 145*4882a593Smuzhiyun #define DCLK_M0_PERILP 184 146*4882a593Smuzhiyun #define DCLK_VOP0_FRAC 185 147*4882a593Smuzhiyun #define DCLK_VOP1_FRAC 186 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define FCLK_CM0S 190 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* aclk gates */ 152*4882a593Smuzhiyun #define ACLK_PERIHP 192 153*4882a593Smuzhiyun #define ACLK_PERIHP_NOC 193 154*4882a593Smuzhiyun #define ACLK_PERILP0 194 155*4882a593Smuzhiyun #define ACLK_PERILP0_NOC 195 156*4882a593Smuzhiyun #define ACLK_PERF_PCIE 196 157*4882a593Smuzhiyun #define ACLK_PCIE 197 158*4882a593Smuzhiyun #define ACLK_INTMEM 198 159*4882a593Smuzhiyun #define ACLK_TZMA 199 160*4882a593Smuzhiyun #define ACLK_DCF 200 161*4882a593Smuzhiyun #define ACLK_CCI 201 162*4882a593Smuzhiyun #define ACLK_CCI_NOC0 202 163*4882a593Smuzhiyun #define ACLK_CCI_NOC1 203 164*4882a593Smuzhiyun #define ACLK_CCI_GRF 204 165*4882a593Smuzhiyun #define ACLK_CENTER 205 166*4882a593Smuzhiyun #define ACLK_CENTER_MAIN_NOC 206 167*4882a593Smuzhiyun #define ACLK_CENTER_PERI_NOC 207 168*4882a593Smuzhiyun #define ACLK_GPU 208 169*4882a593Smuzhiyun #define ACLK_PERF_GPU 209 170*4882a593Smuzhiyun #define ACLK_GPU_GRF 210 171*4882a593Smuzhiyun #define ACLK_DMAC0_PERILP 211 172*4882a593Smuzhiyun #define ACLK_DMAC1_PERILP 212 173*4882a593Smuzhiyun #define ACLK_GMAC 213 174*4882a593Smuzhiyun #define ACLK_GMAC_NOC 214 175*4882a593Smuzhiyun #define ACLK_PERF_GMAC 215 176*4882a593Smuzhiyun #define ACLK_VOP0_NOC 216 177*4882a593Smuzhiyun #define ACLK_VOP0 217 178*4882a593Smuzhiyun #define ACLK_VOP1_NOC 218 179*4882a593Smuzhiyun #define ACLK_VOP1 219 180*4882a593Smuzhiyun #define ACLK_RGA 220 181*4882a593Smuzhiyun #define ACLK_RGA_NOC 221 182*4882a593Smuzhiyun #define ACLK_HDCP 222 183*4882a593Smuzhiyun #define ACLK_HDCP_NOC 223 184*4882a593Smuzhiyun #define ACLK_HDCP22 224 185*4882a593Smuzhiyun #define ACLK_IEP 225 186*4882a593Smuzhiyun #define ACLK_IEP_NOC 226 187*4882a593Smuzhiyun #define ACLK_VIO 227 188*4882a593Smuzhiyun #define ACLK_VIO_NOC 228 189*4882a593Smuzhiyun #define ACLK_ISP0 229 190*4882a593Smuzhiyun #define ACLK_ISP1 230 191*4882a593Smuzhiyun #define ACLK_ISP0_NOC 231 192*4882a593Smuzhiyun #define ACLK_ISP1_NOC 232 193*4882a593Smuzhiyun #define ACLK_ISP0_WRAPPER 233 194*4882a593Smuzhiyun #define ACLK_ISP1_WRAPPER 234 195*4882a593Smuzhiyun #define ACLK_VCODEC 235 196*4882a593Smuzhiyun #define ACLK_VCODEC_NOC 236 197*4882a593Smuzhiyun #define ACLK_VDU 237 198*4882a593Smuzhiyun #define ACLK_VDU_NOC 238 199*4882a593Smuzhiyun #define ACLK_PERI 239 200*4882a593Smuzhiyun #define ACLK_EMMC 240 201*4882a593Smuzhiyun #define ACLK_EMMC_CORE 241 202*4882a593Smuzhiyun #define ACLK_EMMC_NOC 242 203*4882a593Smuzhiyun #define ACLK_EMMC_GRF 243 204*4882a593Smuzhiyun #define ACLK_USB3 244 205*4882a593Smuzhiyun #define ACLK_USB3_NOC 245 206*4882a593Smuzhiyun #define ACLK_USB3OTG0 246 207*4882a593Smuzhiyun #define ACLK_USB3OTG1 247 208*4882a593Smuzhiyun #define ACLK_USB3_RKSOC_AXI_PERF 248 209*4882a593Smuzhiyun #define ACLK_USB3_GRF 249 210*4882a593Smuzhiyun #define ACLK_GIC 250 211*4882a593Smuzhiyun #define ACLK_GIC_NOC 251 212*4882a593Smuzhiyun #define ACLK_GIC_ADB400_CORE_L_2_GIC 252 213*4882a593Smuzhiyun #define ACLK_GIC_ADB400_CORE_B_2_GIC 253 214*4882a593Smuzhiyun #define ACLK_GIC_ADB400_GIC_2_CORE_L 254 215*4882a593Smuzhiyun #define ACLK_GIC_ADB400_GIC_2_CORE_B 255 216*4882a593Smuzhiyun #define ACLK_CORE_ADB400_CORE_L_2_CCI500 256 217*4882a593Smuzhiyun #define ACLK_CORE_ADB400_CORE_B_2_CCI500 257 218*4882a593Smuzhiyun #define ACLK_ADB400M_PD_CORE_L 258 219*4882a593Smuzhiyun #define ACLK_ADB400M_PD_CORE_B 259 220*4882a593Smuzhiyun #define ACLK_PERF_CORE_L 260 221*4882a593Smuzhiyun #define ACLK_PERF_CORE_B 261 222*4882a593Smuzhiyun #define ACLK_GIC_PRE 262 223*4882a593Smuzhiyun #define ACLK_VOP0_PRE 263 224*4882a593Smuzhiyun #define ACLK_VOP1_PRE 264 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* pclk gates */ 227*4882a593Smuzhiyun #define PCLK_PERIHP 320 228*4882a593Smuzhiyun #define PCLK_PERIHP_NOC 321 229*4882a593Smuzhiyun #define PCLK_PERILP0 322 230*4882a593Smuzhiyun #define PCLK_PERILP1 323 231*4882a593Smuzhiyun #define PCLK_PERILP1_NOC 324 232*4882a593Smuzhiyun #define PCLK_PERILP_SGRF 325 233*4882a593Smuzhiyun #define PCLK_PERIHP_GRF 326 234*4882a593Smuzhiyun #define PCLK_PCIE 327 235*4882a593Smuzhiyun #define PCLK_SGRF 328 236*4882a593Smuzhiyun #define PCLK_INTR_ARB 329 237*4882a593Smuzhiyun #define PCLK_CENTER_MAIN_NOC 330 238*4882a593Smuzhiyun #define PCLK_CIC 331 239*4882a593Smuzhiyun #define PCLK_COREDBG_B 332 240*4882a593Smuzhiyun #define PCLK_COREDBG_L 333 241*4882a593Smuzhiyun #define PCLK_DBG_CXCS_PD_CORE_B 334 242*4882a593Smuzhiyun #define PCLK_DCF 335 243*4882a593Smuzhiyun #define PCLK_GPIO2 336 244*4882a593Smuzhiyun #define PCLK_GPIO3 337 245*4882a593Smuzhiyun #define PCLK_GPIO4 338 246*4882a593Smuzhiyun #define PCLK_GRF 339 247*4882a593Smuzhiyun #define PCLK_HSICPHY 340 248*4882a593Smuzhiyun #define PCLK_I2C1 341 249*4882a593Smuzhiyun #define PCLK_I2C2 342 250*4882a593Smuzhiyun #define PCLK_I2C3 343 251*4882a593Smuzhiyun #define PCLK_I2C5 344 252*4882a593Smuzhiyun #define PCLK_I2C6 345 253*4882a593Smuzhiyun #define PCLK_I2C7 346 254*4882a593Smuzhiyun #define PCLK_SPI0 347 255*4882a593Smuzhiyun #define PCLK_SPI1 348 256*4882a593Smuzhiyun #define PCLK_SPI2 349 257*4882a593Smuzhiyun #define PCLK_SPI4 350 258*4882a593Smuzhiyun #define PCLK_SPI5 351 259*4882a593Smuzhiyun #define PCLK_UART0 352 260*4882a593Smuzhiyun #define PCLK_UART1 353 261*4882a593Smuzhiyun #define PCLK_UART2 354 262*4882a593Smuzhiyun #define PCLK_UART3 355 263*4882a593Smuzhiyun #define PCLK_TSADC 356 264*4882a593Smuzhiyun #define PCLK_SARADC 357 265*4882a593Smuzhiyun #define PCLK_GMAC 358 266*4882a593Smuzhiyun #define PCLK_GMAC_NOC 359 267*4882a593Smuzhiyun #define PCLK_TIMER0 360 268*4882a593Smuzhiyun #define PCLK_TIMER1 361 269*4882a593Smuzhiyun #define PCLK_EDP 362 270*4882a593Smuzhiyun #define PCLK_EDP_NOC 363 271*4882a593Smuzhiyun #define PCLK_EDP_CTRL 364 272*4882a593Smuzhiyun #define PCLK_VIO 365 273*4882a593Smuzhiyun #define PCLK_VIO_NOC 366 274*4882a593Smuzhiyun #define PCLK_VIO_GRF 367 275*4882a593Smuzhiyun #define PCLK_MIPI_DSI0 368 276*4882a593Smuzhiyun #define PCLK_MIPI_DSI1 369 277*4882a593Smuzhiyun #define PCLK_HDCP 370 278*4882a593Smuzhiyun #define PCLK_HDCP_NOC 371 279*4882a593Smuzhiyun #define PCLK_HDMI_CTRL 372 280*4882a593Smuzhiyun #define PCLK_DP_CTRL 373 281*4882a593Smuzhiyun #define PCLK_HDCP22 374 282*4882a593Smuzhiyun #define PCLK_GASKET 375 283*4882a593Smuzhiyun #define PCLK_DDR 376 284*4882a593Smuzhiyun #define PCLK_DDR_MON 377 285*4882a593Smuzhiyun #define PCLK_DDR_SGRF 378 286*4882a593Smuzhiyun #define PCLK_ISP1_WRAPPER 379 287*4882a593Smuzhiyun #define PCLK_WDT 380 288*4882a593Smuzhiyun #define PCLK_EFUSE1024NS 381 289*4882a593Smuzhiyun #define PCLK_EFUSE1024S 382 290*4882a593Smuzhiyun #define PCLK_PMU_INTR_ARB 383 291*4882a593Smuzhiyun #define PCLK_MAILBOX0 384 292*4882a593Smuzhiyun #define PCLK_USBPHY_MUX_G 385 293*4882a593Smuzhiyun #define PCLK_UPHY0_TCPHY_G 386 294*4882a593Smuzhiyun #define PCLK_UPHY0_TCPD_G 387 295*4882a593Smuzhiyun #define PCLK_UPHY1_TCPHY_G 388 296*4882a593Smuzhiyun #define PCLK_UPHY1_TCPD_G 389 297*4882a593Smuzhiyun #define PCLK_ALIVE 390 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* hclk gates */ 300*4882a593Smuzhiyun #define HCLK_PERIHP 448 301*4882a593Smuzhiyun #define HCLK_PERILP0 449 302*4882a593Smuzhiyun #define HCLK_PERILP1 450 303*4882a593Smuzhiyun #define HCLK_PERILP0_NOC 451 304*4882a593Smuzhiyun #define HCLK_PERILP1_NOC 452 305*4882a593Smuzhiyun #define HCLK_M0_PERILP 453 306*4882a593Smuzhiyun #define HCLK_M0_PERILP_NOC 454 307*4882a593Smuzhiyun #define HCLK_AHB1TOM 455 308*4882a593Smuzhiyun #define HCLK_HOST0 456 309*4882a593Smuzhiyun #define HCLK_HOST0_ARB 457 310*4882a593Smuzhiyun #define HCLK_HOST1 458 311*4882a593Smuzhiyun #define HCLK_HOST1_ARB 459 312*4882a593Smuzhiyun #define HCLK_HSIC 460 313*4882a593Smuzhiyun #define HCLK_SD 461 314*4882a593Smuzhiyun #define HCLK_SDMMC 462 315*4882a593Smuzhiyun #define HCLK_SDMMC_NOC 463 316*4882a593Smuzhiyun #define HCLK_M_CRYPTO0 464 317*4882a593Smuzhiyun #define HCLK_M_CRYPTO1 465 318*4882a593Smuzhiyun #define HCLK_S_CRYPTO0 466 319*4882a593Smuzhiyun #define HCLK_S_CRYPTO1 467 320*4882a593Smuzhiyun #define HCLK_I2S0_8CH 468 321*4882a593Smuzhiyun #define HCLK_I2S1_8CH 469 322*4882a593Smuzhiyun #define HCLK_I2S2_8CH 470 323*4882a593Smuzhiyun #define HCLK_SPDIF 471 324*4882a593Smuzhiyun #define HCLK_VOP0_NOC 472 325*4882a593Smuzhiyun #define HCLK_VOP0 473 326*4882a593Smuzhiyun #define HCLK_VOP1_NOC 474 327*4882a593Smuzhiyun #define HCLK_VOP1 475 328*4882a593Smuzhiyun #define HCLK_ROM 476 329*4882a593Smuzhiyun #define HCLK_IEP 477 330*4882a593Smuzhiyun #define HCLK_IEP_NOC 478 331*4882a593Smuzhiyun #define HCLK_ISP0 479 332*4882a593Smuzhiyun #define HCLK_ISP1 480 333*4882a593Smuzhiyun #define HCLK_ISP0_NOC 481 334*4882a593Smuzhiyun #define HCLK_ISP1_NOC 482 335*4882a593Smuzhiyun #define HCLK_ISP0_WRAPPER 483 336*4882a593Smuzhiyun #define HCLK_ISP1_WRAPPER 484 337*4882a593Smuzhiyun #define HCLK_RGA 485 338*4882a593Smuzhiyun #define HCLK_RGA_NOC 486 339*4882a593Smuzhiyun #define HCLK_HDCP 487 340*4882a593Smuzhiyun #define HCLK_HDCP_NOC 488 341*4882a593Smuzhiyun #define HCLK_HDCP22 489 342*4882a593Smuzhiyun #define HCLK_VCODEC 490 343*4882a593Smuzhiyun #define HCLK_VCODEC_NOC 491 344*4882a593Smuzhiyun #define HCLK_VDU 492 345*4882a593Smuzhiyun #define HCLK_VDU_NOC 493 346*4882a593Smuzhiyun #define HCLK_SDIO 494 347*4882a593Smuzhiyun #define HCLK_SDIO_NOC 495 348*4882a593Smuzhiyun #define HCLK_SDIOAUDIO_NOC 496 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define CLK_NR_CLKS (HCLK_SDIOAUDIO_NOC + 1) 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* pmu-clocks indices */ 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define PLL_PPLL 1 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define SCLK_32K_SUSPEND_PMU 2 357*4882a593Smuzhiyun #define SCLK_SPI3_PMU 3 358*4882a593Smuzhiyun #define SCLK_TIMER12_PMU 4 359*4882a593Smuzhiyun #define SCLK_TIMER13_PMU 5 360*4882a593Smuzhiyun #define SCLK_UART4_PMU 6 361*4882a593Smuzhiyun #define SCLK_PVTM_PMU 7 362*4882a593Smuzhiyun #define SCLK_WIFI_PMU 8 363*4882a593Smuzhiyun #define SCLK_I2C0_PMU 9 364*4882a593Smuzhiyun #define SCLK_I2C4_PMU 10 365*4882a593Smuzhiyun #define SCLK_I2C8_PMU 11 366*4882a593Smuzhiyun #define SCLK_UART4_SRC 12 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define PCLK_SRC_PMU 19 369*4882a593Smuzhiyun #define PCLK_PMU 20 370*4882a593Smuzhiyun #define PCLK_PMUGRF_PMU 21 371*4882a593Smuzhiyun #define PCLK_INTMEM1_PMU 22 372*4882a593Smuzhiyun #define PCLK_GPIO0_PMU 23 373*4882a593Smuzhiyun #define PCLK_GPIO1_PMU 24 374*4882a593Smuzhiyun #define PCLK_SGRF_PMU 25 375*4882a593Smuzhiyun #define PCLK_NOC_PMU 26 376*4882a593Smuzhiyun #define PCLK_I2C0_PMU 27 377*4882a593Smuzhiyun #define PCLK_I2C4_PMU 28 378*4882a593Smuzhiyun #define PCLK_I2C8_PMU 29 379*4882a593Smuzhiyun #define PCLK_RKPWM_PMU 30 380*4882a593Smuzhiyun #define PCLK_SPI3_PMU 31 381*4882a593Smuzhiyun #define PCLK_TIMER_PMU 32 382*4882a593Smuzhiyun #define PCLK_MAILBOX_PMU 33 383*4882a593Smuzhiyun #define PCLK_UART4_PMU 34 384*4882a593Smuzhiyun #define PCLK_WDT_M0_PMU 35 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define FCLK_CM0S_SRC_PMU 44 387*4882a593Smuzhiyun #define FCLK_CM0S_PMU 45 388*4882a593Smuzhiyun #define SCLK_CM0S_PMU 46 389*4882a593Smuzhiyun #define HCLK_CM0S_PMU 47 390*4882a593Smuzhiyun #define DCLK_CM0S_PMU 48 391*4882a593Smuzhiyun #define PCLK_INTR_ARB_PMU 49 392*4882a593Smuzhiyun #define HCLK_NOC_PMU 50 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define CLKPMU_NR_CLKS (HCLK_NOC_PMU + 1) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* soft-reset indices */ 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* cru_softrst_con0 */ 399*4882a593Smuzhiyun #define SRST_CORE_L0 0 400*4882a593Smuzhiyun #define SRST_CORE_B0 1 401*4882a593Smuzhiyun #define SRST_CORE_PO_L0 2 402*4882a593Smuzhiyun #define SRST_CORE_PO_B0 3 403*4882a593Smuzhiyun #define SRST_L2_L 4 404*4882a593Smuzhiyun #define SRST_L2_B 5 405*4882a593Smuzhiyun #define SRST_ADB_L 6 406*4882a593Smuzhiyun #define SRST_ADB_B 7 407*4882a593Smuzhiyun #define SRST_A_CCI 8 408*4882a593Smuzhiyun #define SRST_A_CCIM0_NOC 9 409*4882a593Smuzhiyun #define SRST_A_CCIM1_NOC 10 410*4882a593Smuzhiyun #define SRST_DBG_NOC 11 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* cru_softrst_con1 */ 413*4882a593Smuzhiyun #define SRST_CORE_L0_T 16 414*4882a593Smuzhiyun #define SRST_CORE_L1 17 415*4882a593Smuzhiyun #define SRST_CORE_L2 18 416*4882a593Smuzhiyun #define SRST_CORE_L3 19 417*4882a593Smuzhiyun #define SRST_CORE_PO_L0_T 20 418*4882a593Smuzhiyun #define SRST_CORE_PO_L1 21 419*4882a593Smuzhiyun #define SRST_CORE_PO_L2 22 420*4882a593Smuzhiyun #define SRST_CORE_PO_L3 23 421*4882a593Smuzhiyun #define SRST_A_ADB400_GIC2COREL 24 422*4882a593Smuzhiyun #define SRST_A_ADB400_COREL2GIC 25 423*4882a593Smuzhiyun #define SRST_P_DBG_L 26 424*4882a593Smuzhiyun #define SRST_L2_L_T 28 425*4882a593Smuzhiyun #define SRST_ADB_L_T 29 426*4882a593Smuzhiyun #define SRST_A_RKPERF_L 30 427*4882a593Smuzhiyun #define SRST_PVTM_CORE_L 31 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* cru_softrst_con2 */ 430*4882a593Smuzhiyun #define SRST_CORE_B0_T 32 431*4882a593Smuzhiyun #define SRST_CORE_B1 33 432*4882a593Smuzhiyun #define SRST_CORE_PO_B0_T 36 433*4882a593Smuzhiyun #define SRST_CORE_PO_B1 37 434*4882a593Smuzhiyun #define SRST_A_ADB400_GIC2COREB 40 435*4882a593Smuzhiyun #define SRST_A_ADB400_COREB2GIC 41 436*4882a593Smuzhiyun #define SRST_P_DBG_B 42 437*4882a593Smuzhiyun #define SRST_L2_B_T 44 438*4882a593Smuzhiyun #define SRST_ADB_B_T 45 439*4882a593Smuzhiyun #define SRST_A_RKPERF_B 46 440*4882a593Smuzhiyun #define SRST_PVTM_CORE_B 47 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun /* cru_softrst_con3 */ 443*4882a593Smuzhiyun #define SRST_A_CCI_T 50 444*4882a593Smuzhiyun #define SRST_A_CCIM0_NOC_T 51 445*4882a593Smuzhiyun #define SRST_A_CCIM1_NOC_T 52 446*4882a593Smuzhiyun #define SRST_A_ADB400M_PD_CORE_B_T 53 447*4882a593Smuzhiyun #define SRST_A_ADB400M_PD_CORE_L_T 54 448*4882a593Smuzhiyun #define SRST_DBG_NOC_T 55 449*4882a593Smuzhiyun #define SRST_DBG_CXCS 56 450*4882a593Smuzhiyun #define SRST_CCI_TRACE 57 451*4882a593Smuzhiyun #define SRST_P_CCI_GRF 58 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* cru_softrst_con4 */ 454*4882a593Smuzhiyun #define SRST_A_CENTER_MAIN_NOC 64 455*4882a593Smuzhiyun #define SRST_A_CENTER_PERI_NOC 65 456*4882a593Smuzhiyun #define SRST_P_CENTER_MAIN 66 457*4882a593Smuzhiyun #define SRST_P_DDRMON 67 458*4882a593Smuzhiyun #define SRST_P_CIC 68 459*4882a593Smuzhiyun #define SRST_P_CENTER_SGRF 69 460*4882a593Smuzhiyun #define SRST_DDR0_MSCH 70 461*4882a593Smuzhiyun #define SRST_DDRCFG0_MSCH 71 462*4882a593Smuzhiyun #define SRST_DDR0 72 463*4882a593Smuzhiyun #define SRST_DDRPHY0 73 464*4882a593Smuzhiyun #define SRST_DDR1_MSCH 74 465*4882a593Smuzhiyun #define SRST_DDRCFG1_MSCH 75 466*4882a593Smuzhiyun #define SRST_DDR1 76 467*4882a593Smuzhiyun #define SRST_DDRPHY1 77 468*4882a593Smuzhiyun #define SRST_DDR_CIC 78 469*4882a593Smuzhiyun #define SRST_PVTM_DDR 79 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* cru_softrst_con5 */ 472*4882a593Smuzhiyun #define SRST_A_VCODEC_NOC 80 473*4882a593Smuzhiyun #define SRST_A_VCODEC 81 474*4882a593Smuzhiyun #define SRST_H_VCODEC_NOC 82 475*4882a593Smuzhiyun #define SRST_H_VCODEC 83 476*4882a593Smuzhiyun #define SRST_A_VDU_NOC 88 477*4882a593Smuzhiyun #define SRST_A_VDU 89 478*4882a593Smuzhiyun #define SRST_H_VDU_NOC 90 479*4882a593Smuzhiyun #define SRST_H_VDU 91 480*4882a593Smuzhiyun #define SRST_VDU_CORE 92 481*4882a593Smuzhiyun #define SRST_VDU_CA 93 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* cru_softrst_con6 */ 484*4882a593Smuzhiyun #define SRST_A_IEP_NOC 96 485*4882a593Smuzhiyun #define SRST_A_VOP_IEP 97 486*4882a593Smuzhiyun #define SRST_A_IEP 98 487*4882a593Smuzhiyun #define SRST_H_IEP_NOC 99 488*4882a593Smuzhiyun #define SRST_H_IEP 100 489*4882a593Smuzhiyun #define SRST_A_RGA_NOC 102 490*4882a593Smuzhiyun #define SRST_A_RGA 103 491*4882a593Smuzhiyun #define SRST_H_RGA_NOC 104 492*4882a593Smuzhiyun #define SRST_H_RGA 105 493*4882a593Smuzhiyun #define SRST_RGA_CORE 106 494*4882a593Smuzhiyun #define SRST_EMMC_NOC 108 495*4882a593Smuzhiyun #define SRST_EMMC 109 496*4882a593Smuzhiyun #define SRST_EMMC_GRF 110 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* cru_softrst_con7 */ 499*4882a593Smuzhiyun #define SRST_A_PERIHP_NOC 112 500*4882a593Smuzhiyun #define SRST_P_PERIHP_GRF 113 501*4882a593Smuzhiyun #define SRST_H_PERIHP_NOC 114 502*4882a593Smuzhiyun #define SRST_USBHOST0 115 503*4882a593Smuzhiyun #define SRST_HOSTC0_AUX 116 504*4882a593Smuzhiyun #define SRST_HOST0_ARB 117 505*4882a593Smuzhiyun #define SRST_USBHOST1 118 506*4882a593Smuzhiyun #define SRST_HOSTC1_AUX 119 507*4882a593Smuzhiyun #define SRST_HOST1_ARB 120 508*4882a593Smuzhiyun #define SRST_SDIO0 121 509*4882a593Smuzhiyun #define SRST_SDMMC 122 510*4882a593Smuzhiyun #define SRST_HSIC 123 511*4882a593Smuzhiyun #define SRST_HSIC_AUX 124 512*4882a593Smuzhiyun #define SRST_AHB1TOM 125 513*4882a593Smuzhiyun #define SRST_P_PERIHP_NOC 126 514*4882a593Smuzhiyun #define SRST_HSICPHY 127 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* cru_softrst_con8 */ 517*4882a593Smuzhiyun #define SRST_A_PCIE 128 518*4882a593Smuzhiyun #define SRST_P_PCIE 129 519*4882a593Smuzhiyun #define SRST_PCIE_CORE 130 520*4882a593Smuzhiyun #define SRST_PCIE_MGMT 131 521*4882a593Smuzhiyun #define SRST_PCIE_MGMT_STICKY 132 522*4882a593Smuzhiyun #define SRST_PCIE_PIPE 133 523*4882a593Smuzhiyun #define SRST_PCIE_PM 134 524*4882a593Smuzhiyun #define SRST_PCIEPHY 135 525*4882a593Smuzhiyun #define SRST_A_GMAC_NOC 136 526*4882a593Smuzhiyun #define SRST_A_GMAC 137 527*4882a593Smuzhiyun #define SRST_P_GMAC_NOC 138 528*4882a593Smuzhiyun #define SRST_P_GMAC_GRF 140 529*4882a593Smuzhiyun #define SRST_HSICPHY_POR 142 530*4882a593Smuzhiyun #define SRST_HSICPHY_UTMI 143 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* cru_softrst_con9 */ 533*4882a593Smuzhiyun #define SRST_USB2PHY0_POR 144 534*4882a593Smuzhiyun #define SRST_USB2PHY0_UTMI_PORT0 145 535*4882a593Smuzhiyun #define SRST_USB2PHY0_UTMI_PORT1 146 536*4882a593Smuzhiyun #define SRST_USB2PHY0_EHCIPHY 147 537*4882a593Smuzhiyun #define SRST_UPHY0_PIPE_L00 148 538*4882a593Smuzhiyun #define SRST_UPHY0 149 539*4882a593Smuzhiyun #define SRST_UPHY0_TCPDPWRUP 150 540*4882a593Smuzhiyun #define SRST_USB2PHY1_POR 152 541*4882a593Smuzhiyun #define SRST_USB2PHY1_UTMI_PORT0 153 542*4882a593Smuzhiyun #define SRST_USB2PHY1_UTMI_PORT1 154 543*4882a593Smuzhiyun #define SRST_USB2PHY1_EHCIPHY 155 544*4882a593Smuzhiyun #define SRST_UPHY1_PIPE_L00 156 545*4882a593Smuzhiyun #define SRST_UPHY1 157 546*4882a593Smuzhiyun #define SRST_UPHY1_TCPDPWRUP 158 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* cru_softrst_con10 */ 549*4882a593Smuzhiyun #define SRST_A_PERILP0_NOC 160 550*4882a593Smuzhiyun #define SRST_A_DCF 161 551*4882a593Smuzhiyun #define SRST_GIC500 162 552*4882a593Smuzhiyun #define SRST_DMAC0_PERILP0 163 553*4882a593Smuzhiyun #define SRST_DMAC1_PERILP0 164 554*4882a593Smuzhiyun #define SRST_TZMA 165 555*4882a593Smuzhiyun #define SRST_INTMEM 166 556*4882a593Smuzhiyun #define SRST_ADB400_MST0 167 557*4882a593Smuzhiyun #define SRST_ADB400_MST1 168 558*4882a593Smuzhiyun #define SRST_ADB400_SLV0 169 559*4882a593Smuzhiyun #define SRST_ADB400_SLV1 170 560*4882a593Smuzhiyun #define SRST_H_PERILP0 171 561*4882a593Smuzhiyun #define SRST_H_PERILP0_NOC 172 562*4882a593Smuzhiyun #define SRST_ROM 173 563*4882a593Smuzhiyun #define SRST_CRYPTO_S 174 564*4882a593Smuzhiyun #define SRST_CRYPTO_M 175 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun /* cru_softrst_con11 */ 567*4882a593Smuzhiyun #define SRST_P_DCF 176 568*4882a593Smuzhiyun #define SRST_CM0S_NOC 177 569*4882a593Smuzhiyun #define SRST_CM0S 178 570*4882a593Smuzhiyun #define SRST_CM0S_DBG 179 571*4882a593Smuzhiyun #define SRST_CM0S_PO 180 572*4882a593Smuzhiyun #define SRST_CRYPTO 181 573*4882a593Smuzhiyun #define SRST_P_PERILP1_SGRF 182 574*4882a593Smuzhiyun #define SRST_P_PERILP1_GRF 183 575*4882a593Smuzhiyun #define SRST_CRYPTO1_S 184 576*4882a593Smuzhiyun #define SRST_CRYPTO1_M 185 577*4882a593Smuzhiyun #define SRST_CRYPTO1 186 578*4882a593Smuzhiyun #define SRST_GIC_NOC 188 579*4882a593Smuzhiyun #define SRST_SD_NOC 189 580*4882a593Smuzhiyun #define SRST_SDIOAUDIO_BRG 190 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun /* cru_softrst_con12 */ 583*4882a593Smuzhiyun #define SRST_H_PERILP1 192 584*4882a593Smuzhiyun #define SRST_H_PERILP1_NOC 193 585*4882a593Smuzhiyun #define SRST_H_I2S0_8CH 194 586*4882a593Smuzhiyun #define SRST_H_I2S1_8CH 195 587*4882a593Smuzhiyun #define SRST_H_I2S2_8CH 196 588*4882a593Smuzhiyun #define SRST_H_SPDIF_8CH 197 589*4882a593Smuzhiyun #define SRST_P_PERILP1_NOC 198 590*4882a593Smuzhiyun #define SRST_P_EFUSE_1024 199 591*4882a593Smuzhiyun #define SRST_P_EFUSE_1024S 200 592*4882a593Smuzhiyun #define SRST_P_I2C0 201 593*4882a593Smuzhiyun #define SRST_P_I2C1 202 594*4882a593Smuzhiyun #define SRST_P_I2C2 203 595*4882a593Smuzhiyun #define SRST_P_I2C3 204 596*4882a593Smuzhiyun #define SRST_P_I2C4 205 597*4882a593Smuzhiyun #define SRST_P_I2C5 206 598*4882a593Smuzhiyun #define SRST_P_MAILBOX0 207 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun /* cru_softrst_con13 */ 601*4882a593Smuzhiyun #define SRST_P_UART0 208 602*4882a593Smuzhiyun #define SRST_P_UART1 209 603*4882a593Smuzhiyun #define SRST_P_UART2 210 604*4882a593Smuzhiyun #define SRST_P_UART3 211 605*4882a593Smuzhiyun #define SRST_P_SARADC 212 606*4882a593Smuzhiyun #define SRST_P_TSADC 213 607*4882a593Smuzhiyun #define SRST_P_SPI0 214 608*4882a593Smuzhiyun #define SRST_P_SPI1 215 609*4882a593Smuzhiyun #define SRST_P_SPI2 216 610*4882a593Smuzhiyun #define SRST_P_SPI4 217 611*4882a593Smuzhiyun #define SRST_P_SPI5 218 612*4882a593Smuzhiyun #define SRST_SPI0 219 613*4882a593Smuzhiyun #define SRST_SPI1 220 614*4882a593Smuzhiyun #define SRST_SPI2 221 615*4882a593Smuzhiyun #define SRST_SPI4 222 616*4882a593Smuzhiyun #define SRST_SPI5 223 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun /* cru_softrst_con14 */ 619*4882a593Smuzhiyun #define SRST_I2S0_8CH 224 620*4882a593Smuzhiyun #define SRST_I2S1_8CH 225 621*4882a593Smuzhiyun #define SRST_I2S2_8CH 226 622*4882a593Smuzhiyun #define SRST_SPDIF_8CH 227 623*4882a593Smuzhiyun #define SRST_UART0 228 624*4882a593Smuzhiyun #define SRST_UART1 229 625*4882a593Smuzhiyun #define SRST_UART2 230 626*4882a593Smuzhiyun #define SRST_UART3 231 627*4882a593Smuzhiyun #define SRST_TSADC 232 628*4882a593Smuzhiyun #define SRST_I2C0 233 629*4882a593Smuzhiyun #define SRST_I2C1 234 630*4882a593Smuzhiyun #define SRST_I2C2 235 631*4882a593Smuzhiyun #define SRST_I2C3 236 632*4882a593Smuzhiyun #define SRST_I2C4 237 633*4882a593Smuzhiyun #define SRST_I2C5 238 634*4882a593Smuzhiyun #define SRST_SDIOAUDIO_NOC 239 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun /* cru_softrst_con15 */ 637*4882a593Smuzhiyun #define SRST_A_VIO_NOC 240 638*4882a593Smuzhiyun #define SRST_A_HDCP_NOC 241 639*4882a593Smuzhiyun #define SRST_A_HDCP 242 640*4882a593Smuzhiyun #define SRST_H_HDCP_NOC 243 641*4882a593Smuzhiyun #define SRST_H_HDCP 244 642*4882a593Smuzhiyun #define SRST_P_HDCP_NOC 245 643*4882a593Smuzhiyun #define SRST_P_HDCP 246 644*4882a593Smuzhiyun #define SRST_P_HDMI_CTRL 247 645*4882a593Smuzhiyun #define SRST_P_DP_CTRL 248 646*4882a593Smuzhiyun #define SRST_S_DP_CTRL 249 647*4882a593Smuzhiyun #define SRST_C_DP_CTRL 250 648*4882a593Smuzhiyun #define SRST_P_MIPI_DSI0 251 649*4882a593Smuzhiyun #define SRST_P_MIPI_DSI1 252 650*4882a593Smuzhiyun #define SRST_DP_CORE 253 651*4882a593Smuzhiyun #define SRST_DP_I2S 254 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun /* cru_softrst_con16 */ 654*4882a593Smuzhiyun #define SRST_GASKET 256 655*4882a593Smuzhiyun #define SRST_VIO_GRF 258 656*4882a593Smuzhiyun #define SRST_DPTX_SPDIF_REC 259 657*4882a593Smuzhiyun #define SRST_HDMI_CTRL 260 658*4882a593Smuzhiyun #define SRST_HDCP_CTRL 261 659*4882a593Smuzhiyun #define SRST_A_ISP0_NOC 262 660*4882a593Smuzhiyun #define SRST_A_ISP1_NOC 263 661*4882a593Smuzhiyun #define SRST_H_ISP0_NOC 266 662*4882a593Smuzhiyun #define SRST_H_ISP1_NOC 267 663*4882a593Smuzhiyun #define SRST_H_ISP0 268 664*4882a593Smuzhiyun #define SRST_H_ISP1 269 665*4882a593Smuzhiyun #define SRST_ISP0 270 666*4882a593Smuzhiyun #define SRST_ISP1 271 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun /* cru_softrst_con17 */ 669*4882a593Smuzhiyun #define SRST_A_VOP0_NOC 272 670*4882a593Smuzhiyun #define SRST_A_VOP1_NOC 273 671*4882a593Smuzhiyun #define SRST_A_VOP0 274 672*4882a593Smuzhiyun #define SRST_A_VOP1 275 673*4882a593Smuzhiyun #define SRST_H_VOP0_NOC 276 674*4882a593Smuzhiyun #define SRST_H_VOP1_NOC 277 675*4882a593Smuzhiyun #define SRST_H_VOP0 278 676*4882a593Smuzhiyun #define SRST_H_VOP1 279 677*4882a593Smuzhiyun #define SRST_D_VOP0 280 678*4882a593Smuzhiyun #define SRST_D_VOP1 281 679*4882a593Smuzhiyun #define SRST_VOP0_PWM 282 680*4882a593Smuzhiyun #define SRST_VOP1_PWM 283 681*4882a593Smuzhiyun #define SRST_P_EDP_NOC 284 682*4882a593Smuzhiyun #define SRST_P_EDP_CTRL 285 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun /* cru_softrst_con18 */ 685*4882a593Smuzhiyun #define SRST_A_GPU 288 686*4882a593Smuzhiyun #define SRST_A_GPU_NOC 289 687*4882a593Smuzhiyun #define SRST_A_GPU_GRF 290 688*4882a593Smuzhiyun #define SRST_PVTM_GPU 291 689*4882a593Smuzhiyun #define SRST_A_USB3_NOC 292 690*4882a593Smuzhiyun #define SRST_A_USB3_OTG0 293 691*4882a593Smuzhiyun #define SRST_A_USB3_OTG1 294 692*4882a593Smuzhiyun #define SRST_A_USB3_GRF 295 693*4882a593Smuzhiyun #define SRST_PMU 296 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun /* cru_softrst_con19 */ 696*4882a593Smuzhiyun #define SRST_P_TIMER0_5 304 697*4882a593Smuzhiyun #define SRST_TIMER0 305 698*4882a593Smuzhiyun #define SRST_TIMER1 306 699*4882a593Smuzhiyun #define SRST_TIMER2 307 700*4882a593Smuzhiyun #define SRST_TIMER3 308 701*4882a593Smuzhiyun #define SRST_TIMER4 309 702*4882a593Smuzhiyun #define SRST_TIMER5 310 703*4882a593Smuzhiyun #define SRST_P_TIMER6_11 311 704*4882a593Smuzhiyun #define SRST_TIMER6 312 705*4882a593Smuzhiyun #define SRST_TIMER7 313 706*4882a593Smuzhiyun #define SRST_TIMER8 314 707*4882a593Smuzhiyun #define SRST_TIMER9 315 708*4882a593Smuzhiyun #define SRST_TIMER10 316 709*4882a593Smuzhiyun #define SRST_TIMER11 317 710*4882a593Smuzhiyun #define SRST_P_INTR_ARB_PMU 318 711*4882a593Smuzhiyun #define SRST_P_ALIVE_SGRF 319 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /* cru_softrst_con20 */ 714*4882a593Smuzhiyun #define SRST_P_GPIO2 320 715*4882a593Smuzhiyun #define SRST_P_GPIO3 321 716*4882a593Smuzhiyun #define SRST_P_GPIO4 322 717*4882a593Smuzhiyun #define SRST_P_GRF 323 718*4882a593Smuzhiyun #define SRST_P_ALIVE_NOC 324 719*4882a593Smuzhiyun #define SRST_P_WDT0 325 720*4882a593Smuzhiyun #define SRST_P_WDT1 326 721*4882a593Smuzhiyun #define SRST_P_INTR_ARB 327 722*4882a593Smuzhiyun #define SRST_P_UPHY0_DPTX 328 723*4882a593Smuzhiyun #define SRST_P_UPHY0_APB 330 724*4882a593Smuzhiyun #define SRST_P_UPHY0_TCPHY 332 725*4882a593Smuzhiyun #define SRST_P_UPHY1_TCPHY 333 726*4882a593Smuzhiyun #define SRST_P_UPHY0_TCPDCTRL 334 727*4882a593Smuzhiyun #define SRST_P_UPHY1_TCPDCTRL 335 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun /* pmu soft-reset indices */ 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun /* pmu_cru_softrst_con0 */ 732*4882a593Smuzhiyun #define SRST_P_NOC 0 733*4882a593Smuzhiyun #define SRST_P_INTMEM 1 734*4882a593Smuzhiyun #define SRST_H_CM0S 2 735*4882a593Smuzhiyun #define SRST_H_CM0S_NOC 3 736*4882a593Smuzhiyun #define SRST_DBG_CM0S 4 737*4882a593Smuzhiyun #define SRST_PO_CM0S 5 738*4882a593Smuzhiyun #define SRST_P_SPI3 6 739*4882a593Smuzhiyun #define SRST_SPI3 7 740*4882a593Smuzhiyun #define SRST_P_TIMER_0_1 8 741*4882a593Smuzhiyun #define SRST_P_TIMER_0 9 742*4882a593Smuzhiyun #define SRST_P_TIMER_1 10 743*4882a593Smuzhiyun #define SRST_P_UART4 11 744*4882a593Smuzhiyun #define SRST_UART4 12 745*4882a593Smuzhiyun #define SRST_P_WDT 13 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun /* pmu_cru_softrst_con1 */ 748*4882a593Smuzhiyun #define SRST_P_I2C6 16 749*4882a593Smuzhiyun #define SRST_P_I2C7 17 750*4882a593Smuzhiyun #define SRST_P_I2C8 18 751*4882a593Smuzhiyun #define SRST_P_MAILBOX 19 752*4882a593Smuzhiyun #define SRST_P_RKPWM 20 753*4882a593Smuzhiyun #define SRST_P_PMUGRF 21 754*4882a593Smuzhiyun #define SRST_P_SGRF 22 755*4882a593Smuzhiyun #define SRST_P_GPIO0 23 756*4882a593Smuzhiyun #define SRST_P_GPIO1 24 757*4882a593Smuzhiyun #define SRST_P_CRU 25 758*4882a593Smuzhiyun #define SRST_P_INTR 26 759*4882a593Smuzhiyun #define SRST_PVTM 27 760*4882a593Smuzhiyun #define SRST_I2C6 28 761*4882a593Smuzhiyun #define SRST_I2C7 29 762*4882a593Smuzhiyun #define SRST_I2C8 30 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun #endif 765