xref: /OK3568_Linux_fs/kernel/include/dt-bindings/clock/rk3288-cru.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MundoReader S.L.
4*4882a593Smuzhiyun  * Author: Heiko Stuebner <heiko@sntech.de>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
8*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* core clocks */
11*4882a593Smuzhiyun #define PLL_APLL		1
12*4882a593Smuzhiyun #define PLL_DPLL		2
13*4882a593Smuzhiyun #define PLL_CPLL		3
14*4882a593Smuzhiyun #define PLL_GPLL		4
15*4882a593Smuzhiyun #define PLL_NPLL		5
16*4882a593Smuzhiyun #define ARMCLK			6
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* sclk gates (special clocks) */
19*4882a593Smuzhiyun #define SCLK_GPU		64
20*4882a593Smuzhiyun #define SCLK_SPI0		65
21*4882a593Smuzhiyun #define SCLK_SPI1		66
22*4882a593Smuzhiyun #define SCLK_SPI2		67
23*4882a593Smuzhiyun #define SCLK_SDMMC		68
24*4882a593Smuzhiyun #define SCLK_SDIO0		69
25*4882a593Smuzhiyun #define SCLK_SDIO1		70
26*4882a593Smuzhiyun #define SCLK_EMMC		71
27*4882a593Smuzhiyun #define SCLK_TSADC		72
28*4882a593Smuzhiyun #define SCLK_SARADC		73
29*4882a593Smuzhiyun #define SCLK_PS2C		74
30*4882a593Smuzhiyun #define SCLK_NANDC0		75
31*4882a593Smuzhiyun #define SCLK_NANDC1		76
32*4882a593Smuzhiyun #define SCLK_UART0		77
33*4882a593Smuzhiyun #define SCLK_UART1		78
34*4882a593Smuzhiyun #define SCLK_UART2		79
35*4882a593Smuzhiyun #define SCLK_UART3		80
36*4882a593Smuzhiyun #define SCLK_UART4		81
37*4882a593Smuzhiyun #define SCLK_I2S0		82
38*4882a593Smuzhiyun #define SCLK_SPDIF		83
39*4882a593Smuzhiyun #define SCLK_SPDIF8CH		84
40*4882a593Smuzhiyun #define SCLK_TIMER0		85
41*4882a593Smuzhiyun #define SCLK_TIMER1		86
42*4882a593Smuzhiyun #define SCLK_TIMER2		87
43*4882a593Smuzhiyun #define SCLK_TIMER3		88
44*4882a593Smuzhiyun #define SCLK_TIMER4		89
45*4882a593Smuzhiyun #define SCLK_TIMER5		90
46*4882a593Smuzhiyun #define SCLK_TIMER6		91
47*4882a593Smuzhiyun #define SCLK_HSADC		92
48*4882a593Smuzhiyun #define SCLK_OTGPHY0		93
49*4882a593Smuzhiyun #define SCLK_OTGPHY1		94
50*4882a593Smuzhiyun #define SCLK_OTGPHY2		95
51*4882a593Smuzhiyun #define SCLK_OTG_ADP		96
52*4882a593Smuzhiyun #define SCLK_HSICPHY480M	97
53*4882a593Smuzhiyun #define SCLK_HSICPHY12M		98
54*4882a593Smuzhiyun #define SCLK_MACREF		99
55*4882a593Smuzhiyun #define SCLK_LCDC_PWM0		100
56*4882a593Smuzhiyun #define SCLK_LCDC_PWM1		101
57*4882a593Smuzhiyun #define SCLK_MAC_RX		102
58*4882a593Smuzhiyun #define SCLK_MAC_TX		103
59*4882a593Smuzhiyun #define SCLK_EDP_24M		104
60*4882a593Smuzhiyun #define SCLK_EDP		105
61*4882a593Smuzhiyun #define SCLK_RGA		106
62*4882a593Smuzhiyun #define SCLK_ISP		107
63*4882a593Smuzhiyun #define SCLK_ISP_JPE		108
64*4882a593Smuzhiyun #define SCLK_HDMI_HDCP		109
65*4882a593Smuzhiyun #define SCLK_HDMI_CEC		110
66*4882a593Smuzhiyun #define SCLK_HEVC_CABAC		111
67*4882a593Smuzhiyun #define SCLK_HEVC_CORE		112
68*4882a593Smuzhiyun #define SCLK_I2S0_OUT		113
69*4882a593Smuzhiyun #define SCLK_SDMMC_DRV		114
70*4882a593Smuzhiyun #define SCLK_SDIO0_DRV		115
71*4882a593Smuzhiyun #define SCLK_SDIO1_DRV		116
72*4882a593Smuzhiyun #define SCLK_EMMC_DRV		117
73*4882a593Smuzhiyun #define SCLK_SDMMC_SAMPLE	118
74*4882a593Smuzhiyun #define SCLK_SDIO0_SAMPLE	119
75*4882a593Smuzhiyun #define SCLK_SDIO1_SAMPLE	120
76*4882a593Smuzhiyun #define SCLK_EMMC_SAMPLE	121
77*4882a593Smuzhiyun #define SCLK_USBPHY480M_SRC	122
78*4882a593Smuzhiyun #define SCLK_PVTM_CORE		123
79*4882a593Smuzhiyun #define SCLK_PVTM_GPU		124
80*4882a593Smuzhiyun #define SCLK_CRYPTO		125
81*4882a593Smuzhiyun #define SCLK_MIPIDSI_24M	126
82*4882a593Smuzhiyun #define SCLK_VIP_OUT		127
83*4882a593Smuzhiyun #define SCLK_DDRCLK		128
84*4882a593Smuzhiyun #define SCLK_I2S_SRC		129
85*4882a593Smuzhiyun #define SCLK_TSPOUT		130
86*4882a593Smuzhiyun #define SCLK_TSP		131
87*4882a593Smuzhiyun #define SCLK_HSADC0_TSP		132
88*4882a593Smuzhiyun #define SCLK_HSADC1_TSP		133
89*4882a593Smuzhiyun #define SCLK_27M_TSP		134
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define SCLK_MAC_PLL		150
92*4882a593Smuzhiyun #define SCLK_MAC		151
93*4882a593Smuzhiyun #define SCLK_MACREF_OUT		152
94*4882a593Smuzhiyun #define SCLK_TESTOUT_SRC	153
95*4882a593Smuzhiyun #define SCLK_TESTOUT		154
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define DCLK_VOP0		190
98*4882a593Smuzhiyun #define DCLK_VOP1		191
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* aclk gates */
101*4882a593Smuzhiyun #define ACLK_GPU		192
102*4882a593Smuzhiyun #define ACLK_DMAC1		193
103*4882a593Smuzhiyun #define ACLK_DMAC2		194
104*4882a593Smuzhiyun #define ACLK_MMU		195
105*4882a593Smuzhiyun #define ACLK_GMAC		196
106*4882a593Smuzhiyun #define ACLK_VOP0		197
107*4882a593Smuzhiyun #define ACLK_VOP1		198
108*4882a593Smuzhiyun #define ACLK_CRYPTO		199
109*4882a593Smuzhiyun #define ACLK_RGA		200
110*4882a593Smuzhiyun #define ACLK_RGA_NIU		201
111*4882a593Smuzhiyun #define ACLK_IEP		202
112*4882a593Smuzhiyun #define ACLK_VIO0_NIU		203
113*4882a593Smuzhiyun #define ACLK_VIP		204
114*4882a593Smuzhiyun #define ACLK_ISP		205
115*4882a593Smuzhiyun #define ACLK_VIO1_NIU		206
116*4882a593Smuzhiyun #define ACLK_HEVC		207
117*4882a593Smuzhiyun #define ACLK_VCODEC		208
118*4882a593Smuzhiyun #define ACLK_CPU		209
119*4882a593Smuzhiyun #define ACLK_PERI		210
120*4882a593Smuzhiyun #define ACLK_VIO0		211
121*4882a593Smuzhiyun #define ACLK_VIO1		212
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* pclk gates */
124*4882a593Smuzhiyun #define PCLK_GPIO0		320
125*4882a593Smuzhiyun #define PCLK_GPIO1		321
126*4882a593Smuzhiyun #define PCLK_GPIO2		322
127*4882a593Smuzhiyun #define PCLK_GPIO3		323
128*4882a593Smuzhiyun #define PCLK_GPIO4		324
129*4882a593Smuzhiyun #define PCLK_GPIO5		325
130*4882a593Smuzhiyun #define PCLK_GPIO6		326
131*4882a593Smuzhiyun #define PCLK_GPIO7		327
132*4882a593Smuzhiyun #define PCLK_GPIO8		328
133*4882a593Smuzhiyun #define PCLK_GRF		329
134*4882a593Smuzhiyun #define PCLK_SGRF		330
135*4882a593Smuzhiyun #define PCLK_PMU		331
136*4882a593Smuzhiyun #define PCLK_I2C0		332
137*4882a593Smuzhiyun #define PCLK_I2C1		333
138*4882a593Smuzhiyun #define PCLK_I2C2		334
139*4882a593Smuzhiyun #define PCLK_I2C3		335
140*4882a593Smuzhiyun #define PCLK_I2C4		336
141*4882a593Smuzhiyun #define PCLK_I2C5		337
142*4882a593Smuzhiyun #define PCLK_SPI0		338
143*4882a593Smuzhiyun #define PCLK_SPI1		339
144*4882a593Smuzhiyun #define PCLK_SPI2		340
145*4882a593Smuzhiyun #define PCLK_UART0		341
146*4882a593Smuzhiyun #define PCLK_UART1		342
147*4882a593Smuzhiyun #define PCLK_UART2		343
148*4882a593Smuzhiyun #define PCLK_UART3		344
149*4882a593Smuzhiyun #define PCLK_UART4		345
150*4882a593Smuzhiyun #define PCLK_TSADC		346
151*4882a593Smuzhiyun #define PCLK_SARADC		347
152*4882a593Smuzhiyun #define PCLK_SIM		348
153*4882a593Smuzhiyun #define PCLK_GMAC		349
154*4882a593Smuzhiyun #define PCLK_PWM		350
155*4882a593Smuzhiyun #define PCLK_RKPWM		351
156*4882a593Smuzhiyun #define PCLK_PS2C		352
157*4882a593Smuzhiyun #define PCLK_TIMER		353
158*4882a593Smuzhiyun #define PCLK_TZPC		354
159*4882a593Smuzhiyun #define PCLK_EDP_CTRL		355
160*4882a593Smuzhiyun #define PCLK_MIPI_DSI0		356
161*4882a593Smuzhiyun #define PCLK_MIPI_DSI1		357
162*4882a593Smuzhiyun #define PCLK_MIPI_CSI		358
163*4882a593Smuzhiyun #define PCLK_LVDS_PHY		359
164*4882a593Smuzhiyun #define PCLK_HDMI_CTRL		360
165*4882a593Smuzhiyun #define PCLK_VIO2_H2P		361
166*4882a593Smuzhiyun #define PCLK_CPU		362
167*4882a593Smuzhiyun #define PCLK_PERI		363
168*4882a593Smuzhiyun #define PCLK_DDRUPCTL0		364
169*4882a593Smuzhiyun #define PCLK_PUBL0		365
170*4882a593Smuzhiyun #define PCLK_DDRUPCTL1		366
171*4882a593Smuzhiyun #define PCLK_PUBL1		367
172*4882a593Smuzhiyun #define PCLK_WDT		368
173*4882a593Smuzhiyun #define PCLK_EFUSE256		369
174*4882a593Smuzhiyun #define PCLK_EFUSE1024		370
175*4882a593Smuzhiyun #define PCLK_ISP_IN		371
176*4882a593Smuzhiyun #define PCLK_VIP		372
177*4882a593Smuzhiyun #define PCLK_VIP_IN		373
178*4882a593Smuzhiyun #define PCLK_PD_ALIVE		374
179*4882a593Smuzhiyun #define PCLK_PD_PMU		375
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* hclk gates */
182*4882a593Smuzhiyun #define HCLK_GPS		448
183*4882a593Smuzhiyun #define HCLK_OTG0		449
184*4882a593Smuzhiyun #define HCLK_USBHOST0		450
185*4882a593Smuzhiyun #define HCLK_USBHOST1		451
186*4882a593Smuzhiyun #define HCLK_HSIC		452
187*4882a593Smuzhiyun #define HCLK_NANDC0		453
188*4882a593Smuzhiyun #define HCLK_NANDC1		454
189*4882a593Smuzhiyun #define HCLK_TSP		455
190*4882a593Smuzhiyun #define HCLK_SDMMC		456
191*4882a593Smuzhiyun #define HCLK_SDIO0		457
192*4882a593Smuzhiyun #define HCLK_SDIO1		458
193*4882a593Smuzhiyun #define HCLK_EMMC		459
194*4882a593Smuzhiyun #define HCLK_HSADC		460
195*4882a593Smuzhiyun #define HCLK_CRYPTO		461
196*4882a593Smuzhiyun #define HCLK_I2S0		462
197*4882a593Smuzhiyun #define HCLK_SPDIF		463
198*4882a593Smuzhiyun #define HCLK_SPDIF8CH		464
199*4882a593Smuzhiyun #define HCLK_VOP0		465
200*4882a593Smuzhiyun #define HCLK_VOP1		466
201*4882a593Smuzhiyun #define HCLK_ROM		467
202*4882a593Smuzhiyun #define HCLK_IEP		468
203*4882a593Smuzhiyun #define HCLK_ISP		469
204*4882a593Smuzhiyun #define HCLK_RGA		470
205*4882a593Smuzhiyun #define HCLK_VIO_AHB_ARBI	471
206*4882a593Smuzhiyun #define HCLK_VIO_NIU		472
207*4882a593Smuzhiyun #define HCLK_VIP		473
208*4882a593Smuzhiyun #define HCLK_VIO2_H2P		474
209*4882a593Smuzhiyun #define HCLK_HEVC		475
210*4882a593Smuzhiyun #define HCLK_VCODEC		476
211*4882a593Smuzhiyun #define HCLK_CPU		477
212*4882a593Smuzhiyun #define HCLK_PERI		478
213*4882a593Smuzhiyun #define HCLK_USB_PERI		479
214*4882a593Smuzhiyun #define HCLK_VIO		480
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define CLK_NR_CLKS		(HCLK_VIO + 1)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* soft-reset indices */
219*4882a593Smuzhiyun #define SRST_CORE0		0
220*4882a593Smuzhiyun #define SRST_CORE1		1
221*4882a593Smuzhiyun #define SRST_CORE2		2
222*4882a593Smuzhiyun #define SRST_CORE3		3
223*4882a593Smuzhiyun #define SRST_CORE0_PO		4
224*4882a593Smuzhiyun #define SRST_CORE1_PO		5
225*4882a593Smuzhiyun #define SRST_CORE2_PO		6
226*4882a593Smuzhiyun #define SRST_CORE3_PO		7
227*4882a593Smuzhiyun #define SRST_PDCORE_STRSYS	8
228*4882a593Smuzhiyun #define SRST_PDBUS_STRSYS	9
229*4882a593Smuzhiyun #define SRST_L2C		10
230*4882a593Smuzhiyun #define SRST_TOPDBG		11
231*4882a593Smuzhiyun #define SRST_CORE0_DBG		12
232*4882a593Smuzhiyun #define SRST_CORE1_DBG		13
233*4882a593Smuzhiyun #define SRST_CORE2_DBG		14
234*4882a593Smuzhiyun #define SRST_CORE3_DBG		15
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define SRST_PDBUG_AHB_ARBITOR	16
237*4882a593Smuzhiyun #define SRST_EFUSE256		17
238*4882a593Smuzhiyun #define SRST_DMAC1		18
239*4882a593Smuzhiyun #define SRST_INTMEM		19
240*4882a593Smuzhiyun #define SRST_ROM		20
241*4882a593Smuzhiyun #define SRST_SPDIF8CH		21
242*4882a593Smuzhiyun #define SRST_TIMER		22
243*4882a593Smuzhiyun #define SRST_I2S0		23
244*4882a593Smuzhiyun #define SRST_SPDIF		24
245*4882a593Smuzhiyun #define SRST_TIMER0		25
246*4882a593Smuzhiyun #define SRST_TIMER1		26
247*4882a593Smuzhiyun #define SRST_TIMER2		27
248*4882a593Smuzhiyun #define SRST_TIMER3		28
249*4882a593Smuzhiyun #define SRST_TIMER4		29
250*4882a593Smuzhiyun #define SRST_TIMER5		30
251*4882a593Smuzhiyun #define SRST_EFUSE		31
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define SRST_GPIO0		32
254*4882a593Smuzhiyun #define SRST_GPIO1		33
255*4882a593Smuzhiyun #define SRST_GPIO2		34
256*4882a593Smuzhiyun #define SRST_GPIO3		35
257*4882a593Smuzhiyun #define SRST_GPIO4		36
258*4882a593Smuzhiyun #define SRST_GPIO5		37
259*4882a593Smuzhiyun #define SRST_GPIO6		38
260*4882a593Smuzhiyun #define SRST_GPIO7		39
261*4882a593Smuzhiyun #define SRST_GPIO8		40
262*4882a593Smuzhiyun #define SRST_I2C0		42
263*4882a593Smuzhiyun #define SRST_I2C1		43
264*4882a593Smuzhiyun #define SRST_I2C2		44
265*4882a593Smuzhiyun #define SRST_I2C3		45
266*4882a593Smuzhiyun #define SRST_I2C4		46
267*4882a593Smuzhiyun #define SRST_I2C5		47
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define SRST_DWPWM		48
270*4882a593Smuzhiyun #define SRST_MMC_PERI		49
271*4882a593Smuzhiyun #define SRST_PERIPH_MMU		50
272*4882a593Smuzhiyun #define SRST_DAP		51
273*4882a593Smuzhiyun #define SRST_DAP_SYS		52
274*4882a593Smuzhiyun #define SRST_TPIU		53
275*4882a593Smuzhiyun #define SRST_PMU_APB		54
276*4882a593Smuzhiyun #define SRST_GRF		55
277*4882a593Smuzhiyun #define SRST_PMU		56
278*4882a593Smuzhiyun #define SRST_PERIPH_AXI		57
279*4882a593Smuzhiyun #define SRST_PERIPH_AHB		58
280*4882a593Smuzhiyun #define SRST_PERIPH_APB		59
281*4882a593Smuzhiyun #define SRST_PERIPH_NIU		60
282*4882a593Smuzhiyun #define SRST_PDPERI_AHB_ARBI	61
283*4882a593Smuzhiyun #define SRST_EMEM		62
284*4882a593Smuzhiyun #define SRST_USB_PERI		63
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define SRST_DMAC2		64
287*4882a593Smuzhiyun #define SRST_MAC		66
288*4882a593Smuzhiyun #define SRST_GPS		67
289*4882a593Smuzhiyun #define SRST_RKPWM		69
290*4882a593Smuzhiyun #define SRST_CCP		71
291*4882a593Smuzhiyun #define SRST_USBHOST0		72
292*4882a593Smuzhiyun #define SRST_HSIC		73
293*4882a593Smuzhiyun #define SRST_HSIC_AUX		74
294*4882a593Smuzhiyun #define SRST_HSIC_PHY		75
295*4882a593Smuzhiyun #define SRST_HSADC		76
296*4882a593Smuzhiyun #define SRST_NANDC0		77
297*4882a593Smuzhiyun #define SRST_NANDC1		78
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define SRST_TZPC		80
300*4882a593Smuzhiyun #define SRST_SPI0		83
301*4882a593Smuzhiyun #define SRST_SPI1		84
302*4882a593Smuzhiyun #define SRST_SPI2		85
303*4882a593Smuzhiyun #define SRST_SARADC		87
304*4882a593Smuzhiyun #define SRST_PDALIVE_NIU	88
305*4882a593Smuzhiyun #define SRST_PDPMU_INTMEM	89
306*4882a593Smuzhiyun #define SRST_PDPMU_NIU		90
307*4882a593Smuzhiyun #define SRST_SGRF		91
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define SRST_VIO_ARBI		96
310*4882a593Smuzhiyun #define SRST_RGA_NIU		97
311*4882a593Smuzhiyun #define SRST_VIO0_NIU_AXI	98
312*4882a593Smuzhiyun #define SRST_VIO_NIU_AHB	99
313*4882a593Smuzhiyun #define SRST_LCDC0_AXI		100
314*4882a593Smuzhiyun #define SRST_LCDC0_AHB		101
315*4882a593Smuzhiyun #define SRST_LCDC0_DCLK		102
316*4882a593Smuzhiyun #define SRST_VIO1_NIU_AXI	103
317*4882a593Smuzhiyun #define SRST_VIP		104
318*4882a593Smuzhiyun #define SRST_RGA_CORE		105
319*4882a593Smuzhiyun #define SRST_IEP_AXI		106
320*4882a593Smuzhiyun #define SRST_IEP_AHB		107
321*4882a593Smuzhiyun #define SRST_RGA_AXI		108
322*4882a593Smuzhiyun #define SRST_RGA_AHB		109
323*4882a593Smuzhiyun #define SRST_ISP		110
324*4882a593Smuzhiyun #define SRST_EDP		111
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define SRST_VCODEC_AXI		112
327*4882a593Smuzhiyun #define SRST_VCODEC_AHB		113
328*4882a593Smuzhiyun #define SRST_VIO_H2P		114
329*4882a593Smuzhiyun #define SRST_MIPIDSI0		115
330*4882a593Smuzhiyun #define SRST_MIPIDSI1		116
331*4882a593Smuzhiyun #define SRST_MIPICSI		117
332*4882a593Smuzhiyun #define SRST_LVDS_PHY		118
333*4882a593Smuzhiyun #define SRST_LVDS_CON		119
334*4882a593Smuzhiyun #define SRST_GPU		120
335*4882a593Smuzhiyun #define SRST_HDMI		121
336*4882a593Smuzhiyun #define SRST_CORE_PVTM		124
337*4882a593Smuzhiyun #define SRST_GPU_PVTM		125
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define SRST_MMC0		128
340*4882a593Smuzhiyun #define SRST_SDIO0		129
341*4882a593Smuzhiyun #define SRST_SDIO1		130
342*4882a593Smuzhiyun #define SRST_EMMC		131
343*4882a593Smuzhiyun #define SRST_USBOTG_AHB		132
344*4882a593Smuzhiyun #define SRST_USBOTG_PHY		133
345*4882a593Smuzhiyun #define SRST_USBOTG_CON		134
346*4882a593Smuzhiyun #define SRST_USBHOST0_AHB	135
347*4882a593Smuzhiyun #define SRST_USBHOST0_PHY	136
348*4882a593Smuzhiyun #define SRST_USBHOST0_CON	137
349*4882a593Smuzhiyun #define SRST_USBHOST1_AHB	138
350*4882a593Smuzhiyun #define SRST_USBHOST1_PHY	139
351*4882a593Smuzhiyun #define SRST_USBHOST1_CON	140
352*4882a593Smuzhiyun #define SRST_USB_ADP		141
353*4882a593Smuzhiyun #define SRST_ACC_EFUSE		142
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define SRST_CORESIGHT		144
356*4882a593Smuzhiyun #define SRST_PD_CORE_AHB_NOC	145
357*4882a593Smuzhiyun #define SRST_PD_CORE_APB_NOC	146
358*4882a593Smuzhiyun #define SRST_PD_CORE_MP_AXI	147
359*4882a593Smuzhiyun #define SRST_GIC		148
360*4882a593Smuzhiyun #define SRST_LCDC_PWM0		149
361*4882a593Smuzhiyun #define SRST_LCDC_PWM1		150
362*4882a593Smuzhiyun #define SRST_VIO0_H2P_BRG	151
363*4882a593Smuzhiyun #define SRST_VIO1_H2P_BRG	152
364*4882a593Smuzhiyun #define SRST_RGA_H2P_BRG	153
365*4882a593Smuzhiyun #define SRST_HEVC		154
366*4882a593Smuzhiyun #define SRST_TSADC		159
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define SRST_DDRPHY0		160
369*4882a593Smuzhiyun #define SRST_DDRPHY0_APB	161
370*4882a593Smuzhiyun #define SRST_DDRCTRL0		162
371*4882a593Smuzhiyun #define SRST_DDRCTRL0_APB	163
372*4882a593Smuzhiyun #define SRST_DDRPHY0_CTRL	164
373*4882a593Smuzhiyun #define SRST_DDRPHY1		165
374*4882a593Smuzhiyun #define SRST_DDRPHY1_APB	166
375*4882a593Smuzhiyun #define SRST_DDRCTRL1		167
376*4882a593Smuzhiyun #define SRST_DDRCTRL1_APB	168
377*4882a593Smuzhiyun #define SRST_DDRPHY1_CTRL	169
378*4882a593Smuzhiyun #define SRST_DDRMSCH0		170
379*4882a593Smuzhiyun #define SRST_DDRMSCH1		171
380*4882a593Smuzhiyun #define SRST_CRYPTO		174
381*4882a593Smuzhiyun #define SRST_C2C_HOST		175
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define SRST_LCDC1_AXI		176
384*4882a593Smuzhiyun #define SRST_LCDC1_AHB		177
385*4882a593Smuzhiyun #define SRST_LCDC1_DCLK		178
386*4882a593Smuzhiyun #define SRST_UART0		179
387*4882a593Smuzhiyun #define SRST_UART1		180
388*4882a593Smuzhiyun #define SRST_UART2		181
389*4882a593Smuzhiyun #define SRST_UART3		182
390*4882a593Smuzhiyun #define SRST_UART4		183
391*4882a593Smuzhiyun #define SRST_SIMC		186
392*4882a593Smuzhiyun #define SRST_PS2C		187
393*4882a593Smuzhiyun #define SRST_TSP		188
394*4882a593Smuzhiyun #define SRST_TSP_CLKIN0		189
395*4882a593Smuzhiyun #define SRST_TSP_CLKIN1		190
396*4882a593Smuzhiyun #define SRST_TSP_27M		191
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #endif
399