1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * dwc3-pci.c - PCI Specific glue layer
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Authors: Felipe Balbi <balbi@ti.com>,
8*4882a593Smuzhiyun * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/workqueue.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
19*4882a593Smuzhiyun #include <linux/gpio/machine.h>
20*4882a593Smuzhiyun #include <linux/acpi.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
24*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
25*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
26*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
27*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
28*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
29*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
30*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
31*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
32*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
33*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
34*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_GLK 0x31aa
35*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
36*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
37*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
38*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
39*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_EHLLP 0x4b7e
40*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
41*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
42*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_JSP 0x4dee
43*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ADLP 0x51ee
44*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_ADLS 0x7ae1
45*4882a593Smuzhiyun #define PCI_DEVICE_ID_INTEL_TGL 0x9a15
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
48*4882a593Smuzhiyun #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
49*4882a593Smuzhiyun #define PCI_INTEL_BXT_STATE_D0 0
50*4882a593Smuzhiyun #define PCI_INTEL_BXT_STATE_D3 3
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define GP_RWBAR 1
53*4882a593Smuzhiyun #define GP_RWREG1 0xa0
54*4882a593Smuzhiyun #define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /**
57*4882a593Smuzhiyun * struct dwc3_pci - Driver private structure
58*4882a593Smuzhiyun * @dwc3: child dwc3 platform_device
59*4882a593Smuzhiyun * @pci: our link to PCI bus
60*4882a593Smuzhiyun * @guid: _DSM GUID
61*4882a593Smuzhiyun * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
62*4882a593Smuzhiyun * @wakeup_work: work for asynchronous resume
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun struct dwc3_pci {
65*4882a593Smuzhiyun struct platform_device *dwc3;
66*4882a593Smuzhiyun struct pci_dev *pci;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun guid_t guid;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun unsigned int has_dsm_for_pm:1;
71*4882a593Smuzhiyun struct work_struct wakeup_work;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
75*4882a593Smuzhiyun static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
78*4882a593Smuzhiyun { "reset-gpios", &reset_gpios, 1 },
79*4882a593Smuzhiyun { "cs-gpios", &cs_gpios, 1 },
80*4882a593Smuzhiyun { },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct gpiod_lookup_table platform_bytcr_gpios = {
84*4882a593Smuzhiyun .dev_id = "0000:00:16.0",
85*4882a593Smuzhiyun .table = {
86*4882a593Smuzhiyun GPIO_LOOKUP("INT33FC:00", 54, "cs", GPIO_ACTIVE_HIGH),
87*4882a593Smuzhiyun GPIO_LOOKUP("INT33FC:02", 14, "reset", GPIO_ACTIVE_HIGH),
88*4882a593Smuzhiyun {}
89*4882a593Smuzhiyun },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
dwc3_byt_enable_ulpi_refclock(struct pci_dev * pci)92*4882a593Smuzhiyun static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun void __iomem *reg;
95*4882a593Smuzhiyun u32 value;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun reg = pcim_iomap(pci, GP_RWBAR, 0);
98*4882a593Smuzhiyun if (!reg)
99*4882a593Smuzhiyun return -ENOMEM;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun value = readl(reg + GP_RWREG1);
102*4882a593Smuzhiyun if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
103*4882a593Smuzhiyun goto unmap; /* ULPI refclk already enabled */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
106*4882a593Smuzhiyun writel(value, reg + GP_RWREG1);
107*4882a593Smuzhiyun /* This comes from the Intel Android x86 tree w/o any explanation */
108*4882a593Smuzhiyun msleep(100);
109*4882a593Smuzhiyun unmap:
110*4882a593Smuzhiyun pcim_iounmap(pci, reg);
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static const struct property_entry dwc3_pci_intel_properties[] = {
115*4882a593Smuzhiyun PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
116*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
117*4882a593Smuzhiyun {}
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const struct property_entry dwc3_pci_mrfld_properties[] = {
121*4882a593Smuzhiyun PROPERTY_ENTRY_STRING("dr_mode", "otg"),
122*4882a593Smuzhiyun PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
123*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
124*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
125*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,usb2-gadget-lpm-disable"),
126*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
127*4882a593Smuzhiyun {}
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct property_entry dwc3_pci_amd_properties[] = {
131*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
132*4882a593Smuzhiyun PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
133*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
134*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
135*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
136*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
137*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
138*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
139*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
140*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
141*4882a593Smuzhiyun PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
142*4882a593Smuzhiyun /* FIXME these quirks should be removed when AMD NL tapes out */
143*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
144*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
145*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
146*4882a593Smuzhiyun PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
147*4882a593Smuzhiyun {}
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static const struct software_node dwc3_pci_intel_swnode = {
151*4882a593Smuzhiyun .properties = dwc3_pci_intel_properties,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct software_node dwc3_pci_intel_mrfld_swnode = {
155*4882a593Smuzhiyun .properties = dwc3_pci_mrfld_properties,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const struct software_node dwc3_pci_amd_swnode = {
159*4882a593Smuzhiyun .properties = dwc3_pci_amd_properties,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
dwc3_pci_quirks(struct dwc3_pci * dwc)162*4882a593Smuzhiyun static int dwc3_pci_quirks(struct dwc3_pci *dwc)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct pci_dev *pdev = dwc->pci;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
167*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
168*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
169*4882a593Smuzhiyun pdev->device == PCI_DEVICE_ID_INTEL_EHLLP) {
170*4882a593Smuzhiyun guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
171*4882a593Smuzhiyun dwc->has_dsm_for_pm = true;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
175*4882a593Smuzhiyun struct gpio_desc *gpio;
176*4882a593Smuzhiyun int ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* On BYT the FW does not always enable the refclock */
179*4882a593Smuzhiyun ret = dwc3_byt_enable_ulpi_refclock(pdev);
180*4882a593Smuzhiyun if (ret)
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
184*4882a593Smuzhiyun acpi_dwc3_byt_gpios);
185*4882a593Smuzhiyun if (ret)
186*4882a593Smuzhiyun dev_dbg(&pdev->dev, "failed to add mapping table\n");
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * A lot of BYT devices lack ACPI resource entries for
190*4882a593Smuzhiyun * the GPIOs, add a fallback mapping to the reference
191*4882a593Smuzhiyun * design GPIOs which all boards seem to use.
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun gpiod_add_lookup_table(&platform_bytcr_gpios);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * These GPIOs will turn on the USB2 PHY. Note that we have to
197*4882a593Smuzhiyun * put the gpio descriptors again here because the phy driver
198*4882a593Smuzhiyun * might want to grab them, too.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
201*4882a593Smuzhiyun if (IS_ERR(gpio))
202*4882a593Smuzhiyun return PTR_ERR(gpio);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun gpiod_set_value_cansleep(gpio, 1);
205*4882a593Smuzhiyun gpiod_put(gpio);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
208*4882a593Smuzhiyun if (IS_ERR(gpio))
209*4882a593Smuzhiyun return PTR_ERR(gpio);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (gpio) {
212*4882a593Smuzhiyun gpiod_set_value_cansleep(gpio, 1);
213*4882a593Smuzhiyun gpiod_put(gpio);
214*4882a593Smuzhiyun usleep_range(10000, 11000);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #ifdef CONFIG_PM
dwc3_pci_resume_work(struct work_struct * work)223*4882a593Smuzhiyun static void dwc3_pci_resume_work(struct work_struct *work)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
226*4882a593Smuzhiyun struct platform_device *dwc3 = dwc->dwc3;
227*4882a593Smuzhiyun int ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = pm_runtime_get_sync(&dwc3->dev);
230*4882a593Smuzhiyun if (ret < 0) {
231*4882a593Smuzhiyun pm_runtime_put_sync_autosuspend(&dwc3->dev);
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun pm_runtime_mark_last_busy(&dwc3->dev);
236*4882a593Smuzhiyun pm_runtime_put_sync_autosuspend(&dwc3->dev);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun
dwc3_pci_probe(struct pci_dev * pci,const struct pci_device_id * id)240*4882a593Smuzhiyun static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct dwc3_pci *dwc;
243*4882a593Smuzhiyun struct resource res[2];
244*4882a593Smuzhiyun int ret;
245*4882a593Smuzhiyun struct device *dev = &pci->dev;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = pcim_enable_device(pci);
248*4882a593Smuzhiyun if (ret) {
249*4882a593Smuzhiyun dev_err(dev, "failed to enable pci device\n");
250*4882a593Smuzhiyun return -ENODEV;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun pci_set_master(pci);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
256*4882a593Smuzhiyun if (!dwc)
257*4882a593Smuzhiyun return -ENOMEM;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
260*4882a593Smuzhiyun if (!dwc->dwc3)
261*4882a593Smuzhiyun return -ENOMEM;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun res[0].start = pci_resource_start(pci, 0);
266*4882a593Smuzhiyun res[0].end = pci_resource_end(pci, 0);
267*4882a593Smuzhiyun res[0].name = "dwc_usb3";
268*4882a593Smuzhiyun res[0].flags = IORESOURCE_MEM;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun res[1].start = pci->irq;
271*4882a593Smuzhiyun res[1].name = "dwc_usb3";
272*4882a593Smuzhiyun res[1].flags = IORESOURCE_IRQ;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
275*4882a593Smuzhiyun if (ret) {
276*4882a593Smuzhiyun dev_err(dev, "couldn't add resources to dwc3 device\n");
277*4882a593Smuzhiyun goto err;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun dwc->pci = pci;
281*4882a593Smuzhiyun dwc->dwc3->dev.parent = dev;
282*4882a593Smuzhiyun ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun ret = device_add_software_node(&dwc->dwc3->dev, (void *)id->driver_data);
285*4882a593Smuzhiyun if (ret < 0)
286*4882a593Smuzhiyun goto err;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = dwc3_pci_quirks(dwc);
289*4882a593Smuzhiyun if (ret)
290*4882a593Smuzhiyun goto err;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = platform_device_add(dwc->dwc3);
293*4882a593Smuzhiyun if (ret) {
294*4882a593Smuzhiyun dev_err(dev, "failed to register dwc3 device\n");
295*4882a593Smuzhiyun goto err;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun device_init_wakeup(dev, true);
299*4882a593Smuzhiyun pci_set_drvdata(pci, dwc);
300*4882a593Smuzhiyun pm_runtime_put(dev);
301*4882a593Smuzhiyun #ifdef CONFIG_PM
302*4882a593Smuzhiyun INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun err:
307*4882a593Smuzhiyun device_remove_software_node(&dwc->dwc3->dev);
308*4882a593Smuzhiyun platform_device_put(dwc->dwc3);
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
dwc3_pci_remove(struct pci_dev * pci)312*4882a593Smuzhiyun static void dwc3_pci_remove(struct pci_dev *pci)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct dwc3_pci *dwc = pci_get_drvdata(pci);
315*4882a593Smuzhiyun struct pci_dev *pdev = dwc->pci;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
318*4882a593Smuzhiyun gpiod_remove_lookup_table(&platform_bytcr_gpios);
319*4882a593Smuzhiyun #ifdef CONFIG_PM
320*4882a593Smuzhiyun cancel_work_sync(&dwc->wakeup_work);
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun device_init_wakeup(&pci->dev, false);
323*4882a593Smuzhiyun pm_runtime_get(&pci->dev);
324*4882a593Smuzhiyun device_remove_software_node(&dwc->dwc3->dev);
325*4882a593Smuzhiyun platform_device_unregister(dwc->dwc3);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const struct pci_device_id dwc3_pci_id_table[] = {
329*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
330*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
333*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
336*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_mrfld_swnode, },
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
339*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
342*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
345*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
348*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
351*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
354*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
357*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
360*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
363*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
366*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
369*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
372*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
375*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHLLP),
378*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode },
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
381*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPH),
384*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_JSP),
387*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLP),
390*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ADLS),
393*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGL),
396*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_intel_swnode, },
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
399*4882a593Smuzhiyun (kernel_ulong_t) &dwc3_pci_amd_swnode, },
400*4882a593Smuzhiyun { } /* Terminating Entry */
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
dwc3_pci_dsm(struct dwc3_pci * dwc,int param)405*4882a593Smuzhiyun static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun union acpi_object *obj;
408*4882a593Smuzhiyun union acpi_object tmp;
409*4882a593Smuzhiyun union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (!dwc->has_dsm_for_pm)
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun tmp.type = ACPI_TYPE_INTEGER;
415*4882a593Smuzhiyun tmp.integer.value = param;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
418*4882a593Smuzhiyun 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
419*4882a593Smuzhiyun if (!obj) {
420*4882a593Smuzhiyun dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
421*4882a593Smuzhiyun return -EIO;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ACPI_FREE(obj);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #ifdef CONFIG_PM
dwc3_pci_runtime_suspend(struct device * dev)431*4882a593Smuzhiyun static int dwc3_pci_runtime_suspend(struct device *dev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun struct dwc3_pci *dwc = dev_get_drvdata(dev);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (device_can_wakeup(dev))
436*4882a593Smuzhiyun return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return -EBUSY;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
dwc3_pci_runtime_resume(struct device * dev)441*4882a593Smuzhiyun static int dwc3_pci_runtime_resume(struct device *dev)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct dwc3_pci *dwc = dev_get_drvdata(dev);
444*4882a593Smuzhiyun int ret;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
447*4882a593Smuzhiyun if (ret)
448*4882a593Smuzhiyun return ret;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun queue_work(pm_wq, &dwc->wakeup_work);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun #endif /* CONFIG_PM */
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
dwc3_pci_suspend(struct device * dev)457*4882a593Smuzhiyun static int dwc3_pci_suspend(struct device *dev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun struct dwc3_pci *dwc = dev_get_drvdata(dev);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
dwc3_pci_resume(struct device * dev)464*4882a593Smuzhiyun static int dwc3_pci_resume(struct device *dev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun struct dwc3_pci *dwc = dev_get_drvdata(dev);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
473*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
474*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
475*4882a593Smuzhiyun NULL)
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static struct pci_driver dwc3_pci_driver = {
479*4882a593Smuzhiyun .name = "dwc3-pci",
480*4882a593Smuzhiyun .id_table = dwc3_pci_id_table,
481*4882a593Smuzhiyun .probe = dwc3_pci_probe,
482*4882a593Smuzhiyun .remove = dwc3_pci_remove,
483*4882a593Smuzhiyun .driver = {
484*4882a593Smuzhiyun .pm = &dwc3_pci_dev_pm_ops,
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
489*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
490*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun module_pci_driver(dwc3_pci_driver);
493