xref: /OK3568_Linux_fs/kernel/drivers/rkflash/sfc_nor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /* Copyright (c) 2018 Rockchip Electronics Co. Ltd. */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #define pr_fmt(fmt) "sfc_nor: " fmt
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/bug.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <asm/string.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "rkflash_debug.h"
13*4882a593Smuzhiyun #include "sfc_nor.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static struct flash_info spi_flash_tbl[] = {
16*4882a593Smuzhiyun 	/* GD25Q32B */
17*4882a593Smuzhiyun 	{ 0xc84016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
18*4882a593Smuzhiyun 	/* GD25Q64B */
19*4882a593Smuzhiyun 	{ 0xc84017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
20*4882a593Smuzhiyun 	/* GD25Q127C and GD25Q128C/E */
21*4882a593Smuzhiyun 	{ 0xc84018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
22*4882a593Smuzhiyun 	/* GD25Q256B/C/D/E */
23*4882a593Smuzhiyun 	{ 0xc84019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1C, 16, 6, 0 },
24*4882a593Smuzhiyun 	/* GD25Q512MC */
25*4882a593Smuzhiyun 	{ 0xc84020, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1C, 17, 6, 0 },
26*4882a593Smuzhiyun 	/* GD25LQ64C */
27*4882a593Smuzhiyun 	{ 0xc86017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
28*4882a593Smuzhiyun 	/* GD25LQ32E */
29*4882a593Smuzhiyun 	{ 0xc86016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
30*4882a593Smuzhiyun 	/* GD25B512MEYIG */
31*4882a593Smuzhiyun 	{ 0xc8471A, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 17, 0, 0 },
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* W25Q32JV */
34*4882a593Smuzhiyun 	{ 0xef4016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
35*4882a593Smuzhiyun 	/* W25Q64JVSSIQ */
36*4882a593Smuzhiyun 	{ 0xef4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
37*4882a593Smuzhiyun 	/* W25Q128FV and W25Q128JV*/
38*4882a593Smuzhiyun 	{ 0xef4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
39*4882a593Smuzhiyun 	/* W25Q256F/J */
40*4882a593Smuzhiyun 	{ 0xef4019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 },
41*4882a593Smuzhiyun 	/* W25Q32JW */
42*4882a593Smuzhiyun 	{ 0xef6016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
43*4882a593Smuzhiyun 	/* W25Q64FWSSIG */
44*4882a593Smuzhiyun 	{ 0xef6017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
45*4882a593Smuzhiyun 	/* W25Q128JWSQ */
46*4882a593Smuzhiyun 	{ 0xef6018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
47*4882a593Smuzhiyun 	/* W25Q256JWEQ*/
48*4882a593Smuzhiyun 	{ 0xef6019, 128, 8, 0x13, 0x02, 0x6C, 0x32, 0x20, 0xD8, 0x3C, 16, 9, 0 },
49*4882a593Smuzhiyun 	/* W25Q128JVSIM */
50*4882a593Smuzhiyun 	{ 0xef7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
51*4882a593Smuzhiyun 	/* W25Q256JVEM */
52*4882a593Smuzhiyun 	{ 0xef7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 16, 9, 0 },
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* MX25L3233FM2I-08G */
55*4882a593Smuzhiyun 	{ 0xc22016, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 13, 6, 0 },
56*4882a593Smuzhiyun 	/* MX25L6433F */
57*4882a593Smuzhiyun 	{ 0xc22017, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 14, 6, 0 },
58*4882a593Smuzhiyun 	/* MX25L12835E/F MX25L12833FMI-10G */
59*4882a593Smuzhiyun 	{ 0xc22018, 128, 8, 0x03, 0x02, 0x6B, 0x38, 0x20, 0xD8, 0x0E, 15, 6, 0 },
60*4882a593Smuzhiyun 	/* MX25L25635E/F MX25L25645G MX25L25645GMI-08G */
61*4882a593Smuzhiyun 	{ 0xc22019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 16, 6, 0 },
62*4882a593Smuzhiyun 	/* MX25L51245GMI */
63*4882a593Smuzhiyun 	{ 0xc2201a, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 17, 6, 0 },
64*4882a593Smuzhiyun 	/* MX25U51245G */
65*4882a593Smuzhiyun 	{ 0xc2253a, 128, 8, 0x0C, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 17, 6, 0 },
66*4882a593Smuzhiyun 	/* MX25U3232F */
67*4882a593Smuzhiyun 	{ 0xc22536, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 13, 6, 0 },
68*4882a593Smuzhiyun 	/* MX25U6432F */
69*4882a593Smuzhiyun 	{ 0xc22537, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 14, 6, 0 },
70*4882a593Smuzhiyun 	/* MX25U12832F */
71*4882a593Smuzhiyun 	{ 0xc22538, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0E, 15, 6, 0 },
72*4882a593Smuzhiyun 	/* MX25U25645GZ4I-00 */
73*4882a593Smuzhiyun 	{ 0xc22539, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1E, 16, 6, 0 },
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* XM25QH32C */
76*4882a593Smuzhiyun 	{ 0x204016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
77*4882a593Smuzhiyun 	/* XM25QH64B */
78*4882a593Smuzhiyun 	{ 0x206017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 6, 0 },
79*4882a593Smuzhiyun 	/* XM25QH128B */
80*4882a593Smuzhiyun 	{ 0x206018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 6, 0 },
81*4882a593Smuzhiyun 	/* XM25QH(QU)256B */
82*4882a593Smuzhiyun 	{ 0x206019, 128, 8, 0x13, 0x12, 0x6C, 0x3E, 0x21, 0xDC, 0x1D, 16, 6, 0 },
83*4882a593Smuzhiyun 	/* XM25QH64A */
84*4882a593Smuzhiyun 	{ 0x207017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* XT25F128A XM25QH128A */
87*4882a593Smuzhiyun 	{ 0x207018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 },
88*4882a593Smuzhiyun 	/* XT25F64BSSIGU-5 XT25F64F */
89*4882a593Smuzhiyun 	{ 0x0b4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
90*4882a593Smuzhiyun 	/* XT25F128BSSIGU */
91*4882a593Smuzhiyun 	{ 0x0b4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 },
92*4882a593Smuzhiyun 	/* XT25F256BSFIGU */
93*4882a593Smuzhiyun 	{ 0x0b4019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x1C, 16, 9, 0 },
94*4882a593Smuzhiyun 	/* XT25F32BS */
95*4882a593Smuzhiyun 	{ 0x0b4016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 13, 9, 0 },
96*4882a593Smuzhiyun 	/* XT25F16BS */
97*4882a593Smuzhiyun 	{ 0x0b4015, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 12, 9, 0 },
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* EN25QH64A */
100*4882a593Smuzhiyun 	{ 0x1c7017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
101*4882a593Smuzhiyun 	/* EN25QH128A */
102*4882a593Smuzhiyun 	{ 0x1c7018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 0, 0 },
103*4882a593Smuzhiyun 	/* EN25QH32B */
104*4882a593Smuzhiyun 	{ 0x1c7016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 },
105*4882a593Smuzhiyun 	/* EN25S32A */
106*4882a593Smuzhiyun 	{ 0x1c3816, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 0, 0 },
107*4882a593Smuzhiyun 	/* EN25S64A */
108*4882a593Smuzhiyun 	{ 0x1c3817, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 0, 0 },
109*4882a593Smuzhiyun 	/* EN25QH256A */
110*4882a593Smuzhiyun 	{ 0x1c7019, 128, 8, 0x13, 0x12, 0x6C, 0x34, 0x21, 0xDC, 0x3C, 16, 0, 0 },
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* P25Q64H */
113*4882a593Smuzhiyun 	{ 0x856017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
114*4882a593Smuzhiyun 	/* P25Q128H */
115*4882a593Smuzhiyun 	{ 0x856018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
116*4882a593Smuzhiyun 	/* P25Q16H-SUH-IT */
117*4882a593Smuzhiyun 	{ 0x856015, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 12, 9, 0 },
118*4882a593Smuzhiyun 	/* FM25Q64A */
119*4882a593Smuzhiyun 	{ 0xf83217, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
120*4882a593Smuzhiyun 	/* FM25M64C */
121*4882a593Smuzhiyun 	{ 0xf84317, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
122*4882a593Smuzhiyun 	/* P25Q32SL */
123*4882a593Smuzhiyun 	{ 0x856016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* ZB25VQ64 */
126*4882a593Smuzhiyun 	{ 0x5e4017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
127*4882a593Smuzhiyun 	/* ZB25VQ128 */
128*4882a593Smuzhiyun 	{ 0x5e4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
129*4882a593Smuzhiyun 	/* ZB25LQ128 */
130*4882a593Smuzhiyun 	{ 0x5e5018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* BH25Q128AS */
133*4882a593Smuzhiyun 	{ 0x684018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
134*4882a593Smuzhiyun 	/* BH25Q64BS */
135*4882a593Smuzhiyun 	{ 0x684017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* P25Q64H */
138*4882a593Smuzhiyun 	{ 0x856017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
139*4882a593Smuzhiyun 	/* P25Q32SH-SSH-IT */
140*4882a593Smuzhiyun 	{ 0x856016, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 13, 9, 0 },
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* FM25Q128A */
143*4882a593Smuzhiyun 	{ 0xA14018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
144*4882a593Smuzhiyun 	/* FM25Q64-SOB-T-G */
145*4882a593Smuzhiyun 	{ 0xA14017, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 14, 9, 0 },
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* FM25Q64A */
148*4882a593Smuzhiyun 	{ 0xf83217, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 14, 9, 0 },
149*4882a593Smuzhiyun 	/* FM25M4AA */
150*4882a593Smuzhiyun 	{ 0xf84218, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0D, 15, 9, 0 },
151*4882a593Smuzhiyun 	/* DS25M4AB-1AIB4 */
152*4882a593Smuzhiyun 	{ 0xe54218, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* GM25Q128A */
155*4882a593Smuzhiyun 	{ 0x1c4018, 128, 8, 0x03, 0x02, 0x6B, 0x32, 0x20, 0xD8, 0x0C, 15, 9, 0 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
snor_write_en(void)158*4882a593Smuzhiyun static int snor_write_en(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 	struct rk_sfc_op op;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
164*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_WRITE_EN;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, NULL, 0);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
snor_reset_device(void)173*4882a593Smuzhiyun int snor_reset_device(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct rk_sfc_op op;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
178*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_ENABLE_RESER;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
181*4882a593Smuzhiyun 	sfc_request(&op, 0, NULL, 0);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
184*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_RESET_DEVICE;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
187*4882a593Smuzhiyun 	sfc_request(&op, 0, NULL, 0);
188*4882a593Smuzhiyun 	/* tRST=30us , delay 1ms here */
189*4882a593Smuzhiyun 	sfc_delay(1000);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return SFC_OK;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
snor_enter_4byte_mode(void)194*4882a593Smuzhiyun static int snor_enter_4byte_mode(void)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int ret;
197*4882a593Smuzhiyun 	struct rk_sfc_op op;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
200*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_ENTER_4BYTE_MODE;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, NULL, 0);
205*4882a593Smuzhiyun 	return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
snor_read_status(u32 reg_index,u8 * status)208*4882a593Smuzhiyun static int snor_read_status(u32 reg_index, u8 *status)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	int ret;
211*4882a593Smuzhiyun 	struct rk_sfc_op op;
212*4882a593Smuzhiyun 	u8 read_stat_cmd[] = {CMD_READ_STATUS,
213*4882a593Smuzhiyun 				CMD_READ_STATUS2, CMD_READ_STATUS3};
214*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
215*4882a593Smuzhiyun 	op.sfcmd.b.cmd = read_stat_cmd[reg_index];
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
218*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, status, 1);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return ret;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
snor_wait_busy(int timeout)223*4882a593Smuzhiyun static int snor_wait_busy(int timeout)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	int ret;
226*4882a593Smuzhiyun 	struct rk_sfc_op op;
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 	u32 status;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
231*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_READ_STATUS;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	for (i = 0; i < timeout; i++) {
236*4882a593Smuzhiyun 		ret = sfc_request(&op, 0, &status, 1);
237*4882a593Smuzhiyun 		if (ret != SFC_OK)
238*4882a593Smuzhiyun 			return ret;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		if ((status & 0x01) == 0)
241*4882a593Smuzhiyun 			return SFC_OK;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		sfc_delay(1);
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 	rkflash_print_error("%s  error %x\n", __func__, timeout);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return SFC_BUSY_TIMEOUT;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
snor_write_status2(u32 reg_index,u8 status)250*4882a593Smuzhiyun static int snor_write_status2(u32 reg_index, u8 status)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	int ret;
253*4882a593Smuzhiyun 	struct rk_sfc_op op;
254*4882a593Smuzhiyun 	u8 status2[2];
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	status2[reg_index] = status;
257*4882a593Smuzhiyun 	if (reg_index == 0)
258*4882a593Smuzhiyun 		ret = snor_read_status(2, &status2[1]);
259*4882a593Smuzhiyun 	else
260*4882a593Smuzhiyun 		ret = snor_read_status(0, &status2[0]);
261*4882a593Smuzhiyun 	if (ret != SFC_OK)
262*4882a593Smuzhiyun 		return ret;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	snor_write_en();
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
267*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_WRITE_STATUS;
268*4882a593Smuzhiyun 	op.sfcmd.b.rw = SFC_WRITE;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, &status2[0], 2);
273*4882a593Smuzhiyun 	if (ret != SFC_OK)
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = snor_wait_busy(10000);    /* 10ms */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return ret;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
snor_write_status1(u32 reg_index,u8 status)281*4882a593Smuzhiyun static int snor_write_status1(u32 reg_index, u8 status)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	int ret;
284*4882a593Smuzhiyun 	struct rk_sfc_op op;
285*4882a593Smuzhiyun 	u8 status2[2];
286*4882a593Smuzhiyun 	u8 read_index;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	status2[reg_index] = status;
289*4882a593Smuzhiyun 	read_index = (reg_index == 0) ? 1 : 0;
290*4882a593Smuzhiyun 	ret = snor_read_status(read_index, &status2[read_index]);
291*4882a593Smuzhiyun 	if (ret != SFC_OK)
292*4882a593Smuzhiyun 		return ret;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	snor_write_en();
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
297*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_WRITE_STATUS;
298*4882a593Smuzhiyun 	op.sfcmd.b.rw = SFC_WRITE;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, &status2[0], 2);
303*4882a593Smuzhiyun 	if (ret != SFC_OK)
304*4882a593Smuzhiyun 		return ret;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ret = snor_wait_busy(10000);    /* 10ms */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return ret;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
snor_write_status(u32 reg_index,u8 status)311*4882a593Smuzhiyun static int snor_write_status(u32 reg_index, u8 status)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 	struct rk_sfc_op op;
315*4882a593Smuzhiyun 	u8 write_stat_cmd[] = {CMD_WRITE_STATUS,
316*4882a593Smuzhiyun 			       CMD_WRITE_STATUS2, CMD_WRITE_STATUS3};
317*4882a593Smuzhiyun 	snor_write_en();
318*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
319*4882a593Smuzhiyun 	op.sfcmd.b.cmd = write_stat_cmd[reg_index];
320*4882a593Smuzhiyun 	op.sfcmd.b.rw = SFC_WRITE;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, &status, 1);
325*4882a593Smuzhiyun 	if (ret != SFC_OK)
326*4882a593Smuzhiyun 		return ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ret = snor_wait_busy(10000);    /* 10ms */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return ret;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
snor_erase(struct SFNOR_DEV * p_dev,u32 addr,enum NOR_ERASE_TYPE erase_type)333*4882a593Smuzhiyun int snor_erase(struct SFNOR_DEV *p_dev,
334*4882a593Smuzhiyun 	       u32 addr,
335*4882a593Smuzhiyun 	       enum NOR_ERASE_TYPE erase_type)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int ret;
338*4882a593Smuzhiyun 	struct rk_sfc_op op;
339*4882a593Smuzhiyun 	int timeout[] = {400, 2000, 40000};   /* ms */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, addr, erase_type);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (erase_type > ERASE_CHIP)
344*4882a593Smuzhiyun 		return SFC_PARAM_ERR;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
347*4882a593Smuzhiyun 	if (erase_type == ERASE_BLOCK64K)
348*4882a593Smuzhiyun 		op.sfcmd.b.cmd = p_dev->blk_erase_cmd;
349*4882a593Smuzhiyun 	else if (erase_type == ERASE_SECTOR)
350*4882a593Smuzhiyun 		op.sfcmd.b.cmd = p_dev->sec_erase_cmd;
351*4882a593Smuzhiyun 	else
352*4882a593Smuzhiyun 		op.sfcmd.b.cmd = CMD_CHIP_ERASE;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	op.sfcmd.b.addrbits = (erase_type != ERASE_CHIP) ?
355*4882a593Smuzhiyun 				SFC_ADDR_24BITS : SFC_ADDR_0BITS;
356*4882a593Smuzhiyun 	if (p_dev->addr_mode == ADDR_MODE_4BYTE && erase_type != ERASE_CHIP)
357*4882a593Smuzhiyun 		op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
358*4882a593Smuzhiyun 	op.sfcmd.b.rw = SFC_WRITE;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	snor_write_en();
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ret = sfc_request(&op, addr, NULL, 0);
365*4882a593Smuzhiyun 	if (ret != SFC_OK)
366*4882a593Smuzhiyun 		return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ret = snor_wait_busy(timeout[erase_type] * 1000);
369*4882a593Smuzhiyun 	return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
snor_prog_page(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)372*4882a593Smuzhiyun int snor_prog_page(struct SFNOR_DEV *p_dev,
373*4882a593Smuzhiyun 		   u32 addr,
374*4882a593Smuzhiyun 		   void *p_data,
375*4882a593Smuzhiyun 		   u32 size)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	int ret;
378*4882a593Smuzhiyun 	struct rk_sfc_op op;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data));
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
383*4882a593Smuzhiyun 	op.sfcmd.b.cmd = p_dev->prog_cmd;
384*4882a593Smuzhiyun 	op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
385*4882a593Smuzhiyun 	op.sfcmd.b.rw = SFC_WRITE;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
388*4882a593Smuzhiyun 	op.sfctrl.b.datalines = p_dev->prog_lines;
389*4882a593Smuzhiyun 	op.sfctrl.b.enbledma = 1;
390*4882a593Smuzhiyun 	op.sfctrl.b.addrlines = p_dev->prog_addr_lines;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (p_dev->addr_mode == ADDR_MODE_4BYTE)
393*4882a593Smuzhiyun 		op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	snor_write_en();
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	ret = sfc_request(&op, addr, p_data, size);
398*4882a593Smuzhiyun 	if (ret != SFC_OK)
399*4882a593Smuzhiyun 		return ret;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	ret = snor_wait_busy(10000);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return ret;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
snor_prog(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)406*4882a593Smuzhiyun static int snor_prog(struct SFNOR_DEV *p_dev, u32 addr, void *p_data, u32 size)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	int ret = SFC_OK;
409*4882a593Smuzhiyun 	u32 page_size, len;
410*4882a593Smuzhiyun 	u8 *p_buf =  (u8 *)p_data;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	page_size = NOR_PAGE_SIZE;
413*4882a593Smuzhiyun 	while (size) {
414*4882a593Smuzhiyun 		len = page_size < size ? page_size : size;
415*4882a593Smuzhiyun 		ret = snor_prog_page(p_dev, addr, p_buf, len);
416*4882a593Smuzhiyun 		if (ret != SFC_OK)
417*4882a593Smuzhiyun 			return ret;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		size -= len;
420*4882a593Smuzhiyun 		addr += len;
421*4882a593Smuzhiyun 		p_buf += len;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
snor_enable_QE(struct SFNOR_DEV * p_dev)427*4882a593Smuzhiyun static int snor_enable_QE(struct SFNOR_DEV *p_dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	int ret = SFC_OK;
430*4882a593Smuzhiyun 	int reg_index;
431*4882a593Smuzhiyun 	int bit_offset;
432*4882a593Smuzhiyun 	u8 status;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	reg_index = p_dev->QE_bits >> 3;
435*4882a593Smuzhiyun 	bit_offset = p_dev->QE_bits & 0x7;
436*4882a593Smuzhiyun 	ret = snor_read_status(reg_index, &status);
437*4882a593Smuzhiyun 	if (ret != SFC_OK)
438*4882a593Smuzhiyun 		return ret;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (status & (1 << bit_offset))   /* is QE bit set */
441*4882a593Smuzhiyun 		return SFC_OK;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	status |= (1 << bit_offset);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return p_dev->write_status(reg_index, status);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
snor_disable_QE(struct SFNOR_DEV * p_dev)448*4882a593Smuzhiyun int snor_disable_QE(struct SFNOR_DEV *p_dev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	int ret = SFC_OK;
451*4882a593Smuzhiyun 	int reg_index;
452*4882a593Smuzhiyun 	int bit_offset;
453*4882a593Smuzhiyun 	u8 status;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	reg_index = p_dev->QE_bits >> 3;
456*4882a593Smuzhiyun 	bit_offset = p_dev->QE_bits & 0x7;
457*4882a593Smuzhiyun 	ret = snor_read_status(reg_index, &status);
458*4882a593Smuzhiyun 	if (ret != SFC_OK)
459*4882a593Smuzhiyun 		return ret;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (!(status & (1 << bit_offset)))
462*4882a593Smuzhiyun 		return SFC_OK;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	status &= ~(1 << bit_offset);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return p_dev->write_status(reg_index, status);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
snor_read_data(struct SFNOR_DEV * p_dev,u32 addr,void * p_data,u32 size)469*4882a593Smuzhiyun int snor_read_data(struct SFNOR_DEV *p_dev,
470*4882a593Smuzhiyun 		   u32 addr,
471*4882a593Smuzhiyun 		   void *p_data,
472*4882a593Smuzhiyun 		   u32 size)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	int ret;
475*4882a593Smuzhiyun 	struct rk_sfc_op op;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
478*4882a593Smuzhiyun 	op.sfcmd.b.cmd = p_dev->read_cmd;
479*4882a593Smuzhiyun 	op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
482*4882a593Smuzhiyun 	op.sfctrl.b.datalines = p_dev->read_lines;
483*4882a593Smuzhiyun 	if (!(size & 0x3) && size >= 4)
484*4882a593Smuzhiyun 		op.sfctrl.b.enbledma = 1;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (p_dev->read_cmd == CMD_FAST_READ_X1 ||
487*4882a593Smuzhiyun 	    p_dev->read_cmd == CMD_PAGE_FASTREAD4B ||
488*4882a593Smuzhiyun 	    p_dev->read_cmd == CMD_FAST_READ_X4 ||
489*4882a593Smuzhiyun 	    p_dev->read_cmd == CMD_FAST_READ_X2 ||
490*4882a593Smuzhiyun 	    p_dev->read_cmd == CMD_FAST_4READ_X4) {
491*4882a593Smuzhiyun 		op.sfcmd.b.dummybits = 8;
492*4882a593Smuzhiyun 	} else if (p_dev->read_cmd == CMD_FAST_READ_A4) {
493*4882a593Smuzhiyun 		op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
494*4882a593Smuzhiyun 		addr = (addr << 8) | 0xFF;	/* Set M[7:0] = 0xFF */
495*4882a593Smuzhiyun 		op.sfcmd.b.dummybits = 4;
496*4882a593Smuzhiyun 		op.sfctrl.b.addrlines = SFC_4BITS_LINE;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	if (p_dev->addr_mode == ADDR_MODE_4BYTE)
500*4882a593Smuzhiyun 		op.sfcmd.b.addrbits = SFC_ADDR_32BITS;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	ret = sfc_request(&op, addr, p_data, size);
503*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, addr, *(u32 *)(p_data));
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
snor_read(struct SFNOR_DEV * p_dev,u32 sec,u32 n_sec,void * p_data)508*4882a593Smuzhiyun int snor_read(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	int ret = SFC_OK;
511*4882a593Smuzhiyun 	u32 addr, size, len;
512*4882a593Smuzhiyun 	u8 *p_buf =  (u8 *)p_data;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if ((sec + n_sec) > p_dev->capacity)
517*4882a593Smuzhiyun 		return SFC_PARAM_ERR;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	addr = sec << 9;
520*4882a593Smuzhiyun 	size = n_sec << 9;
521*4882a593Smuzhiyun 	while (size) {
522*4882a593Smuzhiyun 		len = size < p_dev->max_iosize ? size : p_dev->max_iosize;
523*4882a593Smuzhiyun 		ret = snor_read_data(p_dev, addr, p_buf, len);
524*4882a593Smuzhiyun 		if (ret != SFC_OK) {
525*4882a593Smuzhiyun 			rkflash_print_error("snor_read_data %x ret= %x\n",
526*4882a593Smuzhiyun 					    addr >> 9, ret);
527*4882a593Smuzhiyun 			goto out;
528*4882a593Smuzhiyun 		}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		size -= len;
531*4882a593Smuzhiyun 		addr += len;
532*4882a593Smuzhiyun 		p_buf += len;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun out:
535*4882a593Smuzhiyun 	if (!ret)
536*4882a593Smuzhiyun 		ret = n_sec;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return ret;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
snor_write(struct SFNOR_DEV * p_dev,u32 sec,u32 n_sec,void * p_data)541*4882a593Smuzhiyun int snor_write(struct SFNOR_DEV *p_dev, u32 sec, u32 n_sec, void *p_data)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	int ret = SFC_OK;
544*4882a593Smuzhiyun 	u32 len, blk_size, offset;
545*4882a593Smuzhiyun 	u8 *p_buf =  (u8 *)p_data;
546*4882a593Smuzhiyun 	u32 total_sec = n_sec;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	rkflash_print_dio("%s %x %x\n", __func__, sec, n_sec);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if ((sec + n_sec) > p_dev->capacity)
551*4882a593Smuzhiyun 		return SFC_PARAM_ERR;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	while (n_sec) {
554*4882a593Smuzhiyun 		if (sec < 512 || sec >= p_dev->capacity  - 512)
555*4882a593Smuzhiyun 			blk_size = 8;
556*4882a593Smuzhiyun 		else
557*4882a593Smuzhiyun 			blk_size = p_dev->blk_size;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		offset = (sec & (blk_size - 1));
560*4882a593Smuzhiyun 		if (!offset) {
561*4882a593Smuzhiyun 			ret = snor_erase(p_dev, sec << 9, (blk_size == 8) ?
562*4882a593Smuzhiyun 				ERASE_SECTOR : ERASE_BLOCK64K);
563*4882a593Smuzhiyun 			if (ret != SFC_OK) {
564*4882a593Smuzhiyun 				rkflash_print_error("snor_erase %x ret= %x\n",
565*4882a593Smuzhiyun 						    sec, ret);
566*4882a593Smuzhiyun 				goto out;
567*4882a593Smuzhiyun 			}
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 		len = (blk_size - offset) < n_sec ?
570*4882a593Smuzhiyun 		      (blk_size - offset) : n_sec;
571*4882a593Smuzhiyun 		ret = snor_prog(p_dev, sec << 9, p_buf, len << 9);
572*4882a593Smuzhiyun 		if (ret != SFC_OK) {
573*4882a593Smuzhiyun 			rkflash_print_error("snor_prog %x ret= %x\n", sec, ret);
574*4882a593Smuzhiyun 			goto out;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 		n_sec -= len;
577*4882a593Smuzhiyun 		sec += len;
578*4882a593Smuzhiyun 		p_buf += len << 9;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun out:
581*4882a593Smuzhiyun 	if (!ret)
582*4882a593Smuzhiyun 		ret = total_sec;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
snor_read_id(u8 * data)587*4882a593Smuzhiyun int snor_read_id(u8 *data)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	int ret;
590*4882a593Smuzhiyun 	struct rk_sfc_op op;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
593*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_READ_JEDECID;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	ret = sfc_request(&op, 0, data, 3);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return ret;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
snor_read_parameter(u32 addr,u8 * data)602*4882a593Smuzhiyun static int snor_read_parameter(u32 addr, u8 *data)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	int ret;
605*4882a593Smuzhiyun 	struct rk_sfc_op op;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	op.sfcmd.d32 = 0;
608*4882a593Smuzhiyun 	op.sfcmd.b.cmd = CMD_READ_PARAMETER;
609*4882a593Smuzhiyun 	op.sfcmd.b.addrbits = SFC_ADDR_24BITS;
610*4882a593Smuzhiyun 	op.sfcmd.b.dummybits = 8;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	op.sfctrl.d32 = 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	ret = sfc_request(&op, addr, data, 1);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return ret;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
snor_get_capacity(struct SFNOR_DEV * p_dev)619*4882a593Smuzhiyun u32 snor_get_capacity(struct SFNOR_DEV *p_dev)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	return p_dev->capacity;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
snor_get_flash_info(u8 * flash_id)624*4882a593Smuzhiyun static struct flash_info *snor_get_flash_info(u8 *flash_id)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	u32 i;
627*4882a593Smuzhiyun 	u32 id = (flash_id[0] << 16) | (flash_id[1] << 8) | (flash_id[2] << 0);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(spi_flash_tbl); i++) {
630*4882a593Smuzhiyun 		if (spi_flash_tbl[i].id == id)
631*4882a593Smuzhiyun 			return &spi_flash_tbl[i];
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 	return NULL;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /* Adjust flash info in ram base on parameter */
snor_flash_info_adjust(struct flash_info * spi_flash_info)637*4882a593Smuzhiyun static void *snor_flash_info_adjust(struct flash_info *spi_flash_info)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	u32 addr;
640*4882a593Smuzhiyun 	u8 para_version;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (spi_flash_info->id == 0xc84019) {
643*4882a593Smuzhiyun 		addr = 0x09;
644*4882a593Smuzhiyun 		snor_read_parameter(addr, &para_version);
645*4882a593Smuzhiyun 		if (para_version == 0x06) {
646*4882a593Smuzhiyun 			spi_flash_info->QE_bits = 9;
647*4882a593Smuzhiyun 			spi_flash_info->prog_cmd_4 = 0x34;
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
snor_parse_flash_table(struct SFNOR_DEV * p_dev,struct flash_info * g_spi_flash_info)653*4882a593Smuzhiyun static int snor_parse_flash_table(struct SFNOR_DEV *p_dev,
654*4882a593Smuzhiyun 				  struct flash_info *g_spi_flash_info)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	int i, ret;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (g_spi_flash_info) {
659*4882a593Smuzhiyun 		snor_flash_info_adjust(g_spi_flash_info);
660*4882a593Smuzhiyun 		p_dev->manufacturer = (g_spi_flash_info->id >> 16) & 0xFF;
661*4882a593Smuzhiyun 		p_dev->mem_type = (g_spi_flash_info->id >> 8) & 0xFF;
662*4882a593Smuzhiyun 		p_dev->capacity = 1 << g_spi_flash_info->density;
663*4882a593Smuzhiyun 		p_dev->blk_size = g_spi_flash_info->block_size;
664*4882a593Smuzhiyun 		p_dev->page_size = NOR_SECS_PAGE;
665*4882a593Smuzhiyun 		p_dev->read_cmd = g_spi_flash_info->read_cmd;
666*4882a593Smuzhiyun 		p_dev->prog_cmd = g_spi_flash_info->prog_cmd;
667*4882a593Smuzhiyun 		p_dev->sec_erase_cmd = g_spi_flash_info->sector_erase_cmd;
668*4882a593Smuzhiyun 		p_dev->blk_erase_cmd = g_spi_flash_info->block_erase_cmd;
669*4882a593Smuzhiyun 		p_dev->prog_lines = DATA_LINES_X1;
670*4882a593Smuzhiyun 		p_dev->read_lines = DATA_LINES_X1;
671*4882a593Smuzhiyun 		p_dev->QE_bits = g_spi_flash_info->QE_bits;
672*4882a593Smuzhiyun 		p_dev->addr_mode = ADDR_MODE_3BYTE;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 		i = g_spi_flash_info->feature & FEA_READ_STATUE_MASK;
675*4882a593Smuzhiyun 		if (i == 0)
676*4882a593Smuzhiyun 			p_dev->write_status = snor_write_status;
677*4882a593Smuzhiyun 		else if (i == 1)
678*4882a593Smuzhiyun 			p_dev->write_status = snor_write_status1;
679*4882a593Smuzhiyun 		else if (i == 2)
680*4882a593Smuzhiyun 			p_dev->write_status = snor_write_status2;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		if (g_spi_flash_info->feature & FEA_4BIT_READ) {
683*4882a593Smuzhiyun 			ret = SFC_OK;
684*4882a593Smuzhiyun 			if (g_spi_flash_info->QE_bits)
685*4882a593Smuzhiyun 				ret = snor_enable_QE(p_dev);
686*4882a593Smuzhiyun 			if (ret == SFC_OK) {
687*4882a593Smuzhiyun 				p_dev->read_lines = DATA_LINES_X4;
688*4882a593Smuzhiyun 				p_dev->read_cmd = g_spi_flash_info->read_cmd_4;
689*4882a593Smuzhiyun 			}
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 		if (g_spi_flash_info->feature & FEA_4BIT_PROG &&
692*4882a593Smuzhiyun 		    p_dev->read_lines == DATA_LINES_X4) {
693*4882a593Smuzhiyun 			p_dev->prog_lines = DATA_LINES_X4;
694*4882a593Smuzhiyun 			p_dev->prog_cmd = g_spi_flash_info->prog_cmd_4;
695*4882a593Smuzhiyun 			if ((p_dev->manufacturer == MID_MACRONIX) &&
696*4882a593Smuzhiyun 			    (p_dev->prog_cmd == CMD_PAGE_PROG_A4 ||
697*4882a593Smuzhiyun 			     p_dev->prog_cmd == CMD_PAGE_PROG_4PP))
698*4882a593Smuzhiyun 				p_dev->prog_addr_lines = DATA_LINES_X4;
699*4882a593Smuzhiyun 		}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		if (g_spi_flash_info->feature & FEA_4BYTE_ADDR)
702*4882a593Smuzhiyun 			p_dev->addr_mode = ADDR_MODE_4BYTE;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		if ((g_spi_flash_info->feature & FEA_4BYTE_ADDR_MODE))
705*4882a593Smuzhiyun 			snor_enter_4byte_mode();
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return SFC_OK;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
snor_init(struct SFNOR_DEV * p_dev)711*4882a593Smuzhiyun int snor_init(struct SFNOR_DEV *p_dev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct flash_info *g_spi_flash_info;
714*4882a593Smuzhiyun 	u8 id_byte[5];
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (!p_dev)
717*4882a593Smuzhiyun 		return SFC_PARAM_ERR;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	memset((void *)p_dev, 0, sizeof(struct SFNOR_DEV));
720*4882a593Smuzhiyun 	p_dev->max_iosize = sfc_get_max_iosize();
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	snor_read_id(id_byte);
723*4882a593Smuzhiyun 	rkflash_print_error("sfc nor id: %x %x %x\n",
724*4882a593Smuzhiyun 			    id_byte[0], id_byte[1], id_byte[2]);
725*4882a593Smuzhiyun 	if (0xFF == id_byte[0] || 0x00 == id_byte[0])
726*4882a593Smuzhiyun 		return SFC_ERROR;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	g_spi_flash_info = snor_get_flash_info(id_byte);
729*4882a593Smuzhiyun 	if (g_spi_flash_info) {
730*4882a593Smuzhiyun 		snor_parse_flash_table(p_dev, g_spi_flash_info);
731*4882a593Smuzhiyun 	} else {
732*4882a593Smuzhiyun 		pr_err("The device not support yet!\n");
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		p_dev->manufacturer = id_byte[0];
735*4882a593Smuzhiyun 		p_dev->mem_type = id_byte[1];
736*4882a593Smuzhiyun 		p_dev->capacity = 1 << (id_byte[2] - 9);
737*4882a593Smuzhiyun 		p_dev->QE_bits = 0;
738*4882a593Smuzhiyun 		p_dev->blk_size = NOR_SECS_BLK;
739*4882a593Smuzhiyun 		p_dev->page_size = NOR_SECS_PAGE;
740*4882a593Smuzhiyun 		p_dev->read_cmd = CMD_READ_DATA;
741*4882a593Smuzhiyun 		p_dev->prog_cmd = CMD_PAGE_PROG;
742*4882a593Smuzhiyun 		p_dev->sec_erase_cmd = CMD_SECTOR_ERASE;
743*4882a593Smuzhiyun 		p_dev->blk_erase_cmd = CMD_BLOCK_ERASE;
744*4882a593Smuzhiyun 		p_dev->prog_lines = DATA_LINES_X1;
745*4882a593Smuzhiyun 		p_dev->prog_addr_lines = DATA_LINES_X1;
746*4882a593Smuzhiyun 		p_dev->read_lines = DATA_LINES_X1;
747*4882a593Smuzhiyun 		p_dev->write_status = snor_write_status;
748*4882a593Smuzhiyun 		snor_reset_device();
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	rkflash_print_info("addr_mode: %x\n", p_dev->addr_mode);
752*4882a593Smuzhiyun 	rkflash_print_info("read_lines: %x\n", p_dev->read_lines);
753*4882a593Smuzhiyun 	rkflash_print_info("prog_lines: %x\n", p_dev->prog_lines);
754*4882a593Smuzhiyun 	rkflash_print_info("read_cmd: %x\n", p_dev->read_cmd);
755*4882a593Smuzhiyun 	rkflash_print_info("prog_cmd: %x\n", p_dev->prog_cmd);
756*4882a593Smuzhiyun 	rkflash_print_info("blk_erase_cmd: %x\n", p_dev->blk_erase_cmd);
757*4882a593Smuzhiyun 	rkflash_print_info("sec_erase_cmd: %x\n", p_dev->sec_erase_cmd);
758*4882a593Smuzhiyun 	rkflash_print_info("capacity: %x\n", p_dev->capacity);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	return SFC_OK;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
snor_reinit_from_table_packet(struct SFNOR_DEV * p_dev,struct snor_info_packet * packet)763*4882a593Smuzhiyun int snor_reinit_from_table_packet(struct SFNOR_DEV *p_dev,
764*4882a593Smuzhiyun 				  struct snor_info_packet *packet)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	struct flash_info g_spi_flash_info;
767*4882a593Smuzhiyun 	u8 id_byte[5];
768*4882a593Smuzhiyun 	int ret;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (!p_dev || packet->id != SNOR_INFO_PACKET_ID)
771*4882a593Smuzhiyun 		return SFC_PARAM_ERR;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	snor_read_id(id_byte);
774*4882a593Smuzhiyun 	if (0xFF == id_byte[0] || 0x00 == id_byte[0])
775*4882a593Smuzhiyun 		return SFC_ERROR;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	g_spi_flash_info.id = id_byte[0] << 16 | id_byte[1] << 8 | id_byte[2];
778*4882a593Smuzhiyun 	g_spi_flash_info.block_size = NOR_SECS_BLK;
779*4882a593Smuzhiyun 	g_spi_flash_info.sector_size = NOR_SECS_PAGE;
780*4882a593Smuzhiyun 	g_spi_flash_info.read_cmd = packet->read_cmd;
781*4882a593Smuzhiyun 	g_spi_flash_info.prog_cmd = packet->prog_cmd;
782*4882a593Smuzhiyun 	g_spi_flash_info.read_cmd_4 = packet->read_cmd_4;
783*4882a593Smuzhiyun 	g_spi_flash_info.prog_cmd_4 = packet->prog_cmd_4;
784*4882a593Smuzhiyun 	if (id_byte[2] >=  0x19)
785*4882a593Smuzhiyun 		g_spi_flash_info.read_cmd_4 = CMD_FAST_4READ_X4;
786*4882a593Smuzhiyun 	g_spi_flash_info.sector_erase_cmd = packet->sector_erase_cmd;
787*4882a593Smuzhiyun 	g_spi_flash_info.block_erase_cmd = packet->block_erase_cmd;
788*4882a593Smuzhiyun 	g_spi_flash_info.feature = packet->feature;
789*4882a593Smuzhiyun 	g_spi_flash_info.density = id_byte[2] - 9;
790*4882a593Smuzhiyun 	g_spi_flash_info.QE_bits = packet->QE_bits;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	ret = snor_parse_flash_table(p_dev, &g_spi_flash_info);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	return ret;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797