1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /* Copyright (c) 2018 Rockchip Electronics Co. Ltd. */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #define pr_fmt(fmt) "nandc: " fmt
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "flash.h"
12*4882a593Smuzhiyun #include "flash_com.h"
13*4882a593Smuzhiyun #include "nandc.h"
14*4882a593Smuzhiyun #include "rkflash_debug.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define FLASH_STRESS_TEST_EN 0
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static u8 id_byte[MAX_FLASH_NUM][8];
19*4882a593Smuzhiyun static u8 die_cs_index[MAX_FLASH_NUM];
20*4882a593Smuzhiyun static u8 g_nand_max_die;
21*4882a593Smuzhiyun static u16 g_totle_block;
22*4882a593Smuzhiyun static u8 g_nand_flash_ecc_bits;
23*4882a593Smuzhiyun static u8 g_nand_idb_res_blk_num;
24*4882a593Smuzhiyun static u8 g_nand_ecc_en;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static struct NAND_PARA_INFO_T nand_para = {
27*4882a593Smuzhiyun 2,
28*4882a593Smuzhiyun {0x98, 0xF1, 0, 0, 0, 0},
29*4882a593Smuzhiyun TOSHIBA,
30*4882a593Smuzhiyun 1,
31*4882a593Smuzhiyun 4,
32*4882a593Smuzhiyun 64,
33*4882a593Smuzhiyun 1,
34*4882a593Smuzhiyun 1,
35*4882a593Smuzhiyun 1024,
36*4882a593Smuzhiyun 0x100,
37*4882a593Smuzhiyun LSB_0,
38*4882a593Smuzhiyun RR_NONE,
39*4882a593Smuzhiyun 16,
40*4882a593Smuzhiyun 40,
41*4882a593Smuzhiyun 1,
42*4882a593Smuzhiyun 0,
43*4882a593Smuzhiyun BBF_1,
44*4882a593Smuzhiyun MPM_0,
45*4882a593Smuzhiyun {0}
46*4882a593Smuzhiyun }; /* TC58NVG0S3HTA00 */
47*4882a593Smuzhiyun
flash_read_id_raw(u8 cs,u8 * buf)48*4882a593Smuzhiyun static void flash_read_id_raw(u8 cs, u8 *buf)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun u8 *ptr = (u8 *)buf;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun nandc_flash_reset(cs);
53*4882a593Smuzhiyun nandc_flash_cs(cs);
54*4882a593Smuzhiyun nandc_writel(READ_ID_CMD, NANDC_CHIP_CMD(cs));
55*4882a593Smuzhiyun nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
56*4882a593Smuzhiyun nandc_delayns(200);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ptr[0] = nandc_readl(NANDC_CHIP_DATA(cs));
59*4882a593Smuzhiyun ptr[1] = nandc_readl(NANDC_CHIP_DATA(cs));
60*4882a593Smuzhiyun ptr[2] = nandc_readl(NANDC_CHIP_DATA(cs));
61*4882a593Smuzhiyun ptr[3] = nandc_readl(NANDC_CHIP_DATA(cs));
62*4882a593Smuzhiyun ptr[4] = nandc_readl(NANDC_CHIP_DATA(cs));
63*4882a593Smuzhiyun ptr[5] = nandc_readl(NANDC_CHIP_DATA(cs));
64*4882a593Smuzhiyun ptr[6] = nandc_readl(NANDC_CHIP_DATA(cs));
65*4882a593Smuzhiyun ptr[7] = nandc_readl(NANDC_CHIP_DATA(cs));
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun nandc_flash_de_cs(cs);
68*4882a593Smuzhiyun if (ptr[0] != 0xFF && ptr[0] && ptr[1] != 0xFF)
69*4882a593Smuzhiyun rkflash_print_error("No.%d FLASH ID:%x %x %x %x %x %x\n",
70*4882a593Smuzhiyun cs + 1, ptr[0], ptr[1], ptr[2],
71*4882a593Smuzhiyun ptr[3], ptr[4], ptr[5]);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
flash_bch_sel(u8 bits)74*4882a593Smuzhiyun static void flash_bch_sel(u8 bits)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun g_nand_flash_ecc_bits = bits;
77*4882a593Smuzhiyun nandc_bch_sel(bits);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
flash_set_sector(u8 num)80*4882a593Smuzhiyun static void flash_set_sector(u8 num)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun nand_para.sec_per_page = num;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
flash_timing_cfg(u32 ahb_khz)85*4882a593Smuzhiyun static __maybe_unused void flash_timing_cfg(u32 ahb_khz)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun nandc_time_cfg(nand_para.access_freq);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
flash_read_cmd(u8 cs,u32 page_addr)90*4882a593Smuzhiyun static void flash_read_cmd(u8 cs, u32 page_addr)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun nandc_writel(READ_CMD >> 8, NANDC_CHIP_CMD(cs));
93*4882a593Smuzhiyun nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
94*4882a593Smuzhiyun nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
95*4882a593Smuzhiyun nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
96*4882a593Smuzhiyun nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
97*4882a593Smuzhiyun nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
98*4882a593Smuzhiyun nandc_writel(READ_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
flash_prog_first_cmd(u8 cs,u32 page_addr)101*4882a593Smuzhiyun static void flash_prog_first_cmd(u8 cs, u32 page_addr)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun nandc_writel(PAGE_PROG_CMD >> 8, NANDC_CHIP_CMD(cs));
104*4882a593Smuzhiyun nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
105*4882a593Smuzhiyun nandc_writel(0x00, NANDC_CHIP_ADDR(cs));
106*4882a593Smuzhiyun nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
107*4882a593Smuzhiyun nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
108*4882a593Smuzhiyun nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
flash_erase_cmd(u8 cs,u32 page_addr)111*4882a593Smuzhiyun static void flash_erase_cmd(u8 cs, u32 page_addr)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun nandc_writel(BLOCK_ERASE_CMD >> 8, NANDC_CHIP_CMD(cs));
114*4882a593Smuzhiyun nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
115*4882a593Smuzhiyun nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
116*4882a593Smuzhiyun nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
117*4882a593Smuzhiyun nandc_writel(BLOCK_ERASE_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
flash_prog_second_cmd(u8 cs,u32 page_addr)120*4882a593Smuzhiyun static void flash_prog_second_cmd(u8 cs, u32 page_addr)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun usleep_range(100, 120);
123*4882a593Smuzhiyun nandc_writel(PAGE_PROG_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
flash_read_status(u8 cs,u32 page_addr)126*4882a593Smuzhiyun static u32 flash_read_status(u8 cs, u32 page_addr)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun nandc_writel(READ_STATUS_CMD, NANDC_CHIP_CMD(cs));
129*4882a593Smuzhiyun nandc_delayns(80);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return nandc_readl(NANDC_CHIP_DATA(cs));
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
flash_read_random_dataout_cmd(u8 cs,u32 col_addr)134*4882a593Smuzhiyun static void flash_read_random_dataout_cmd(u8 cs, u32 col_addr)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun nandc_writel(READ_DP_OUT_CMD >> 8, NANDC_CHIP_CMD(cs));
137*4882a593Smuzhiyun nandc_writel(col_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
138*4882a593Smuzhiyun nandc_writel(col_addr >> 8, NANDC_CHIP_ADDR(cs));
139*4882a593Smuzhiyun nandc_writel(READ_DP_OUT_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
flash_read_ecc(u8 cs)142*4882a593Smuzhiyun static u32 flash_read_ecc(u8 cs)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u32 ecc0, ecc1;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun nandc_writel(READ_ECC_STATUS_CMD, NANDC_CHIP_CMD(cs));
147*4882a593Smuzhiyun nandc_delayns(80);
148*4882a593Smuzhiyun ecc0 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
149*4882a593Smuzhiyun ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
150*4882a593Smuzhiyun if (ecc1 > ecc0)
151*4882a593Smuzhiyun ecc0 = ecc1;
152*4882a593Smuzhiyun ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
153*4882a593Smuzhiyun if (ecc1 > ecc0)
154*4882a593Smuzhiyun ecc0 = ecc1;
155*4882a593Smuzhiyun ecc1 = nandc_readl(NANDC_CHIP_DATA(cs)) & 0xF;
156*4882a593Smuzhiyun if (ecc1 > ecc0)
157*4882a593Smuzhiyun ecc0 = ecc1;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return ecc0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
flash_read_page_raw(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)162*4882a593Smuzhiyun static u32 flash_read_page_raw(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 error_ecc_bits, ret;
165*4882a593Smuzhiyun u32 sec_per_page = nand_para.sec_per_page;
166*4882a593Smuzhiyun u32 nand_ecc = 0;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
169*4882a593Smuzhiyun nandc_flash_cs(cs);
170*4882a593Smuzhiyun flash_read_cmd(cs, page_addr);
171*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
172*4882a593Smuzhiyun flash_read_random_dataout_cmd(cs, 0);
173*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun error_ecc_bits = nandc_xfer_data(cs, NANDC_READ, sec_per_page,
176*4882a593Smuzhiyun p_data, p_spare);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun nandc_flash_de_cs(cs);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (error_ecc_bits != NAND_STS_ECC_ERR) {
181*4882a593Smuzhiyun if (error_ecc_bits >= (u32)nand_para.ecc_bits - 3) {
182*4882a593Smuzhiyun ret = NAND_STS_REFRESH;
183*4882a593Smuzhiyun } else {
184*4882a593Smuzhiyun ret = NAND_STS_OK;
185*4882a593Smuzhiyun if (g_nand_ecc_en) {
186*4882a593Smuzhiyun nand_ecc = flash_read_ecc(cs);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (nand_ecc >= 6) {
189*4882a593Smuzhiyun rkflash_print_error("%s nand ecc %x ecc %d\n",
190*4882a593Smuzhiyun __func__, page_addr, nand_ecc);
191*4882a593Smuzhiyun ret = NAND_STS_REFRESH;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun } else {
196*4882a593Smuzhiyun ret = NAND_STS_ECC_ERR;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun if (nand_ecc > 4 || error_ecc_bits > 4)
199*4882a593Smuzhiyun rkflash_print_info("%s %x %x nandc ecc= %d, internal ecc= %d\n",
200*4882a593Smuzhiyun __func__, cs, page_addr, error_ecc_bits, nand_ecc);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
flash_read_page(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)205*4882a593Smuzhiyun static u32 flash_read_page(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u32 ret, i = 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ret = flash_read_page_raw(cs, page_addr, p_data, p_spare);
210*4882a593Smuzhiyun if (ret == NAND_STS_ECC_ERR) {
211*4882a593Smuzhiyun for (; i < 50; i++) {
212*4882a593Smuzhiyun ret = flash_read_page_raw(cs, page_addr, p_data, p_spare);
213*4882a593Smuzhiyun if (ret != NAND_STS_ECC_ERR) {
214*4882a593Smuzhiyun ret = NAND_STS_REFRESH;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun rkflash_print_error("%s %x err_ecc %d\n",
219*4882a593Smuzhiyun __func__, page_addr, ret);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun rkflash_print_dio("%s %x %x retry=%x\n",
222*4882a593Smuzhiyun __func__, page_addr, p_data[0], i);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
flash_prog_page(u8 cs,u32 page_addr,u32 * p_data,u32 * p_spare)227*4882a593Smuzhiyun static u32 flash_prog_page(u8 cs, u32 page_addr, u32 *p_data, u32 *p_spare)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun u32 status;
230*4882a593Smuzhiyun u32 sec_per_page = nand_para.sec_per_page;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun rkflash_print_dio("%s %x %x\n", __func__, page_addr, p_data[0]);
233*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
234*4882a593Smuzhiyun nandc_flash_cs(cs);
235*4882a593Smuzhiyun flash_prog_first_cmd(cs, page_addr);
236*4882a593Smuzhiyun nandc_xfer_data(cs, NANDC_WRITE, sec_per_page, p_data, p_spare);
237*4882a593Smuzhiyun flash_prog_second_cmd(cs, page_addr);
238*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
239*4882a593Smuzhiyun status = flash_read_status(cs, page_addr);
240*4882a593Smuzhiyun nandc_flash_de_cs(cs);
241*4882a593Smuzhiyun status &= 0x01;
242*4882a593Smuzhiyun if (status)
243*4882a593Smuzhiyun rkflash_print_info("%s addr=%x status=%x\n",
244*4882a593Smuzhiyun __func__, page_addr, status);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return status;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
flash_erase_block(u8 cs,u32 page_addr)249*4882a593Smuzhiyun static u32 flash_erase_block(u8 cs, u32 page_addr)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun u32 status;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun rkflash_print_dio("%s %x\n", __func__, page_addr);
254*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
255*4882a593Smuzhiyun nandc_flash_cs(cs);
256*4882a593Smuzhiyun flash_erase_cmd(cs, page_addr);
257*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
258*4882a593Smuzhiyun status = flash_read_status(cs, page_addr);
259*4882a593Smuzhiyun nandc_flash_de_cs(cs);
260*4882a593Smuzhiyun status &= 0x01;
261*4882a593Smuzhiyun if (status)
262*4882a593Smuzhiyun rkflash_print_info("%s pageadd=%x status=%x\n",
263*4882a593Smuzhiyun __func__, page_addr, status);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return status;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
flash_read_spare(u8 cs,u32 page_addr,u8 * spare)268*4882a593Smuzhiyun static void flash_read_spare(u8 cs, u32 page_addr, u8 *spare)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun u32 col = nand_para.sec_per_page << 9;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun nandc_writel(READ_CMD >> 8, NANDC_CHIP_CMD(cs));
273*4882a593Smuzhiyun nandc_writel(col, NANDC_CHIP_ADDR(cs));
274*4882a593Smuzhiyun nandc_writel(col >> 8, NANDC_CHIP_ADDR(cs));
275*4882a593Smuzhiyun nandc_writel(page_addr & 0x00ff, NANDC_CHIP_ADDR(cs));
276*4882a593Smuzhiyun nandc_writel(page_addr >> 8, NANDC_CHIP_ADDR(cs));
277*4882a593Smuzhiyun nandc_writel(page_addr >> 16, NANDC_CHIP_ADDR(cs));
278*4882a593Smuzhiyun nandc_writel(READ_CMD & 0x00ff, NANDC_CHIP_CMD(cs));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun *spare = nandc_readl(NANDC_CHIP_DATA(cs));
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Read the 1st page's 1st spare byte of a phy_blk
287*4882a593Smuzhiyun * If not FF, it's bad blk
288*4882a593Smuzhiyun */
flash_get_bad_blk_list(u16 * table,u32 die)289*4882a593Smuzhiyun static s32 flash_get_bad_blk_list(u16 *table, u32 die)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun u16 blk;
292*4882a593Smuzhiyun u32 bad_cnt, page_addr0, page_addr1, page_addr2;
293*4882a593Smuzhiyun u32 blk_per_die;
294*4882a593Smuzhiyun u8 bad_flag0, bad_flag1, bad_flag2;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun bad_cnt = 0;
297*4882a593Smuzhiyun blk_per_die = nand_para.plane_per_die * nand_para.blk_per_plane;
298*4882a593Smuzhiyun for (blk = 0; blk < blk_per_die; blk++) {
299*4882a593Smuzhiyun bad_flag0 = 0xFF;
300*4882a593Smuzhiyun bad_flag1 = 0xFF;
301*4882a593Smuzhiyun bad_flag2 = 0xFF;
302*4882a593Smuzhiyun page_addr0 = (blk + blk_per_die * die) *
303*4882a593Smuzhiyun nand_para.page_per_blk + 0;
304*4882a593Smuzhiyun page_addr1 = page_addr0 + 1;
305*4882a593Smuzhiyun page_addr2 = page_addr0 + nand_para.page_per_blk - 1;
306*4882a593Smuzhiyun flash_read_spare(die, page_addr0, &bad_flag0);
307*4882a593Smuzhiyun flash_read_spare(die, page_addr1, &bad_flag1);
308*4882a593Smuzhiyun flash_read_spare(die, page_addr2, &bad_flag2);
309*4882a593Smuzhiyun if (bad_flag0 != 0xFF ||
310*4882a593Smuzhiyun bad_flag1 != 0xFF ||
311*4882a593Smuzhiyun bad_flag2 != 0xFF) {
312*4882a593Smuzhiyun table[bad_cnt++] = blk;
313*4882a593Smuzhiyun rkflash_print_error("die[%d], bad_blk[%d]\n", die, blk);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun return bad_cnt;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
flash_die_info_init(void)319*4882a593Smuzhiyun static void flash_die_info_init(void)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun u32 cs;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun g_nand_max_die = 0;
324*4882a593Smuzhiyun for (cs = 0; cs < MAX_FLASH_NUM; cs++) {
325*4882a593Smuzhiyun if (nand_para.nand_id[1] == id_byte[cs][1]) {
326*4882a593Smuzhiyun die_cs_index[g_nand_max_die] = cs;
327*4882a593Smuzhiyun g_nand_max_die++;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun g_totle_block = g_nand_max_die * nand_para.plane_per_die *
331*4882a593Smuzhiyun nand_para.blk_per_plane;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
flash_show_info(void)334*4882a593Smuzhiyun static void flash_show_info(void)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun rkflash_print_info("No.0 FLASH ID: %x %x %x %x %x %x\n",
337*4882a593Smuzhiyun nand_para.nand_id[0],
338*4882a593Smuzhiyun nand_para.nand_id[1],
339*4882a593Smuzhiyun nand_para.nand_id[2],
340*4882a593Smuzhiyun nand_para.nand_id[3],
341*4882a593Smuzhiyun nand_para.nand_id[4],
342*4882a593Smuzhiyun nand_para.nand_id[5]);
343*4882a593Smuzhiyun rkflash_print_info("die_per_chip: %x\n", nand_para.die_per_chip);
344*4882a593Smuzhiyun rkflash_print_info("sec_per_page: %x\n", nand_para.sec_per_page);
345*4882a593Smuzhiyun rkflash_print_info("page_per_blk: %x\n", nand_para.page_per_blk);
346*4882a593Smuzhiyun rkflash_print_info("cell: %x\n", nand_para.cell);
347*4882a593Smuzhiyun rkflash_print_info("plane_per_die: %x\n", nand_para.plane_per_die);
348*4882a593Smuzhiyun rkflash_print_info("blk_per_plane: %x\n", nand_para.blk_per_plane);
349*4882a593Smuzhiyun rkflash_print_info("TotleBlock: %x\n", g_totle_block);
350*4882a593Smuzhiyun rkflash_print_info("die gap: %x\n", nand_para.die_gap);
351*4882a593Smuzhiyun rkflash_print_info("lsb_mode: %x\n", nand_para.lsb_mode);
352*4882a593Smuzhiyun rkflash_print_info("read_retry_mode: %x\n", nand_para.read_retry_mode);
353*4882a593Smuzhiyun rkflash_print_info("ecc_bits: %x\n", nand_para.ecc_bits);
354*4882a593Smuzhiyun rkflash_print_info("Use ecc_bits: %x\n", g_nand_flash_ecc_bits);
355*4882a593Smuzhiyun rkflash_print_info("access_freq: %x\n", nand_para.access_freq);
356*4882a593Smuzhiyun rkflash_print_info("opt_mode: %x\n", nand_para.opt_mode);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun rkflash_print_info("Cache read enable: %x\n",
359*4882a593Smuzhiyun nand_para.operation_opt & NAND_CACHE_READ_EN ? 1 : 0);
360*4882a593Smuzhiyun rkflash_print_info("Cache random read enable: %x\n",
361*4882a593Smuzhiyun nand_para.operation_opt &
362*4882a593Smuzhiyun NAND_CACHE_RANDOM_READ_EN ? 1 : 0);
363*4882a593Smuzhiyun rkflash_print_info("Cache prog enable: %x\n",
364*4882a593Smuzhiyun nand_para.operation_opt & NAND_CACHE_PROG_EN ? 1 : 0);
365*4882a593Smuzhiyun rkflash_print_info("multi read enable: %x\n",
366*4882a593Smuzhiyun nand_para.operation_opt & NAND_MULTI_READ_EN ? 1 : 0);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun rkflash_print_info("multi prog enable: %x\n",
369*4882a593Smuzhiyun nand_para.operation_opt & NAND_MULTI_PROG_EN ? 1 : 0);
370*4882a593Smuzhiyun rkflash_print_info("interleave enable: %x\n",
371*4882a593Smuzhiyun nand_para.operation_opt & NAND_INTERLEAVE_EN ? 1 : 0);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun rkflash_print_info("read retry enable: %x\n",
374*4882a593Smuzhiyun nand_para.operation_opt & NAND_READ_RETRY_EN ? 1 : 0);
375*4882a593Smuzhiyun rkflash_print_info("randomizer enable: %x\n",
376*4882a593Smuzhiyun nand_para.operation_opt & NAND_RANDOMIZER_EN ? 1 : 0);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun rkflash_print_info("SDR enable: %x\n",
379*4882a593Smuzhiyun nand_para.operation_opt & NAND_SDR_EN ? 1 : 0);
380*4882a593Smuzhiyun rkflash_print_info("ONFI enable: %x\n",
381*4882a593Smuzhiyun nand_para.operation_opt & NAND_ONFI_EN ? 1 : 0);
382*4882a593Smuzhiyun rkflash_print_info("TOGGLE enable: %x\n",
383*4882a593Smuzhiyun nand_para.operation_opt & NAND_TOGGLE_EN ? 1 : 0);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun rkflash_print_info("g_nand_idb_res_blk_num: %x\n", g_nand_idb_res_blk_num);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
flash_ftl_ops_init(void)388*4882a593Smuzhiyun static void flash_ftl_ops_init(void)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun u8 nandc_ver = nandc_get_version();
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* para init */
393*4882a593Smuzhiyun g_nand_phy_info.nand_type = nand_para.cell;
394*4882a593Smuzhiyun g_nand_phy_info.die_num = nand_para.die_per_chip;
395*4882a593Smuzhiyun g_nand_phy_info.plane_per_die = nand_para.plane_per_die;
396*4882a593Smuzhiyun g_nand_phy_info.blk_per_plane = nand_para.blk_per_plane;
397*4882a593Smuzhiyun g_nand_phy_info.page_per_blk = nand_para.page_per_blk;
398*4882a593Smuzhiyun g_nand_phy_info.page_per_slc_blk = nand_para.page_per_blk /
399*4882a593Smuzhiyun nand_para.cell;
400*4882a593Smuzhiyun g_nand_phy_info.byte_per_sec = 512;
401*4882a593Smuzhiyun g_nand_phy_info.sec_per_page = nand_para.sec_per_page;
402*4882a593Smuzhiyun g_nand_phy_info.sec_per_blk = nand_para.sec_per_page *
403*4882a593Smuzhiyun nand_para.page_per_blk;
404*4882a593Smuzhiyun g_nand_phy_info.reserved_blk = 8;
405*4882a593Smuzhiyun g_nand_phy_info.blk_per_die = nand_para.plane_per_die *
406*4882a593Smuzhiyun nand_para.blk_per_plane;
407*4882a593Smuzhiyun g_nand_phy_info.ecc_bits = nand_para.ecc_bits;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* driver register */
410*4882a593Smuzhiyun g_nand_ops.get_bad_blk_list = flash_get_bad_blk_list;
411*4882a593Smuzhiyun g_nand_ops.erase_blk = flash_erase_block;
412*4882a593Smuzhiyun g_nand_ops.prog_page = flash_prog_page;
413*4882a593Smuzhiyun g_nand_ops.read_page = flash_read_page;
414*4882a593Smuzhiyun if (nandc_ver == 9) {
415*4882a593Smuzhiyun g_nand_ops.bch_sel = flash_bch_sel;
416*4882a593Smuzhiyun g_nand_ops.set_sec_num = flash_set_sector;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
nandc_flash_reset(u8 cs)420*4882a593Smuzhiyun void nandc_flash_reset(u8 cs)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun nandc_flash_cs(cs);
423*4882a593Smuzhiyun nandc_writel(RESET_CMD, NANDC_CHIP_CMD(cs));
424*4882a593Smuzhiyun nandc_wait_flash_ready(cs);
425*4882a593Smuzhiyun nandc_flash_de_cs(cs);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
nandc_flash_init(void __iomem * nandc_addr)428*4882a593Smuzhiyun u32 nandc_flash_init(void __iomem *nandc_addr)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun u32 cs;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun rkflash_print_error("...%s enter...\n", __func__);
433*4882a593Smuzhiyun g_nand_idb_res_blk_num = MAX_IDB_RESERVED_BLOCK;
434*4882a593Smuzhiyun g_nand_ecc_en = 0;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun nandc_init(nandc_addr);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun for (cs = 0; cs < MAX_FLASH_NUM; cs++) {
439*4882a593Smuzhiyun flash_read_id_raw(cs, id_byte[cs]);
440*4882a593Smuzhiyun if (cs == 0) {
441*4882a593Smuzhiyun if (id_byte[0][0] == 0xFF ||
442*4882a593Smuzhiyun id_byte[0][0] == 0 ||
443*4882a593Smuzhiyun id_byte[0][1] == 0xFF)
444*4882a593Smuzhiyun return FTL_NO_FLASH;
445*4882a593Smuzhiyun if (id_byte[0][1] != 0xF1 &&
446*4882a593Smuzhiyun id_byte[0][1] != 0xDA &&
447*4882a593Smuzhiyun id_byte[0][1] != 0xD1 &&
448*4882a593Smuzhiyun id_byte[0][1] != 0x95 &&
449*4882a593Smuzhiyun id_byte[0][1] != 0xDC &&
450*4882a593Smuzhiyun id_byte[0][1] != 0xD3 &&
451*4882a593Smuzhiyun id_byte[0][1] != 0x48 &&
452*4882a593Smuzhiyun id_byte[0][1] != 0xA1 &&
453*4882a593Smuzhiyun id_byte[0][1] != 0xAA &&
454*4882a593Smuzhiyun id_byte[0][1] != 0xAC &&
455*4882a593Smuzhiyun id_byte[0][1] != 0x6A) {
456*4882a593Smuzhiyun pr_err("The device not support yet!\n");
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return FTL_UNSUPPORTED_FLASH;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun if (id_byte[0][0] == 0x98 && (id_byte[0][4] & 0x80))
463*4882a593Smuzhiyun g_nand_ecc_en = 1;
464*4882a593Smuzhiyun nand_para.nand_id[1] = id_byte[0][1];
465*4882a593Smuzhiyun if (id_byte[0][1] == 0xDA || id_byte[0][1] == 0xAA || id_byte[0][1] == 0x6A) {
466*4882a593Smuzhiyun nand_para.plane_per_die = 2;
467*4882a593Smuzhiyun nand_para.nand_id[1] = id_byte[0][1];
468*4882a593Smuzhiyun } else if (id_byte[0][1] == 0xDC || id_byte[0][1] == 0xAC) {
469*4882a593Smuzhiyun nand_para.nand_id[1] = id_byte[0][1];
470*4882a593Smuzhiyun if ((id_byte[0][0] == 0x2C && id_byte[0][3] == 0xA6) ||
471*4882a593Smuzhiyun (id_byte[0][0] == 0xC2 && id_byte[0][3] == 0xA2)) {
472*4882a593Smuzhiyun nand_para.plane_per_die = 2;
473*4882a593Smuzhiyun nand_para.sec_per_page = 8;
474*4882a593Smuzhiyun } else if ((id_byte[0][0] == 0x98 && id_byte[0][3] == 0x26) ||
475*4882a593Smuzhiyun (id_byte[0][0] == 0xC8 && ((id_byte[0][3] & 0x3) == 1))) {
476*4882a593Smuzhiyun nand_para.blk_per_plane = 1024;
477*4882a593Smuzhiyun nand_para.sec_per_page = 8;
478*4882a593Smuzhiyun nand_para.plane_per_die = 2;
479*4882a593Smuzhiyun } else {
480*4882a593Smuzhiyun nand_para.plane_per_die = 2;
481*4882a593Smuzhiyun nand_para.blk_per_plane = 2048;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun } else if (id_byte[0][1] == 0x48) {
484*4882a593Smuzhiyun nand_para.sec_per_page = 8;
485*4882a593Smuzhiyun nand_para.page_per_blk = 128;
486*4882a593Smuzhiyun nand_para.plane_per_die = 2;
487*4882a593Smuzhiyun nand_para.blk_per_plane = 2048;
488*4882a593Smuzhiyun } else if (id_byte[0][1] == 0xD3) {
489*4882a593Smuzhiyun nand_para.sec_per_page = 8;
490*4882a593Smuzhiyun nand_para.page_per_blk = 64;
491*4882a593Smuzhiyun nand_para.plane_per_die = 2;
492*4882a593Smuzhiyun nand_para.blk_per_plane = 2048;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun flash_die_info_init();
495*4882a593Smuzhiyun flash_bch_sel(nand_para.ecc_bits);
496*4882a593Smuzhiyun flash_show_info();
497*4882a593Smuzhiyun flash_ftl_ops_init();
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
nandc_flash_get_id(u8 cs,void * buf)502*4882a593Smuzhiyun void nandc_flash_get_id(u8 cs, void *buf)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun memcpy(buf, id_byte[cs], 5);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
nandc_flash_deinit(void)507*4882a593Smuzhiyun u32 nandc_flash_deinit(void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511